## Single-Supply, Low Cost Instrumentation Amplifier

## FEATURES

Gain set with 1 resistor
Gain = 5 to 1000
Inputs
Voltage range to 150 mV below negative rail
25 nA maximum input bias current
30 nV/VHz, RTI noise @ 1 kHz

## Power supplies

Dual supply: $\pm 2 \mathrm{~V}$ to $\pm \mathbf{1 2} \mathrm{V}$
Single supply: 3 V to 24 V
$500 \mu \mathrm{~A}$ maximum supply current

## APPLICATIONS

Low power medical instrumentation
Transducer interface
Thermocouple amplifiers
Industrial process controls
Difference amplifiers
Low power data acquisition

## CONNECTION DIAGRAM



Figure 1. 8-Lead SOIC (R) and 8-Lead MSOP (RM) Packages
Table 1. Instrumentation Amplifiers by Category

| General- <br> Purpose | Zero Drift | Mil <br> Grade | Low <br> Power | High Voltage <br> PGA |
| :--- | :--- | :--- | :--- | :--- |
| AD8220 $^{1}$ | AD8231 | AD620 | AD6271 | AD8250 |
| AD8221 | AD85531 | AD621 | AD6231 | AD8251 |
| AD8222 | AD8555 $^{1}$ | AD524 | AD8223 | AD8253 |
| AD8224 | AD85561 $^{1}$ | AD526 |  |  |
| AD8228 | AD8557 | AD624 |  |  |

${ }^{1}$ Rail-to-rail output.
to operate from a single supply, the AD8223 still provides excellent performance when operated from a dual voltage supply ( $\pm 2 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$ ).

Low power consumption ( 1.5 mW at 3 V ), wide supply voltage range, and rail-to-rail output swing make the AD8223 ideal for battery-powered applications. The rail-to-rail output stage maximizes the dynamic range when operating from low supply voltages. The AD8223 replaces discrete instrumentation amplifier designs and offers superior linearity, temperature stability, and reliability in a minimum of space.

Rev. 0

## AD8223

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Connection Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Single Supply ..... 3
Dual Supply .....  5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. ..... 8
Typical Performance Characteristics .....  9
Theory of Operation ..... 14
Amplifier Architecture ..... 14
Gain Selection ..... 14
Input Voltage Range. ..... 14
Reference Terminal ..... 15
Input Protection ..... 15
RF Interference (RFI) ..... 15
Ground Returns for Input Bias Currents ..... 16
Applications Information ..... 17
Basic Connection ..... 17
Differential Output ..... 17
Output Buffering ..... 17
Cables ..... 17
A Single-Supply Data Acquisition System ..... 18
Amplifying Signals with Low Common-Mode Voltage ..... 18
Outline Dimensions. ..... 19
Ordering Guide ..... 20

## REVISION HISTORY

10/08-Revision 0: Initial Version

## SPECIFICATIONS

## SINGLE SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},-\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.
Table 2


## AD8223



[^0]
## DUAL SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},-\mathrm{V}_{\mathrm{S}}=-12 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=+12 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground, unless otherwise noted. ${ }^{1}$
Table 3.


| Parameter | Conditions | AD8223A |  |  | AD8223B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| GAIN | $\mathrm{G}=5+\left(80 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |  |  |  |
| Gain Range |  | 5 |  | 1000 | 5 |  | 1000 | V/V |
| Gain Error ${ }^{2}$ | $\mathrm{V}_{\text {Out }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=5$ |  |  |  | 0.07 |  |  | 0.02 | \% |
| $G=10$ |  |  | 0.10 | 0.3 |  | 0.10 | 0.2 |  |
| $G=100$ |  |  | 0.10 | 0.3 |  | 0.10 | 0.3 | \% |
| $G=1000$ |  |  | 0.10 | 0.3 |  | 0.10 | 0.3 | \% |
| Nonlinearity | $\mathrm{V}_{\text {Out }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $G=5$ |  |  | 5 |  |  | 5 |  | ppm |
| $G=1000$ |  |  | 30 |  |  | 30 |  | ppm |
| Gain vs. Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| $G=5$ |  |  |  | 10 |  |  | 2 | ppm $/{ }^{\circ} \mathrm{C}$ |
| $G>5^{1}$ |  |  | 50 |  |  | 50 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| INPUT |  |  |  |  |  |  |  |  |
| Input Impedance <br> Differential <br> Common-Mode |  |  | $\begin{aligned} & 2 \\| 2 \\ & 2 \\| 2 \end{aligned}$ |  |  | $\begin{aligned} & 2\|\mid 2 \\ & 2 \\| 2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{G} \Omega \\| \mathrm{pF} \\ & \mathrm{G} \Omega \\| \mathrm{pF} \end{aligned}$ |
| Common-Mode Input Voltage Range ${ }^{3}$ | $\mathrm{V}_{1 \mathrm{~N}_{+}}=\mathrm{V}_{\text {IN- }}$ | $\begin{aligned} & \left(-V_{s}\right)- \\ & 0.15 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \left(+V_{\mathrm{s}}\right)- \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \left(-\mathrm{V}_{\mathrm{s}}\right)- \\ & 0.15 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \left(+V_{\mathrm{s}}\right)- \\ & 1.5 \end{aligned}$ | V |
| OUTPUT |  |  |  |  |  |  |  |  |
| Output Swing | $\mathrm{R}=10 \mathrm{k} \Omega$ to ground | $\begin{aligned} & \left(-V_{s}\right)+ \\ & 0.3 \end{aligned}$ |  | $\begin{aligned} & \left(+V_{s}\right)- \\ & 0.8 \end{aligned}$ | $\begin{aligned} & \left(-V_{s}\right)+ \\ & 0.3 \end{aligned}$ |  | $\begin{aligned} & \left(+V_{s}\right)- \\ & 0.8 \end{aligned}$ |  |
|  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to ground | $\begin{aligned} & \left(-V_{\mathrm{s}}\right)+ \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & \left(+V_{\mathrm{s}}\right)- \\ & 0.3 \end{aligned}$ | $\begin{aligned} & \left(-V_{S}\right)+ \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & \left(+V_{s}\right)- \\ & 0.3 \end{aligned}$ | V |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |
| RIN |  |  | 60 | $\pm 20 \%$ |  | 60 | $\pm 20 \%$ | $\mathrm{k} \Omega$ |
| lin | $\mathrm{V}_{\mathrm{IN}+}=\mathrm{V}_{\text {IN- }}=\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |  | +10 | +20 |  | +10 | +20 | $\mu \mathrm{A}$ |
| Voltage Range |  | $-\mathrm{V}_{\text {S }}$ |  | $+\mathrm{V}_{\mathrm{s}}$ | $-\mathrm{V}_{\mathrm{s}}$ |  | $+\mathrm{V}_{\mathrm{s}}$ | V |
| Gain to Output |  |  | $\begin{aligned} & 1 \pm \\ & 0.0002 \end{aligned}$ |  |  | $\begin{aligned} & 1 \pm \\ & 0.0002 \end{aligned}$ |  | V |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range |  | $\pm 2$ |  | $\pm 12$ | $\pm 2$ |  | $\pm 12$ | V |
| Quiescent Current |  |  |  | 650 |  |  | 650 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 850 |  |  |  | $\mu \mathrm{A}$ |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| For Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ Because maximum supply voltage is 24 V between the negative and positive supply, these specifications at $\pm 12 \mathrm{~V}$ are at the part's limit. Operation at a nominal supply voltage slightly less than $\pm 12 \mathrm{~V}$ is recommended to allow for power supply tolerances.
${ }^{2}$ Does not include effects of external resistor, $\mathrm{R}_{\mathrm{G}}$.
${ }^{3}$ Total input range depends on common-mode voltage, differential voltage, and gain. See Figure 18 through Figure 21 and the Input Voltage Range section in the Theory of Operation section for more information.

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 12 \mathrm{~V}$ |
| Internal Power Dissipation | 650 mW |
| Differential Input Voltage | $\pm \mathrm{V}$ |
| Output Short-Circuit Duration | Indefinite |
| Storage Temperature Range (R, RM) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ |
| ESD (Human Body Model) | 1.5 kV |
| ESD (Charge Device Model) | 500 V |
| ESD (Machine Model) | 100 V |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.
Specification is for the device in free air.
Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead SOIC (R) | 155 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP (RM) | 200 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Descriptions |
| :--- | :--- | :--- |
| 1 | $-\mathrm{R}_{\mathrm{G}}$ | Gain Resistor Terminal. |
| 2 | -IN | Negative Input. |
| 3 | +IN | Positive Input. |
| 4 | $-\mathrm{V}_{S}$ | Negative Supply. |
| 5 | REF | Reference. Connect to a low impedance source. Output is referenced to this node. |
| 6 | OUT | Output. |
| 7 | $+\mathrm{V}_{S}$ | Positive Supply. |
| 8 | $+\mathrm{R}_{\mathrm{G}}$ | Gain Resistor Terminal. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 3. Typical Distribution of Input Bias Current


Figure 4. Typical Distribution of Input Offset Current


Figure 5. Typical Distribution for Gain Error $(G=5)$


Figure 6. Voltage Noise Density vs. Frequency


Figure 7. IBIAS vs. Temperature


Figure 8. Current Noise Density vs. Frequency

## AD8223



Figure 9. IBAAS vs. CMV


Figure 10. 0.1 Hz to 10 Hz Current Noise


Figure 11.0.1 Hz to 10 Hz RTI and RTO Voltage Noise


Figure 12. $C M R R$ vs. Frequency, $\pm V_{s}= \pm 12$


Figure 13. $C M R R$ vs. Frequency,$+V_{S}=+5 \mathrm{~V}$


Figure 14. Gain vs. Frequency, $\pm V_{s}= \pm 12 \mathrm{~V}$


Figure 15. Gain vs. Frequency, $+V_{s}=+5 \mathrm{~V}$


Figure 16. Large Signal Frequency Response


Figure 17. Slew Rate vs. Supply Voltage


Figure 18. Common-Mode Input vs. Maximum Output Voltage, $G=5$, Small Supplies


Figure 19. Common-Mode Input vs. Maximum Output Voltage, $G=5, \pm V_{s}= \pm 12 \mathrm{~V}$


Figure 20. Common-Mode Input vs. Maximum Output Voltage, $G=100$, Small Supplies


Figure 21. Common-Mode Input vs. Maximum Output Voltage,
$G=100, \pm V_{s}= \pm 12 \mathrm{~V}$


Figure 22. Positive PSRR vs. Frequency, $\pm V_{S}= \pm 12 \mathrm{~V}$


Figure 23. Positive PSRR vs. Frequency, $+V_{s}=+5 \mathrm{~V}$


Figure 24. Negative PSRR vs. Frequency, $\pm V_{s}= \pm 12 \mathrm{~V}$


Figure 25. Large Signal Response, $G=5$


Figure 26. Large Signal Pulse Response, $G=100, C_{L}=100 \mathrm{pF}$


Figure 27. Large Signal Pulse Response, $G=1000, C_{L}=100 \mathrm{pF}$


Figure 28. Small Signal Pulse Response, $G=5,10,100 ; R_{L}=10 \mathrm{k} \Omega$


Figure 29. Small Signal Pulse Response, $G=1000, R_{L}=25 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 30. Output Voltage Swing vs. Output Current

## AD8223

## THEORY OF OPERATION

## AMPLIFIER ARCHITECTURE

The AD8223 is an instrumentation amplifier based on a classic 3-op amp approach, modified to ensure operation even at common-mode voltages at the negative supply rail. The architecture allows lower voltage offsets, better CMRR, and higher gain accuracy than competing instrumentation amplifiers in its class.


Figure 31. Simplified Schematic
Figure 31 shows a simplified schematic of the AD8223. The AD8223 has three stages. In the first stage, the input signal is applied to PNP transistors. These PNP transistors act as voltage buffers and allow input voltages below ground. The second stage consists of a pair of $8 \mathrm{k} \Omega$ resistors, the $\mathrm{R}_{\mathrm{G}}$ resistor, and a pair of amplifiers. This stage allows the amplification of the AD8223 to be set with a single external resistor. The third stage is a differential amplifier composed of an op amp, two $10 \mathrm{k} \Omega$ resistors, and two $50 \mathrm{k} \Omega$ resistors. This stage removes the common-mode signal and applies an additional gain of 5 .
The transfer function of the AD8223 is

$$
V_{\text {OUT }}=G\left(V_{I N+}-V_{I N-}\right)+V_{R E F}
$$

where:

$$
G=5+\frac{80 \mathrm{k} \Omega}{R_{G}}
$$

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8223, which can be calculated by referring to Table 7 or by using the following gain equation:

$$
R_{G}=\frac{80 \mathrm{k} \Omega}{G-5}
$$

Table 7. Gains Achieved Using 1\% Resistors

| $\mathbf{1 \%}$ Standard Table <br> Value of $\mathbf{R}_{\boldsymbol{G}}(\mathbf{\Omega})$ | Desired Gain | Calculated Gain |
| :--- | :--- | :--- |
| 26.7 k | 8 | 7.99 |
| 15.8 k | 10 | 10.1 |
| 5.36 k | 20 | 19.9 |
| 2.26 k | 40 | 40.4 |
| 1.78 k | 50 | 49.9 |
| 845 | 100 | 99.7 |
| 412 | 200 | 199 |
| 162 | 500 | 499 |
| 80.6 | 1000 | 998 |

The AD8223 defaults to $\mathrm{G}=5$ when no gain resistor is used. Add the tolerance and gain drift of the $\mathrm{R}_{\mathrm{G}}$ resistor to the specifications of the AD8223 to determine the total gain accuracy of the system. When the gain resistor is not used, gain depends only on internal resistor matching, so gain error and gain drift are minimal.

## INPUT VOLTAGE RANGE

The 3-op amp architecture of the AD8223 applies gain and then removes the common-mode voltage. Therefore, internal nodes in the AD8223 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. To determine whether the signal can be limited, refer to Figure 18 through Figure 21. Alternatively, use the parameters in the Specifications section to verify that the input and output are not limited and then use the following formula to make sure the internal nodes are not limited.
To check if it is limited by the internal nodes,

$$
-V_{S}+0.01 \mathrm{~V}<0.6+V_{C M} \pm \frac{\left|V_{\text {DIFF }}\right| \times \text { Gain }}{10}<+V_{S}-0.1 \mathrm{~V}
$$

If more common-mode range is required, a solution is to apply less gain in the instrumentation amplifier and more in a later stage.

## REFERENCE TERMINAL

The output voltage of the AD8223 is developed with respect to the potential on the reference terminal. This is useful when the output signal needs to be offset to a precise midsupply level. For example, a voltage source can be tied to the REF pin to levelshift the output so that the AD8223 can drive a single-supply ADC. The REF pin is protected with ESD diodes and should not exceed either $+\mathrm{V}_{\mathrm{s}}$ or $-\mathrm{V}_{\mathrm{s}}$ by more than 0.3 V .
For best performance, keep the source impedance to the REF terminal below $5 \Omega$. As shown in Figure 31, the reference terminal, REF, is at one end of a $50 \mathrm{k} \Omega$ resistor. Additional impedance at the REF terminal adds to this resistor and results in poorer CMRR performance.


Figure 32. Driving the Reference Pin

## INPUT PROTECTION

Internal supply referenced clamping diodes allow the input, reference, output, and gain terminals of the AD8223 to safely withstand overvoltages of 0.3 V above or below the supplies. This is true for all gains, and for power-on and power-off. This last case is particularly important because the signal source and amplifier can be powered separately.
If the overvoltage is expected to exceed this value, limit the current through these diodes to about 10 mA using external current limiting resistors. This is shown in Figure 33. The size of this resistor is defined by the supply voltage and the required overvoltage protection.


Figure 33. Input Protection

## RF INTERFERENCE (RFI)

RF rectification is often a problem when amplifiers are used in applications where there are strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass, R-C network placed at the input of the instrumentation amplifier, as shown in Figure 34. The filter limits the input signal bandwidth according to the following relationship:

$$
\begin{aligned}
& \text { FilterFreqDiff }=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { FilterFreq }_{C M}=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C c$.


Figure 34. RFI Suppression
Figure 34 shows an example in which the differential filter frequency is approximately 400 Hz , and the common-mode filter frequency is approximately 40 kHz . The typical dc offset shift over frequency is less than $1.5 \mu \mathrm{~V}$, and the RF signal rejection of the circuit is better than 71 dB .

The resistors were selected to be large enough to isolate the circuit input from the capacitors but not large enough to significantly increase the circuit noise. Choose values of R and $\mathrm{C}_{\mathrm{C}}$ to minimize RFI. Mismatch between the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at positive input and the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at negative input degrades the CMRR of the AD8223. Because of their higher accuracy and stability, COG/NPO type ceramic capacitors are recommended for the $C_{C}$ capacitors. The dielectric for the $C_{D}$ capacitor is not as critical.

## AD8223

## GROUND RETURNS FOR INPUT BIAS CURRENTS

Input bias currents are those dc currents that must flow to bias the input transistors of an amplifier. These are usually transistor base currents. When amplifying floating input sources such as transformers or ac-coupled sources, there must be a direct dc path into each input so that the bias current can flow. Figure 35 shows how a bias current path can be provided for the cases of transformer coupling, capacitive ac-coupling, and a thermocouple application.
In dc-coupled resistive bridge applications, providing this path is generally not necessary because the bias current simply flows from the bridge supply through the bridge and into the amplifier. However, if the impedances that the two inputs see are large and differ by a large amount ( $>10 \mathrm{k} \Omega$ ), the offset current of the input stage causes dc errors proportional to the input offset voltage of the amplifier.


## APPLICATIONS INFORMATION



Figure 36. Basic Connections

## BASIC CONNECTION

Figure 36 shows the basic connection circuit for the AD8223. The $+\mathrm{V}_{\mathrm{s}}$ and $-\mathrm{V}_{\mathrm{S}}$ terminals are connected to the power supply. The supply can be either bipolar ( $\mathrm{V}_{\mathrm{s}}= \pm 2 \mathrm{~V}$ to $\pm 12 \mathrm{~V}$ ) or single supply ( $-\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V},+\mathrm{V}_{\mathrm{S}}=+3 \mathrm{~V}$ to +24 V ). Power supplies should be capacitively decoupled close to the power pins of the device. For best results, use surface-mount $0.1 \mu \mathrm{~F}$ ceramic chip capacitors and $10 \mu \mathrm{~F}$ electrolytic tantalum capacitors.
The input voltage, which can be either single-ended (tie either -IN or +IN to ground) or differential, is amplified by the programmed gain. The output signal appears as the voltage difference between the output pin and the externally applied voltage on the REF input.

## DIFFERENTIAL OUTPUT

Figure 37 shows how to create a differential output in-amp. An OP1177 op amp creates the inverted output. Because the op amp drives the AD8223 reference pin, the AD8223 can still ensure that the differential voltage is correct. Errors from the op amp or mismatched resistors are common to both outputs and are thus common mode. These common-mode errors should be rejected by the next device in the signal chain.


Figure 37. Differential Output Using Op Amp

## OUTPUT BUFFERING

The AD8223 is designed to drive loads of $10 \mathrm{k} \Omega$ or greater. If the load is less than this value, buffer the AD8223 output with a precision single-supply op amp such as the OP113. This op amp can swing from 0 V to 4 V on its output while driving a load as small as $600 \Omega$.


Figure 38. Output Buffering

## CABLES

## Receiving from a Cable

In many applications, shielded cables are used to minimize noise; for best CMR over frequency, the shield should be properly driven. Figure 39 shows an active guard drive that is configured to improve ac common-mode rejection by bootstrapping the capacitances of input cable shields, thus minimizing the capacitance mismatch between the inputs.


Figure 39. Common-Mode Shield Driver

## Driving a Cable

All cables have a certain capacitance per unit length, which varies widely with cable type. The capacitive load from the cable may cause peaking in the output response of the AD8223. To reduce the peaking, use a resistor between the AD8223 and the cable. Because cable capacitance and desired output response vary widely, this resistor is best determined empirically. A good starting point is $75 \Omega$.
The AD8232 operates at a low enough frequency that transmission line effects are rarely an issue; therefore, the resistor need not match the characteristic impedance of the cable.


## A SINGLE-SUPPLY DATA ACQUISITION SYSTEM

Interfacing bipolar signals to single-supply analog-to-digital converters (ADCs) presents a challenge. The bipolar signal must be mapped into the input range of the ADC. Figure 41 shows how this translation can be achieved.


Figure 41. A Single-Supply Data Acquisition System

The bridge circuit is excited by a +5 V supply. The full-scale output voltage from the bridge $( \pm 10 \mathrm{mV})$, therefore, has a commonmode level of 2.5 V . The AD8223 removes the common-mode component and amplifies the input signal by a factor of 100 $\left(\mathrm{R}_{\mathrm{G}}=1.02 \mathrm{k} \Omega\right)$. This results in an output signal of $\pm 1 \mathrm{~V}$. To prevent this signal from running into the AD8223 ground rail, the voltage on the REF pin must be raised to at least 1 V . In this example, the 2 V reference voltage from the AD7776 ADC is used to bias the AD8223 output voltage to $2 \mathrm{~V} \pm 1 \mathrm{~V}$, which corresponds to the input range of the ADC.

## AMPLIFYING SIGNALS WITH LOW COMMONMODE VOLTAGE

Because the common-mode input range of the AD8223 extends 0.15 V below ground, it is possible to measure small differential signals that have low, or no, common-mode components. Figure 42 shows a thermocouple application in which one side of the J-type thermocouple is grounded.


Figure 42. Amplifying Bipolar Signals with Low Common-Mode Voltage
Over a temperature range of $-200^{\circ} \mathrm{C}$ to $+200^{\circ} \mathrm{C}$, the J-type thermocouple delivers a voltage ranging from -7.890 mV to +10.777 mV . A programmed gain on the AD8223 of 100 $\left(\mathrm{R}_{\mathrm{G}}=845\right)$ and a voltage on the AD8223 REF pin of 2 V results in the AD8223 output voltage ranging from 1.110 V to 3.077 V relative to ground.

## OUTLINE DIMENSIONS



Figure 43. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 44. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8223AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8223AR-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N,13" Tape and Reel | R-8 |  |
| AD8223AR-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8223ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | YOU |
| AD8223ARM-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | YOU |
| AD8223ARM-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | YOU |
| AD8223ARMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | YOQ |
| AD8223ARMZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | YOQ |
| AD8223ARMZ-R71 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | YOQ |
| AD8223ARZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8223ARZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8223ARZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8223BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8223BR-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8223BR-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |
| AD8223BRM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | YOV |
| AD8223BRM-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | YOV |
| AD8223BRM-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | YOV |
| AD8223BRMZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | YOR |
| AD8223BRMZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 13" Tape and Reel | RM-8 | YOR |
| AD8223BRMZ-R71 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP, 7" Tape and Reel | RM-8 | YOR |
| AD8223BRZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8223BRZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13" Tape and Reel | R-8 |  |
| AD8223BRZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7" Tape and Reel | R-8 |  |

[^1]
## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD8223ARMZ AD8223ARZ AD8223BRMZ AD8223BRZ AD8223AR AD8223ARM AD8223ARM-R7 AD8223ARM-
RL AD8223ARMZ-R7 AD8223ARMZ-RL AD8223AR-R7 AD8223AR-RL AD8223ARZ-R7 AD8223ARZ-RL
AD8223BR AD8223BRM AD8223BRM-R7 AD8223BRM-RL AD8223BRMZ-R7 AD8223BRMZ-RL AD8223BR-R7
AD8223BR-RL AD8223BRZ-R7 AD8223BRZ-RL


[^0]:    ${ }^{1}$ Does not include effects of external resistor, RG.
    ${ }^{2}$ Total input range depends on common-mode voltage, differential voltage, and gain. See Figure 18 through Figure 21, and the Input Voltage Range section in the Theory of Operation section for more information.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

