# **Analog Multiplexer**/ **Demultiplexer**

**High-Performance Silicon-Gate CMOS** 

The MC74LVX4052 utilizes silicon-gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. This analog multiplexer/demultiplexer controls analog voltages that may vary across the complete power supply range (from  $V_{CC}$  to  $V_{EE}$ ).

The LVX4052 is similar in pinout to the high-speed HC4052A and the metal-gate MC14052B. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel-Select and Enable inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs.

This device has been designed so the ON resistance  $(R_{ON})$  is more linear over input voltage than the RON of metal-gate CMOS analog switches and High-Speed CMOS analog switches.

#### Features

- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Analog Power Supply Range  $(V_{CC} V_{EE}) = -3.0 \text{ V to } +3.0 \text{ V}$
- Digital (Control) Power Supply Range  $(V_{CC} GND) = 2.5$  to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal-Gate, HSL, or VHC Counterparts
- Low Noise
- Designed to Operate on a Single Supply with  $V_{EE} = GND$ , or Using Split Supplies up to  $\pm 3.0$  V
- Break-Before-Make Circuitry
- These Devices are Pb-Free and are RoHS Compliant

#### **FUNCTION TABLE**

| Contr      | Control Inputs |   |       |        |
|------------|----------------|---|-------|--------|
| Enable B A |                |   | ON Ch | annels |
| L          | L              | L | Y0    | X0     |
| L          | L              | н | Y1    | X1     |
| L          | н              | L | Y2    | X2     |
| L          | н              | н | Y3    | X3     |
| Н          | Х              | Х | NO    | NE     |

X = Don't Care



# **ON Semiconductor®**

http://onsemi.com



**PIN ASSIGNMENT** 



MARKING DIAGRAMS





А

Υ

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.

© Semiconductor Components Industries, LLC, 2014 August, 2014 - Rev. 7



NOTE: This device allows independent control of each switch. Channel–Select Input A controls the X–Switch, Input B controls the Y–Switch.

#### MAXIMUM RATINGS

| Symbol           | Pa                                   | arameter                                                                             | Value                                            | Unit |
|------------------|--------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------|------|
| $V_{EE}$         | Negative DC Supply Voltage           | (Referenced to GND)                                                                  | - 7.0 to +0.5                                    | V    |
| V <sub>CC</sub>  | Positive DC Supply Voltage           | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> )                              | - 0.5 to +7.0<br>- 0.5 to +7.0                   | V    |
| V <sub>IS</sub>  | Analog Input Voltage                 |                                                                                      | $V_{\text{EE}}$ $-0.5$ to $V_{\text{CC}}$ $+0.5$ | V    |
| V <sub>IN</sub>  | Digital Input Voltage                | (Referenced to GND)                                                                  | - 0.5 to 7.0                                     | V    |
| I                | DC Current, Into or Out of Any Pin   |                                                                                      | ±20                                              | mA   |
| T <sub>STG</sub> | Storage Temperature Range            |                                                                                      | - 65 to + 150                                    | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for | 10 Seconds                                                                           | 260                                              | °C   |
| TJ               | Junction Temperature under Bias      |                                                                                      | + 150                                            | °C   |
| $\theta_{JA}$    | Thermal Resistance                   | SOIC<br>TSSOP                                                                        | 143<br>164                                       | °C/W |
| P <sub>D</sub>   | Power Dissipation in Still Air,      | SOIC<br>TSSOP                                                                        | 500<br>450                                       | mW   |
| MSL              | Moisture Sensitivity                 |                                                                                      | Level 1                                          |      |
| F <sub>R</sub>   | Flammability Rating                  | Oxygen Index: 30% – 35%                                                              | UL 94–V0 @ 0.125 in                              |      |
| V <sub>ESD</sub> | ESD Withstand Voltage                | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>> 1000                        | V    |
| ILATCHUP         | Latchup Performance                  | Above $V_{CC}$ and Below GND at 125°C (Note 4)                                       | ±300                                             | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Tested to EIA/JESD22-A114-A.

2. Tested to EIA/JESD22-A115-A.

3. Tested to JESD22-C101-A.

4. Tested to EIA/JESD78.

Figure 1. Logic Diagram Double–Pole, 4–Position Plus Common Off

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                                 | Min                                                                                                                                 | Max             | Unit            |      |
|---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|------|
| $V_{EE}$                        | Negative DC Supply Voltage                                | (Referenced to GND)                                                                                                                 | - 6.0           | GND             | V    |
| V <sub>CC</sub>                 | Positive DC Supply Voltage                                | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> )                                                                             | 2.5<br>2.5      | 6.0<br>6.0      | V    |
| V <sub>IS</sub>                 | Analog Input Voltage                                      |                                                                                                                                     | V <sub>EE</sub> | V <sub>CC</sub> | V    |
| V <sub>IN</sub>                 | Digital Input Voltage                                     | (Note 5) (Referenced to GND)                                                                                                        | 0               | 6.0             | V    |
| T <sub>A</sub>                  | Operating Temperature Range, All Package Types            |                                                                                                                                     | - 55            | 125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $\begin{array}{l} {\sf V}_{CC} = 3.0 \; {\sf V} \pm 0.3 \; {\sf V} \\ {\sf V}_{CC} = 5.0 \; {\sf V} \pm 0.5 \; {\sf V} \end{array}$ | 0<br>0          | 100<br>20       | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level.

#### **DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES**

| Junction<br>Temperature °C | Time, Hours | Time, Years |
|----------------------------|-------------|-------------|
| 80                         | 1,032,200   | 117.8       |
| 90                         | 419,300     | 47.9        |
| 100                        | 178,700     | 20.4        |
| 110                        | 79,600      | 9.4         |
| 120                        | 37,000      | 4.2         |
| 130                        | 17,800      | 2.0         |
| 140                        | 8,900       | 1.0         |



Figure 2. Failure Rate vs. Time Junction Temperature

#### DC CHARACTERISTICS - Digital Section (Voltages Referenced to GND)

|                 |                                                                      |                                                     | V <sub>cc</sub>          | Guara                       | nteed Lin                   | nit                         |      |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------------|--------------------------|-----------------------------|-----------------------------|-----------------------------|------|
| Symbol          | Parameter                                                            | Condition                                           | V                        | -55 to 25°C                 | ≤85°C                       | ≤125°C                      | Unit |
| V <sub>IH</sub> | Minimum High–Level Input Voltage,<br>Channel–Select or Enable Inputs |                                                     | 2.5<br>3.0<br>4.5<br>6.0 | 1.90<br>2.10<br>3.15<br>4.2 | 1.90<br>2.10<br>3.15<br>4.2 | 1.90<br>2.10<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage,<br>Channel–Select or Enable Inputs  |                                                     | 2.5<br>3.0<br>4.5<br>6.0 | 0.6<br>0.9<br>1.35<br>1.8   | 0.6<br>0.9<br>1.35<br>1.8   | 0.6<br>0.9<br>1.35<br>1.8   | V    |
| I <sub>IN</sub> | Maximum Input Leakage Current,<br>Channel–Select or Enable Inputs    | V <sub>IN</sub> = 6.0 or GND                        | 0 V to 6.0 V             | ±0.1                        | ±1.0                        | ±1.0                        | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package)                    | Channel Select, Enable and $V_{IS} = V_{CC}$ or GND | 6.0                      | 4.0                         | 40                          | 80                          | μΑ   |

### DC ELECTRICAL CHARACTERISTICS – Analog Section

|                  |                                                                                            |                                                                                                     | Vcc               | V <sub>EE</sub> | Guara          | nteed Lim       | nit             |    |
|------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------|-----------------|-----------------|----|
| Symbol           | Parameter                                                                                  | Test Conditions                                                                                     | V V               | – 55 to 25°C    | ≤85°C          | ≤125°C          | Unit            |    |
| R <sub>ON</sub>  | Maximum "ON" Resistance                                                                    |                                                                                                     | 3.0<br>4.5<br>3.0 | 0<br>0<br>- 3.0 | 86<br>37<br>26 | 108<br>46<br>33 | 120<br>55<br>37 | Ω  |
| $\Delta R_{ON}$  | Maximum Difference in "ON" Resist-<br>ance Between Any Two Channels in<br>the Same Package |                                                                                                     | 3.0<br>4.5<br>3.0 | 0<br>0<br>- 3.0 | 15<br>13<br>10 | 20<br>18<br>15  | 20<br>18<br>15  | Ω  |
| I <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel                                    |                                                                                                     | 5.5<br>+3.0       | 0<br>-3.0       | 0.1<br>0.1     | 0.5<br>0.5      | 1.0<br>1.0      | μΑ |
|                  | Maximum Off-Channel<br>Leakage Current,<br>Common Channel                                  | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} \text{ or GND};$<br>Switch Off (Figure 4) | 5.5<br>+3.0       | 0<br>-3.0       | 0.2<br>0.2     | 2.0<br>2.0      | 4.0<br>4.0      |    |
| I <sub>on</sub>  | Maximum On–Channel<br>Leakage Current,<br>Channel–to–Channel                               |                                                                                                     | 5.5<br>+3.0       | 0<br>-3.0       | 0.2<br>0.2     | 2.0<br>2.0      | 4.0<br>4.0      | μΑ |

#### **AC CHARACTERISTICS** (Input $t_r = t_f = 3 \text{ ns}$ )

|                  |                                |                 |                   |                     | Guarant                 |                   | nteed Lim    | nteed Limit |      |  |  |
|------------------|--------------------------------|-----------------|-------------------|---------------------|-------------------------|-------------------|--------------|-------------|------|--|--|
|                  |                                |                 | v <sub>cc</sub>   | V <sub>EE</sub>     | $-55$ to $25^{\circ}$ C |                   | − 55 to 25°C |             |      |  |  |
| Symbol           | Parameter                      | Test Conditions | v                 | V                   | Min                     | Тур*              | ≤85°C        | ≤125°C      | Unit |  |  |
| t <sub>BBM</sub> | Minimum Break-Before-Make Time |                 | 3.0<br>4.5<br>3.0 | 0.0<br>0.0<br>- 3.0 | 1.0<br>1.0<br>1.0       | 6.5<br>5.0<br>3.5 |              |             | ns   |  |  |

\*Typical Characteristics are at  $25^{\circ}$ C.

# **AC CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 3 \text{ ns}$ )

|                                        |                                                                                      |                          |                      |                               |          | Guar                 | anteed               | Limit                |                      |                      |      |
|----------------------------------------|--------------------------------------------------------------------------------------|--------------------------|----------------------|-------------------------------|----------|----------------------|----------------------|----------------------|----------------------|----------------------|------|
|                                        |                                                                                      | v <sub>cc</sub>          | V <sub>EE</sub>      |                               | 55 to 25 | o°C                  | ≤8                   | 5°C                  | ≤12                  | 25°C                 |      |
| Symbol                                 | Parameter                                                                            | V                        | V                    | Min                           | Тур      | Max                  | Min                  | Мах                  | Min                  | Max                  | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Channel–Select to Analog Output<br>(Figures 15 and 16) | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>- 3.0 |                               |          | 40<br>28<br>23<br>23 |                      | 45<br>30<br>25<br>25 |                      | 50<br>35<br>30<br>28 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Enable to<br>Analog Output (Figures 13 and 14)            | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>- 3.0 |                               |          | 40<br>28<br>23<br>23 |                      | 45<br>30<br>25<br>25 |                      | 50<br>35<br>30<br>28 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Enable to<br>Analog Output (Figures 13 and 14)            | 2.5<br>3.0<br>4.5<br>3.0 | 0<br>0<br>0<br>- 3.0 |                               |          | 40<br>28<br>23<br>23 |                      | 45<br>30<br>25<br>25 |                      | 50<br>35<br>30<br>28 | ns   |
|                                        |                                                                                      |                          |                      |                               | Тур      | oical @ 2            | 25°C, V <sub>C</sub> | c = 5.0 \            | /, V <sub>EE</sub> = | 0 V                  |      |
| C <sub>PD</sub>                        | Power Dissipation Capacitance (Figure 17)                                            | (Note 6)                 | )                    |                               |          |                      | 4                    | 5                    |                      |                      | pF   |
| C <sub>IN</sub>                        | Maximum Input Capacitance, Channel-Sel                                               | ect or Er                | nable Inp            | nputs 10                      |          |                      | pF                   |                      |                      |                      |      |
| C <sub>I/O</sub>                       | Maximum Capacitance<br>(All Switches Off)                                            |                          | Comr                 | alog I/O<br>non O/I<br>hrough |          |                      | 1                    | 0<br>0<br>.0         |                      |                      | pF   |

6. Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

#### ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)

|                  |                                                               |                                                                                                                                                                                                                           | v <sub>cc</sub>          | V <sub>EE</sub>            | Тур                          |      |
|------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|------------------------------|------|
| Symbol           | Parameter                                                     | Condition                                                                                                                                                                                                                 | v                        | v                          | 25°C                         | Unit |
| BW               | Maximum On–Channel Bandwidth or<br>Minimum Frequency Response | $V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>Ref and Test Attn = 10 dB<br>Source Amplitude = 0 dB<br>(Figure 6)                                                                                                            | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>- 3.0 | 80<br>80<br>80<br>80         | MHz  |
| V <sub>ISO</sub> | Off-Channel Feedthrough Isolation                             | $      f = 1 \text{ MHz; } V_{IS} = \frac{1}{2} (V_{CC} - V_{EE}) $ Adjust Network Analyzer output to 10 dBm on each output from the power splitter (Figures 7 and 8)                                                     | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>- 3.0 | - 70<br>- 70<br>- 70<br>- 70 | dB   |
| V <sub>ONL</sub> | Maximum Feedthrough On Loss                                   | $V_{IS} = \frac{1}{2} (V_{CC} - V_{EE})$<br>Adjust Network Analyzer output to 10 dBm on<br>each output from the power splitter<br>(Figure 10)                                                                             | 3.0<br>4.5<br>6.0<br>3.0 | 0.0<br>0.0<br>0.0<br>- 3.0 | -2<br>-2<br>-2<br>-2         | dB   |
| Q                | Charge Injection                                              | $ \begin{array}{l} V_{IN}=V_{CC} \text{ to } V_{EE,} \ f_{IS}=1 \ \text{kHz}, \ t_r=t_f=3 \ \text{ns} \\ R_{IS}=0 \ \Omega, \ C_L=1000 \ \text{pF}, \ Q=C_L \ ^* \Delta V_{OUT} \\ (Figure 9) \end{array} $               | 5.0<br>3.0               | 0.0<br>- 3.0               | 9.0<br>12                    | рС   |
| THD              | Total Harmonic Distortion THD + Noise                         | $      f_{IS} = 1 \ \text{MHz}, \ \text{R}_L = 10 \ \text{K}\Omega, \ \text{C}_L = 50 \ \text{pF}, \\ V_{IS} = 5.0 \ \text{V}_{PP} \ \text{sine wave} \\ V_{IS} = 6.0 \ \text{V}_{PP} \ \text{sine wave} \\ (Figure 18) $ | 6.0<br>3.0               | 0.0<br>- 3.0               | 0.10<br>0.05                 | %    |



Figure 3. On Resistance, Test Set–Up



Figure 4. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up



Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up



Figure 6. Maximum On Channel Bandwidth, Test Set-Up







Figure 8. Maximum Common-Channel Feedthrough Isolation, Test Set-Up



\*Includes all probe and jig capacitance.







Figure 10. Maximum On Channel Feedthrough On Loss, Test Set-Up



Figure 11. Break-Before-Make, Test Set-Up





# Figure 13. Propagation Delays, Channel Select to Analog Out







\*Includes all probe and jig capacitance.

#### Figure 14. Propagation Delay, Test Set–Up Channel Select to Analog Out







Figure 17. Power Dissipation Capacitance, Test Set-Up



Figure 18. Total Harmonic Distortion, Test Set-Up

#### APPLICATIONS INFORMATION

The Channel Select and Enable control pins should be at  $V_{CC}$  or GND logic levels.  $V_{CC}$  being recognized as a logic high and GND being recognized as a logic low. In this example:

$$V_{CC} = +5 V = logic high$$
  
GND = 0 V = logic low

The maximum analog voltage swing is determined by the supply voltages  $V_{CC}$  and  $V_{EE}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below  $V_{EE}$ . In this example, the difference between  $V_{CC}$  and  $V_{EE}$  is 5.0 volts. Therefore, using the configuration of Figure 20, a maximum analog signal of 5.0 volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and



Figure 19. Application Example

outputs to  $V_{CC}$  or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.

Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

$$\begin{split} V_{EE} - GND &= 0 \text{ to } -6 \text{ volts} \\ V_{CC} - GND &= 2.5 \text{ to } 6 \text{ volts} \\ V_{CC} - V_{EE} &= 2.5 \text{ to } 6 \text{ volts} \\ \text{and } V_{EE} &\leq GND \end{split}$$

When voltage transients above  $V_{CC}$  and/or below  $V_{EE}$  are anticipated on the analog channels, external Germanium or Schottky diodes ( $D_x$ ) are recommended as shown in Figure 21. These diodes should be able to absorb the maximum anticipated current surges during clipping.







Figure 21. External Germanium or Schottky Clipping Diodes



Figure 22. Function Diagram, LVX4052

## ORDERING INFORMATION

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC74LVX4052DG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74LVX4052DR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LVX4052DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| MC74LVX4052DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER:                                                                  | 98ASB42566B                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                              |                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                      | SOIC-16                                                                                     | PAGE 1 OF                                                                                                                                                                                                                                                                                                     |                                                       |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>icidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |  |  |  |





| DOCUMENT NUMBER:                           | 98ASH70247A                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repose<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                |                             |  |  |  |  |
|--------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| DESCRIPTION:                               | TSSOP-16                                    |                                                                                                                                                                                                                                                                                                               | PAGE 1 OF 1                 |  |  |  |  |
| the suitability of its products for any pa | articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>acidental damages. ON Semiconductor does not convey any license under | r circuit, and specifically |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

 $\Diamond$