

# 1A, Single-Input, Single Cell Li-Ion Battery Charger with 50-mA LDO, External Power Path Control, and Single Input Interface

Check for Samples: bq25050

## **FEATURES**

- 30V input Rating, With 10.5V Over-Voltage Protection (OVP)
- FET Controller for External Battery FET for External Power Path Control (BGATE)
- Input Voltage Dynamic Power Management
- 50mA integrated Low Dropout Linear Regulator (LDO)
- Programmable Charge Current Through Single Input Interface (CTRL)
- 0.5% Battery Voltage Regulation Accuracy
- 7% Charge Current Regulation Accuracy
- Thermal Regulation and Protection
- Battery NTC Monitoring During Charge and Discharge
- Status Indication Charging/Done and Temperature Faults
- Available in small 2mm × 3mm 10 Pin SON Package

# **APPLICATIONS**

- Smart Phones
- Mobile Phones
- Portable Media Players
- Low Power Handheld Devices

# **TYPICAL APPLICATION CIRCUIT**

# DESCRIPTION

The bq25050 is a highly integrated Li-Ion linear battery charger targeted at space-limited portable applications. It operates from either a USB port or AC Adapter and charges a single-cell Li-Ion battery with up to 1A of charge current. The 30V input voltage range with input over-voltage protections supports low-cost unregulated adapters.

The bq25050 has a single power output that charges the battery. The system load is connected to OUT. The low-battery system startup circuitry maintains OUT greater than 3.4V whenever an input source is connected. This allows the system to start-up and run whenever an input source is connected regardless of the battery voltage. The charge current is programmable up to 1A using the CTRL input. Additionally, a 4.9V 50mA LDO is integrated into the IC for supplying low power external circuitry.

The battery is charged in three phases: conditioning, constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if an internal temperature threshold is exceeded. The charger power stage and charge current sense functions are fully integrated. The charger function has high accuracy current and voltage regulation loops, charge status display, and charge termination.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLUSA33 -MARCH 2010



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

**ORDERING INFORMATION** 

| PART NO.    | MARKING | MEDIUM        | QUANTITY |
|-------------|---------|---------------|----------|
| bq25050DQCR | DAM     | Tape and Reel | 3000     |
| bq25050DQCT | DAM     | Tape and Reel | 250      |

### PACKAGE DISSIPATION RATINGS TABLE

| PACKAGE                             | $R_{	heta JA}$          | $R_{	heta JC}$ | T <sub>A</sub> < 25°C POWER<br>RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |
|-------------------------------------|-------------------------|----------------|---------------------------------------|------------------------------------------------|
| 10 Pin 2mm × 3mm SON <sup>(1)</sup> | 58.7°C/W <sup>(2)</sup> | 3.9°C/W        | 1.70W                                 | 0.017W/°C                                      |

(1) Maximum power dissipation is a function of  $T_{J(max)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is PD =  $[T_{J(max)} - T_A]/R_{\theta JA}$ .

(2) This data is based on using the JEDEC High-K board and the exposed die pad is connected to a Cu pad on the board. The pad is connected to the ground plane by a 2x3 via matrix.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                       |                                                       | VALUE / UNIT   |
|---------------------------------------|-------------------------------------------------------|----------------|
| Input Voltage                         | IN (with respect to VSS)                              | –0.3 to 30 V   |
| Input Voltage                         | CTRL, TS, CHG, BGATE (with respect to VSS)            | –0.3 to 7 V    |
| Output Voltage                        | BAT, OUT, LDO, CHG, BGATE, IMON (with respect to VSS) | –0.3 to 7 V    |
| Input Current (Continuous)            | IN                                                    | 1.2 A          |
| Output Current (Continuous)           | BAT                                                   | 1.2 A          |
| Output Current (Continuous)           | LDO                                                   | 100 mA         |
| Output Sink Current                   | CHG                                                   | 5 mA           |
| Junction temperature, T <sub>J</sub>  |                                                       | -40°C to 150°C |
| Storage temperature, T <sub>STG</sub> |                                                       | –65°C to 150°C |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                  |                                   | MIN  | MAX  | UNITS |
|------------------|-----------------------------------|------|------|-------|
| V                | IN voltage range                  | 3.55 | 28   | V     |
| V <sub>IN</sub>  | IN operating voltage range        | 4.4  | 10.2 | v     |
| I <sub>IN</sub>  | Input current, IN                 |      | 1    | А     |
| I <sub>OUT</sub> | Ouput Current in charge mode, OUT |      | 1    | А     |
| TJ               | Junction Temperature              | 0    | 125  | °C    |

#### **ELECTRICAL CHARACTERISTICS**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and VIN = 5V (unless otherwise noted)

|                       | PARAMETER              | TEST CONDITIONS             | MIN  | TYP  | MAX  | UNITS |
|-----------------------|------------------------|-----------------------------|------|------|------|-------|
| INPUT                 |                        |                             |      |      |      |       |
| V <sub>UVLO</sub>     | Under-voltage lock-out | $V_{IN}: 0V \rightarrow 4V$ | 3.25 | 3.30 | 3.55 | V     |
| V <sub>HYS-UVLO</sub> | Hysteresis on UVLO     | $V_{IN}: 4V \rightarrow 0V$ |      | 250  |      | mV    |



SLUSA33 -MARCH 2010

# **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and VIN = 5V (unless otherwise noted)

|                         | PARAMETER                                                               | TEST CONDITIONS                                                                                                                                  | MIN   | TYP   | MAX   | UNITS             |
|-------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------------------|
| V <sub>BATUVLO</sub>    | Battery UVLO                                                            | V <sub>BAT</sub> rising                                                                                                                          | 1.95  | 2.05  | 2.15  | V                 |
| V <sub>HYS-BUVLO</sub>  | Hysteresis on BAT UVLO                                                  | V <sub>BAT</sub> falling                                                                                                                         |       | 125   |       | mV                |
| V <sub>IN-SLP</sub>     | Valid input source threshold $V_{\text{IN-SLP}}$ above $V_{\text{BAT}}$ | Input power good if V <sub>IN</sub> > V <sub>BAT</sub> + V <sub>IN-SLP</sub> V <sub>BAT</sub> = 3.6V, V <sub>IN</sub> : 3.5V $\rightarrow$ 4V    | 30    | 75    | 150   | mV                |
| V <sub>HYS-INSLP</sub>  | Hysteresis on V <sub>IN-SLP</sub>                                       | $V_{BAT} = 3.6 \text{V}, \ \text{V}_{\text{IN}} \text{: } 4 \text{V} \rightarrow 3.5 \text{V}$                                                   |       | 32    |       | mV                |
| t <sub>dgl(no-in)</sub> | Deglitch time, input power loss to charger<br>turn-off                  | Time measured from $V_{\text{IN}}\!\!:5V\to2.5V~1\mu s$ fall-time                                                                                |       | 32    |       | ms                |
| V <sub>OVP</sub>        | Input over-voltage protection threshold                                 | $V_{\text{IN}}: 5 \text{ V} \rightarrow 11 \text{ V}$                                                                                            | 10.2  | 10.5  | 10.8  | V                 |
| V <sub>HYS-OVP</sub>    | Hysteresis on OVP                                                       | $V_{IN}$ : 11 V $\rightarrow$ 5 V                                                                                                                |       | 100   |       | mV                |
| t <sub>DGL(OVP)</sub>   | Input over-voltage deglitch time                                        |                                                                                                                                                  |       | 100   |       | μs                |
| t <sub>REC(OVP)</sub>   | Input over-voltage recovery time                                        | Time measured from V_IN: 11V $\rightarrow$ 5V 1µs fall-time to LDO = HI, V_BAT = 3.5V                                                            |       | 100   |       | μs                |
| V <sub>IN_DPM</sub>     | Input DPM threshold                                                     | $V_{\text{IN}}$ Falling, $V_{\text{IN}}\text{-}\text{DPM}$ enabled with CTRL                                                                     | 4.2   | 4.30  | 4.4   | V                 |
| QUIESCENT (             | CURRENT                                                                 |                                                                                                                                                  |       |       |       |                   |
| IBAT(PDWN)              | Battery current into BAT, No input                                      | $V_{IN} = 0V, V_{\overline{CHG}} = High, TS Enabled$                                                                                             |       | 120   | 150   | μA                |
|                         | connected                                                               | $V_{\text{IN}}$ = 0V, $V_{\overline{\text{CHG}}}$ = Low, TS Disabled, $T_{\text{J}}$ = 85°C                                                      |       |       | 6     | μA                |
| IBAT(DONE)              | BAT current, charging terminated                                        | $V_{IN} = 6V, V_{BAT} > V_{BAT(REG)}$                                                                                                            |       |       | 10    | μA                |
| I <sub>IN(STDBY)</sub>  | Standby current into IN pin                                             | CTRL = HI, V <sub>IN</sub> < VOVP                                                                                                                |       |       | 0.5   | mA                |
|                         |                                                                         | CTRL = HI, V <sub>IN</sub> ≥ VOVP                                                                                                                |       |       | 2     |                   |
| I <sub>cc</sub>         | Active supply current, IN pin                                           | $V_{\rm IN}$ = 6V, no load on OUT pin, $V_{\rm BAT}$ > $V_{\rm BAT(REG)},$ IC enabled                                                            |       |       | 3     | mA                |
| BATTERY CH              | ARGER FAST-CHARGE                                                       |                                                                                                                                                  |       |       |       |                   |
| V <sub>BAT(REG)</sub>   | Battery charge regulation voltage                                       | $T_A = 0^{\circ}C$ to 125°C, $I_{OUT} = 50$ mA                                                                                                   | 4.16  | 4.20  | 4.23  | V                 |
|                         |                                                                         | $T_A = 25^{\circ}C$                                                                                                                              | 4.179 | 4.200 | 4.221 |                   |
| IN(LIM)                 | Input current limit (selected by CTRL                                   | 4 pulses on CTRL                                                                                                                                 | 87    | 93    | 100   | mA                |
|                         | interface)                                                              | 5 pulses on CTRL                                                                                                                                 | 174   | 187   | 200   |                   |
|                         |                                                                         | 6 pulses on CTRL                                                                                                                                 | 261   | 280   | 300   |                   |
|                         |                                                                         | 7 pulses on CTRL                                                                                                                                 | 348   | 374   | 400   |                   |
|                         |                                                                         | 8 pulses on CTRL                                                                                                                                 | 435   | 467   | 500   |                   |
|                         |                                                                         | 9 pulses on CTRL                                                                                                                                 | 608   | 654   | 700   |                   |
|                         |                                                                         | 10 pulses on CTRL                                                                                                                                | 739   | 794   | 850   |                   |
|                         |                                                                         | 11 pulses on CTRL                                                                                                                                | 864   | 935   | 1000  |                   |
| V <sub>DO(IN-OUT)</sub> | V <sub>IN</sub> – V <sub>OUT</sub>                                      | V <sub>IN</sub> = 4.2V, I <sub>OUT</sub> = 0.75 A                                                                                                |       | 500   | 900   | mV                |
| K <sub>IMON</sub>       | Input current monitor ratio                                             | $\label{eq:kimon} \begin{split} K_{IMON} &= I_{IMON} \ / \ I_{CHG}, \ R_{IMON} = 1 k \Omega, \\ Current \ programmed \ using \ CTRL \end{split}$ |       | 1     |       | mA/A              |
| V <sub>IMON(MAX)</sub>  | Maximum IMON voltage                                                    | IMON open                                                                                                                                        |       | 1.2   | 1.25  | V                 |
|                         | IMON Accuracy                                                           | 25 mA < I <sub>IN</sub> < 100 mA                                                                                                                 | -25%  |       | 25%   |                   |
|                         |                                                                         | I <sub>IN</sub> = 100 mA to 1 A                                                                                                                  | -8.5% |       | 5%    |                   |
| PRE-CHARGE              | AND CHARGE DONE                                                         |                                                                                                                                                  |       |       |       |                   |
| V <sub>LOWV</sub>       | Pre-charge to fast-charge transition threshold                          | External power path control disabled,<br>BGATE = VSS                                                                                             | 2.4   | 2.5   | 2.6   | V                 |
|                         |                                                                         | External power path control enabled                                                                                                              | 2.8   | 2.9   | 3.0   |                   |
| DGL1(LOWV)              | Deglitch time on pre-charge to fast-charge transition                   |                                                                                                                                                  |       | 25    |       | ms                |
| DGL2(LOWV)              | Deglitch time on fast-charge to pre-charge transition                   |                                                                                                                                                  |       | 25    |       | ms                |
| PRECHARGE               | Precharge current to BAT during precharge                               | $V_{BAT} = 0V$ to 2.9V, Battery FET connected                                                                                                    | 28    | 37    | 45    | mA                |
|                         | mode                                                                    | $V_{BAT}$ = 0V to 2.5V, BGATE = VSS, Input current limit regulated to I <sub>PRECHARGE</sub>                                                     | 41.5  | 45    | 48.5  |                   |
| TERM                    | Default termination current threshold                                   | $V_{IN} = 5V$ , $I_{CHARGE} = 100$ mA to 1 A                                                                                                     | 7.5   | 10.5  | 13.5  | %I <sub>CHG</sub> |
| -                       | B BEEDEOU                                                               |                                                                                                                                                  |       |       |       |                   |
| RECHARGE C              | JR REFRESH                                                              |                                                                                                                                                  |       |       |       |                   |

Copyright © 2010, Texas Instruments Incorporated



SLUSA33 -MARCH 2010

www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and VIN = 5V (unless otherwise noted)

|                         | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                                   | MIN             | TYP                                             | MAX   | UNITS |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------|-------|-------|
| t <sub>DGL(RCH)</sub>   | Deglitch time, recharge threshold detected             |                                                                                                                                                                                                                                                   |                 | 25                                              |       | ms    |
| EXTERNAL P              | OWER PATH CONTROL                                      |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| V <sub>OUT(REG)</sub>   | Output regulation voltage                              | $V_{BAT} \le 2.9 V$                                                                                                                                                                                                                               | 3.4             | 3.5                                             | 3.6   | V     |
|                         |                                                        | $2.9 \text{ V} < \text{V}_{BAT} \le 3.6 \text{V}$                                                                                                                                                                                                 | 3.44            | 3.59                                            | 3.75  | V     |
|                         |                                                        | V <sub>BAT</sub> > 3.6 V                                                                                                                                                                                                                          | V <sub>BA</sub> | T + V <sub>drop(QBAT)</sub>                     |       | V     |
| V <sub>SUPP1</sub>      | Enter supplement mode threshold                        | $V_{BAT} = 3.4 \text{ V}, V_{OUT} \text{ Falling}$                                                                                                                                                                                                |                 | V <sub>OUT</sub> ≤<br>V <sub>BAT</sub><br>-60mV |       | V     |
| V <sub>SUPP2</sub>      | Exit supplement mode threshold                         | $V_{BAT} = 3.4 \text{ V}, V_{OUT} \text{ Rising}$                                                                                                                                                                                                 | V               | V <sub>OUT</sub> ≥<br><sub>BAT</sub> -20mV      |       | V     |
| LDO                     |                                                        |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| V <sub>LDO</sub>        | LDO Output Voltage                                     | $V_{IN} = 5.5V$ , $I_{LDO} = 0$ mA to 50mA                                                                                                                                                                                                        | 4.              | 4.9                                             | 5.1   | V     |
| I <sub>LDO</sub>        | Maximum LDO Output Current                             |                                                                                                                                                                                                                                                   | 60              |                                                 |       | mA    |
| V <sub>DO</sub>         | Dropout Voltage                                        | $V_{IN} = 4.5V, I_{LDO} = 50mA$                                                                                                                                                                                                                   |                 | 200                                             | 300   | mV    |
| CTRL INTERF             | FACE                                                   |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| t <sub>CTRL-DGL</sub>   | CTRL Deglitch timer                                    |                                                                                                                                                                                                                                                   | 5               |                                                 |       | ms    |
| t <sub>CTRL-LATCH</sub> | CTRL Latch timer                                       |                                                                                                                                                                                                                                                   | 2               |                                                 |       | ms    |
| t <sub>CTRL-HIGH</sub>  | High Duration on CTRL                                  |                                                                                                                                                                                                                                                   | 50              |                                                 | 1000  | μS    |
| t <sub>CTRL-LOW</sub>   | Low Time Duration on CTRL                              |                                                                                                                                                                                                                                                   | 50              |                                                 | 1000  | μs    |
| R <sub>PULLDOWN</sub>   | CTRL Pulldown Resistor                                 |                                                                                                                                                                                                                                                   |                 | 260                                             |       | kΩ    |
|                         | LS ON CTRL, CHG, BGATE                                 |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| V <sub>IL</sub>         | Logic LOW input voltage                                |                                                                                                                                                                                                                                                   |                 |                                                 | 0.4   | V     |
| VIH                     | Logic HIGH input voltage                               |                                                                                                                                                                                                                                                   | 1.4             |                                                 |       | V     |
|                         | CK NTC MONITOR (TS)                                    |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| V <sub>TS_CLAMP</sub>   | Maximum TS Voltage                                     |                                                                                                                                                                                                                                                   |                 |                                                 | 1.5   | V     |
| I <sub>TS-0C</sub>      | Current source for 0°C TS sensing                      |                                                                                                                                                                                                                                                   | 3.75            | 4                                               | 4.25  | μA    |
| I <sub>TS</sub>         | Current source for 45°C and 60°C TS sensing            |                                                                                                                                                                                                                                                   | 19              | 20                                              | 21    | μA    |
| V <sub>COLD</sub>       | TS Cold Threshold, when BGATE is disabled              | $V_{TS} < V_{COLD}$ to begin charge<br>(Corresponds to 0°C, 2°C, 4°C <sup>(1)</sup> (2))                                                                                                                                                          | 0.55            | 0.575                                           | 0.600 | V     |
| V <sub>CUTOFF_0</sub>   | TS Cold Cutoff Threshold                               | Temp falling (Corresponds to $-1^{\circ}$ C, $1^{\circ}$ C, $3^{\circ}$ C <sup>(1)</sup> (2)                                                                                                                                                      | 0.575           | 0.600                                           | 0.625 | V     |
| V <sub>HOT_45</sub>     | TS Hot Threshold (0°C to 45°C), when BGATE is disabled | $V_{TS}$ > $V_{HOT\_45}$ to begin charge, 0°C to 45°C thresholds selected. (Corresponds to 40°C, 42°C, 44°C <sup>(1)</sup> $^{(2)})$                                                                                                              | 0.44            | 0.45                                            | 0.46  | V     |
| $V_{CUTOFF_{45}}$       | TS Hot Cutoff Threshold (0°C to 45°C)                  | Temp rising (Corresponds to 45°C, 47°C, $49^{\circ}C^{(1)}$ (2))                                                                                                                                                                                  | 0.365           | 0.375                                           | 0.385 | V     |
| V <sub>HOT_60</sub>     | TS Hot Threshold (0°C to 60°C), when BGATE is disabled | $ \begin{array}{l} V_{TS} > V_{HOT\_60} \text{ to begin charge, } 0^{\circ}\text{C to} \\ 60^{\circ}\text{C thresholds selected, Temp rising} \\ (Corresponds to 54.5^{\circ}\text{C}, 57^{\circ}\text{C}, 60^{\circ}\text{C}^{(1)} \end{array} $ | 0.240           | 0.250                                           | 0.258 | V     |
| V <sub>CUTOFF_60</sub>  | TS Hot Cutoff Threshold (0°C to 60°C)                  | Temp rising. (Corresponds to 58.5°C, 61.5°C, 64°C <sup>(1)</sup> ( <sup>2)</sup> )                                                                                                                                                                | 0.204           | 0.213                                           | 0.223 | V     |
| V-20                    | –20°C TS Voltage                                       | See (1)                                                                                                                                                                                                                                           |                 | 0.968                                           |       | V     |
| V <sub>80</sub>         | +80°C TS Voltage                                       | See (1)                                                                                                                                                                                                                                           |                 | 0.110                                           |       | V     |
| t <sub>dgl(TS)</sub>    | Deglitch for TS Fault                                  | Fault detected on TS to stop charge                                                                                                                                                                                                               |                 | 25                                              |       | ms    |
| CHG OUTPUT              | r                                                      |                                                                                                                                                                                                                                                   |                 |                                                 |       |       |
| V <sub>OL</sub>         | Output LOW voltage                                     | I <sub>SINK</sub> = 5 mA                                                                                                                                                                                                                          |                 |                                                 | 0.45  | V     |
| I <sub>IH</sub>         | Leakage current                                        | V <sub>/CHG</sub> = 5 V                                                                                                                                                                                                                           |                 |                                                 | 1     | μA    |
| t <sub>FLSH(TS)</sub>   | TS fault flash period                                  | 50% Duty Cycle, TS out of valid range                                                                                                                                                                                                             |                 | 100                                             |       | ms    |
| THERMAL RE              |                                                        | · · · · · ·                                                                                                                                                                                                                                       |                 |                                                 |       |       |
| T <sub>J(REG)</sub>     | Temperature Regulation Limit                           | T <sub>J</sub> rising                                                                                                                                                                                                                             |                 | 125                                             |       | °C    |
| T <sub>J(OFF)</sub>     | Thermal shutdown temperature                           | T <sub>1</sub> rising                                                                                                                                                                                                                             |                 | 155                                             |       | °C    |

(1) Information is based on using the NCP15WB473F NTC thermistor.

(2) Temperature references give design guidance only, actual absolute temperatures are **not** guaranteed.



SLUSA33 -MARCH 2010

# **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range 0°C  $\leq$  T\_J  $\leq$  125°C and VIN = 5V (unless otherwise noted)

|                         | PARAMETER                   | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------------|-----------------------------|-----------------|-----|-----|-----|-------|
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown hysteresis | $T_J$ falling   |     | 20  |     | °C    |



SLUSA33 -MARCH 2010

## **DEVICE INFORMATION**

# SIMPLIFIED BLOCK DIAGRAM



6



### **PIN CONFIGURATION**



#### **PIN FUNCTIONS**

| PIN            | I I | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
|----------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
| IN             | 1   | I   | Input power supply. IN is connected to the external DC supply (AC adapter or USB port). Bypass IN to VSS with at least a 0.1µF ceramic capacitor.                                                                                                                                                                                       |
| IMON           | 2   | 0   | Current monitoring output. Connect a $1k\Omega$ resistor from IMON to VSS to monitor the input current. The voltage at IMON ranges from 0V to 1V which corresponds to an input current from 0A to 1A.                                                                                                                                   |
| VSS            | 3   | -   | Ground terminal. Connect to the thermal pad and the ground plane of the circuit.                                                                                                                                                                                                                                                        |
| LDO            | 4   | 0   | LDO output. LDO is regulated to 4.9V and drives up to 50mA. Bypass LDO to VSS with a 0.1 $\mu$ F ceramic capacitor. LDO is enabled when V <sub>UVLO</sub> < V <sub>IN</sub> < V <sub>OVP</sub> .                                                                                                                                        |
| TS             | 5   | I   | Battery pack NTC monitoring input. Connect the battery pack 47-k $\Omega$ NTC from TS to VSS to monitor battery pack temperature. The default pack temperature range is 0°C to 45°C thresholds.                                                                                                                                         |
| CTRL           | 7   | I   | Single-input interface Input. Drive CTRL with pulses to enable/disable the device, enable/disable V <sub>IN</sub> .DPM, select battery temperature range and select current limits. See the interface section for details on using the CTRL interface.                                                                                  |
| CHG            | 8   | I/O | Charge status indicator open-drain output. $\overline{CHG}$ is pulled low while the device is charging the battery. $\overline{CHG}$ goes high impedance when the battery is fully charged and does not indicate subsequent recharge cycles. $\overline{CHG}$ pulses to indicate TS faults.                                             |
| BAT            | 6   | 0   | Battery connection output. BAT is the sense input for the battery as well as the precharge current output. Connect BAT to the battery and bypass BAT to VSS with a 0.1µF ceramic capacitor.                                                                                                                                             |
| BGATE          | 9   | I/O | Battery P-Channel FET gate drive output. Connect BGATE to the gate of the external P-Channel FET that connects the battery to OUT. Connect BGATE to VSS if the external FET is not used. No external capacitor is recommended from BGATE to GND.                                                                                        |
| OUT            | 10  | 0   | System output connection. OUT supplies the system with a minimum voltage of 3.4V (min.) to ensure system operation whenever an input adapter is connected regardless of the battery voltage. Bypass OUT to VSS with a $1\mu$ F ceramic capacitor.                                                                                       |
| Thermal<br>PAD | Pad | -   | There is an internal electrical connection between the exposed thermal pad and the VSS pin of the device. The thermal pad must be connected to the same potential as the VSS pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. VSS pin must be connected to ground at all times. |



SLUSA33 -MARCH 2010

# **APPLICATION CIRCUITS**



### Figure 1. Typical Application Circuit Using the External Power Path Control Feature



Figure 2. Typical Application Circuit Disabling the External Power Path Control Feature

8



### **TYPICAL CHARACTERISTICS**







Figure 5.



# ENABLE USING CTRL CTRL 2 V/div VIN = 5 V, VBAT = 3 V, I<sub>CHG</sub> = 280 mA CHG 2 V/div BGATE 2 V/div IIN 100 mA/div 20 ms/div Figure 4.



Figure 6.

#### **BGATE FORCED ON**



Using circuit in Figure 1,  $T_A = 25^{\circ}$ C, unless otherwise specified

VBAT 500 V/div IMON

500 mV/div BGATE

2 V/div

IBAT

VBAT

500 mA/div

SLUSA33 -MARCH 2010

# **TYPICAL CHARACTERISTICS (continued)**

Using circuit in Figure 1,  $T_A = 25^{\circ}$ C, unless otherwise specified CANCEL BGATE FORCED ON





PRE-CHARGE MODE TO MINIMUM OUTPUT REGULATION

MODE

VIN = 5 V, VBAT = 1.8 V to 3.45 V, ICHG = 467 mA

20 ms/div



#### MINIMUM OUTPUT REGULATION MODE TO CONSTANT **CURRENT (CC) MODE**







Figure 14.



www.ti.com

500 mV/div

IMON 500 mV/div VIN = 5 V, VBAT = 2.8 V to 4.18 V, ICHG = 467 mA BGATE 2 V/div IBAT 500 mA/div 20 ms/div

Figure 13.

Figure 11. PRE-CHARGE TO CONSTANT VOLTAGE (CV) MODE

# bq25050





Texas

INSTRUMENTS

## **TYPICAL CHARACTERISTICS (continued)**

Using circuit in Figure 1,  $T_A = 25^{\circ}C$ , unless otherwise specified



Figure 15.



Figure 16.



R<sub>DSON</sub> (From IN to OUT) vs JUNCTION TEMPERATURE





TYPICAL CHARACTERISTICS (continued)

Figure 19.

#### DETAILED FUNCTIONAL DESCRIPTION

The bg25050 is a highly integrated Li-Ion linear battery charger targeted at space-limited portable applications. It operates from either a USB port or AC Adapter and charges a single-cell Li-Ion battery with up to 1A of charge current. The 30V input voltage range with input over-voltage protections supports low-cost unregulated adapters.

The bq25050 has a single power output that charges the battery. The system load is connected to OUT. The low-battery system startup circuitry maintains OUT pin voltage at V<sub>OUT(REG)</sub> whenever an input source is connected. This allows the system to start-up and run whenever an input source is connected regardless of the battery voltage. The charge current is programmable up to 1A using the CTRL input. Additionally, a 4.9V 50mA LDO is integrated into the IC for supplying low power external circuitry.

#### External FET Controller (BGATE)

The External Power Path Control feature is implemented using the BGATE output. BGATE is also used to enable/ disable the External Power Path Control feature. When power is first applied to either V<sub>BAT</sub> or V<sub>IN</sub> on the bq25050, the BGATE output is tested. If the BGATE pin is connected to VSS, the External Power Path Control feature is disabled. In order to enable the External Power Path Control feature after it has been disabled, the battery and the input source must be removed and reconnected and BGATE must NOT be connected to VSS.

With External Power Path Control enabled, BGATE is used to drive an external P-channel MOSFET that connects the battery to the system output. This state of this MOSFET is dependent on the battery voltage and the IC status. In discharge mode, BGATE is pulled to GND to turn the MOSFET on fully. During discharge mode, the output is connected directly to the battery. Discharge mode is entered under the following conditions:

- 1. IC disabled or no input power
- 2. Supplement mode
- 3. "Force On" enabled through CTRL

When not in one of these conditions, the BGATE output is controlled by the bg25050 and changes depending on which mode is required. See the Charging Operation section for more details.

SLUSA33 -MARCH 2010

www.ti.com



#### **Enable/ Disable External Power Path Control**

When power is first applied to the bq25050, either at the IN or BAT input, the bq25050 checks the BGATE output. The device sources a small current out of BGATE for 32ms and monitors the voltage. If VBGATE is connected to ground and the voltage does not rise above logic High, the External Power Path Control feature is disabled and VLOWV is set to 2.5V. If the BGATE voltage rises above logic High, the External Power Path Control feature is enabled and  $V_{LOWV}$  is set to 2.9V. The bq25050 only does this check when power is initially applied. Power must removed from IN and BAT and then reapplied to initiate another check. Figure 21 illustrates the startup check procedure.



Figure 21. BGATE Monitor Sequence

#### Charging Operation

The bq25050 charges a battery in 3 stages while maintaining a minimum system output. When the bq25050 is enabled by CTRL, the battery voltage is monitored to verify which stage of charging must be used. The bq25050 charges in precharge mode, minimum output regulation mode, or normal CC/CV mode based on the battery voltage.

TEXAS INSTRUMENTS

SLUSA33 -MARCH 2010

www.ti.com





Figure 22. Typical Charging Cycle with External Power Path Control Enabled

### Precharge Mode ( $V_{BAT} \leq V_{LOWV}$ )

The bq25050 enters precharge mode when  $V_{BAT} \le V_{LOWV}$ . Upon entering precharge mode, the battery is charged with a 40mA current source and /CHG goes low. During precharge mode,  $V_{OUT}$  is regulated to 3.5V and the battery is charged from the internal fixed 40mA current source connected to the BAT output. With BGATE connected to GND, the system output is connected to the battery and therefore the system voltage is equal to the battery voltage.

#### Minimum Output Regulation Mode (2.9V<V<sub>BAT</sub><3.6V)

Once VBAT exceeds 2.9V, the bq25050 enters Minimum Output Regulation Mode. While  $2.9V < V_{BAT} < 3.6V$ ,  $V_{OUT}$  is regulated to  $V_{OUT(REG)}$  by the external FET (QBAT) while the internal FETs between IN and OUT is used to regulate the fast charge current. The total current is shared between the output load and the battery. As the system current increases, the battery charge current decreases. In order to maintain the minimum output regulation voltage  $V_{OUT(REG)}$ , the system load must be less than the input current limit.

#### Normal CC/CV Mode

Once  $V_{BAT}$ >3.6V, QBAT is fully turned on and  $V_{OUT} = V_{BAT} + V_{drop(Q1)}$ . At this point, the bq25050 is in constant current (CC) mode where charge current is regulated using the internal FETs between IN and OUT. The  $V_{OUT}$  voltage is not regulated. The total current is shared between the output load and the battery. Once the battery voltage charges up to  $V_{BAT(REG)}$ , the bq25050 enters constant voltage (CV) mode where  $V_{BAT}$  is regulated to VBAT(REG) and the current is reduced. Once the input current falls below the termination threshold (I<sub>TERM</sub>) BGATE is turned off and CHG goes high impedance. The system output is regulated to 4.2V and the battery is disconnected from OUT, however supplement mode is still available.



#### Charger Operation With External Power Path Control Mode Disabled (BGATE = VSS)



#### Figure 23. Charging Cycle with External Power Path Control Disabled (BGATE = VSS)

#### Precharge Mode ( $V_{BAT} \leq V_{LOWV}$ )

The bq25050 enters precharge mode when  $V_{BAT} \le V_{LOWV}$ . Upon entering precharge mode,  $\overline{CHG}$  goes low and the input current limit is set to I<sub>PRECHARGE</sub>. With BGATE connected to GND, the system output is connected to the battery and therefore the system voltage is equal to the battery voltage. During precharge mode, the input current is regulated to 50mA and as such, only loads up to 50mA are supported.

#### Normal CC/CV Mode

Once  $V_{BAT} > V_{LOWV}$ , the bq25050 enters constant current (CC) mode where charge current is regulated using the internal MOSFETs between IN and OUT. The total current is shared between the output load and the battery. Once the battery voltage charges up to VBAT(REG), the bq25050 enters constant voltage (CV) mode where  $V_{BAT}$  is regulated to VBAT(REG) and the current is reduced. Once the input current falls below the termination threshold (I<sub>TERM</sub>), CHG goes high impedance but the system remains charging and regulates the output to  $V_{BAT(REG)}$ .

#### Charge Current Translator (IMON)

When the charger is enabled, internal circuits generate a current proportional to the charge current at the IMON input. The current out of IMON is 1/1000 ( $\pm$ 10%) of the charge current. This current, when applied to the external charge current programming resistor, R1 (see Figure 1), generates an analog voltage that can be monitored by an external host to calculate the current sourced from BAT. Connect a 1k $\Omega$  resistor from IMON to VSS. The voltage at IMON is calculated as:

$$V_{\rm IMON} = 1_{\rm IN} \times 1 \, \rm V/A$$

Using this output allows for the host to calculate the actual charging current and therefore perform more accurate termination. The input current to the system must be monitored and subtracted from the current into the bq25050 which is show by  $V_{IMON}$ .

#### Input Over Voltage Protection

The bq25050 contains an input over voltage protection circuit that disables the LDO output and charging when the input voltage rises above  $V_{OVP}$ . This prevents damage from faulty adapters. The OVP circuitry contains an deglitch that prevents ringing on the input from line transients from tripping the OVP circuitry falsely. If an adapter with an output greater than  $V_{OVP}$  is plugged in, the IC completes power up and then shuts down if the voltage remains above  $V_{OVP}$  after the deglitch. The LDO remains off and charging remains disabled until the input voltage falls below  $V_{OVP}$ .

Copyright © 2010, Texas Instruments Incorporated



#### SLUSA33 -MARCH 2010

# **Under-Voltage Lockout (UVLO)**

The bq25050 remains in power down mode when the input voltage is below the under-voltage lockout threshold (VUVLO). During this mode, the control input (CTRL) is ignored. The LDO, the charge FET connected between IN and OUT are off and the status output (CHG) is high impedance. Once the input voltage rises above  $V_{UVLO}$ , the internal circuitry is turned on and the normal operating procedures are followed.

### Input DPM Mode (VIN-DPM)

The input current into the bq25050 includes all load currents, i.e. the system load, LDO load, and battery charge current. The total input current is regulated by the input current limit of the bq25050. The bq25050 utilizes the  $V_{IN}$ -DPM mode for operation from current-limited input sources.  $V_{IN}$ -DPM is enabled at startup and active until disabled by the CTRL interface. See the *Single Input Interface (CTRL)* section for more details.

When <sub>VIN-</sub>DPM is enabled, the input voltage is monitored. If  $V_{IN}$  falls to  $V_{IN-DPM}$ , the input current limit is reduced to prevent the input voltage from falling further. This prevents the bq25050 from crashing poorly designed or incorrectly configured USB sources. Figure 24 shows the  $V_{IN-DPM}$  behavior to a current limited source. In this figure the input source has a 200mA current limit and the device has started up with the 285mA current limit.



Figure 24. bq25050 V<sub>IN-</sub>DPM

### External NTC Monitoring (TS)

The bq25050 provides a TS input for monitoring an external  $47k\Omega$  NTC thermistor. There are 2 temperature thresholds that are monitored; the cold battery threshold (T<sub>COLD</sub>) and the hot battery threshold (T<sub>HOT</sub>). The TS input is monitored at all times and disables charge if the temperature of the NTC falls outside of the operating range. The operating range by default is 0°C to 45°C. An extended range of 0°C to 60°C is selectable using the CTRL input. V<sub>TS</sub> is also used to monitor the battery temperature. The temperature range is based on the NTC thermistor #NCP15WB473F.

The TS function remains on during battery discharge to enable the host to monitor the battery temperature. The VTS reflects the battery temperature the same as when the battery is charged. The bq25050 does not monitor this voltage, only the current source is active. Table 1 shows important temperatures and the corresponding voltage. This table can be used by the host to determine proper operation limits. The TS function is disabled if the CHG voltage falls below logic low while in battery discharge mode.

| www.ti.com |
|------------|
|------------|

| (47K2 mermistor, $\beta$ =4050, NCF 15WD475F) |         |  |  |  |
|-----------------------------------------------|---------|--|--|--|
| TEMPERATURE                                   | VTS     |  |  |  |
| –20°C                                         | 0.968 V |  |  |  |
| 0°C                                           | 0.600 V |  |  |  |
| 45°C                                          | 0.450 V |  |  |  |
| 60°C                                          | 0.250 V |  |  |  |
| 80°C                                          | 0.110 V |  |  |  |

# Table 1. $V_{TS}$ vs Temperature (47k $\Omega$ Thermistor, $\beta$ =4050, NCP15WB473F)

# 50mA LDO (LDO)

The LDO output of the bq25050 is a low dropout linear regulator (LDO) that supplies up to 50mA while regulating to  $V_{LDO}$ . The LDO is active whenever the input voltage is above  $V_{UVLO}$  and below  $V_{OVP}$ . It is not affected by the CTRL input. The LDO output is used to power circuitry such as USB transceivers in dead battery conditions. This allows the user to operate the product immediately after plugging the adapter in, instead of waiting for the battery to charge to useable levels.

### Charge Status Indicator (CHG)

The bq25050 contains an open drain CHG output that indicates when charge cycles and faults. When charging a battery in precharge, fastcharge or CV mode, the CHG output is pulled to VSS. Once the BAT output reaches regulation and the charge current falls below the termination threshold, CHG goes high impedance to signal the battery is fully charged. The CHG output goes low during battery recharge cycles to signal the host to monitor for termination.

Additionally,  $\overline{CHG}$  notifies the host if a NTC temperature fault has occurred.  $\overline{CHG}$  pulses with a period of 100ms and a 50% duty cycle if a TS faults occurs. Connect  $\overline{CHG}$  to the required logic level voltage through a resistor to use the signal with a microprocessor. The sink current  $I_{\overline{CHG}}$  must be below 5mA.

The IC monitors the CHG pin when no input is connected to verify if the phone circuitry is active. If the voltage at CHG is logic low when no driven low, the TS current source is turned off for a low quiescent current state. Once the voltage at CHG increases above logic high, the current source is turned on to allow the host to sense battery temperature.

### Single Input Interface (CTRL)

CTRL is used to enable/disable the device as well as select the input current limit, enable/disable charge, extend the TS operation range and disable  $V_{IN}$ .DPM mode. CTRL is pulled low to enable the device. After the deglitch  $t_{CTRL_DGL}$  expires, the IC enters the 32ms WAIT state. CTRL may be used to program the bq25050 during this time. Once  $t_{WAIT}$  expires, the IC starts up. If no command is sent to CTRL during  $t_{WAIT}$ , the IC starts up with a default 285mA current limit, termination enabled and  $V_{IN}$ .DPM enabled.

Programming the different modes is done by pulsing the CTRL input. See Table 2 for a map of the different modes. The width of the CTRL pulses is unimportant as long as they are between 50 $\mu$ s and 1000 $\mu$ s long. The time between pulses must be between 50 $\mu$ s and 1000 $\mu$ s to be properly read. Once CTRL is held low for 2ms, the number of pulses is passed to the control logic and decoded and then the mode changes. To ensure proper operation, more than 16 pulses are not recommended. See Figure 26 for a flow diagram of the CTRL interface.

| # OF PULSES | BGATE CONTROL     | CURRENT LIMIT | TS RANGE  | V <sub>IN</sub> -DPM |  |  |  |
|-------------|-------------------|---------------|-----------|----------------------|--|--|--|
| 1           | Force Termination | No Change     | No Change | No Change            |  |  |  |
| 2           | Force On Disable  | No Change     | No Change | No Change            |  |  |  |
| 3           | Force On Enable   | No Change     | No Change | No Change            |  |  |  |
| 4           | No Change         | 93 mA         | No Change | No Change            |  |  |  |
| 5           | No Change         | 187 mA        | No Change | No Change            |  |  |  |
| 6           | No Change         | 280 mA        | No Change | No Change            |  |  |  |
| 7           | No Change         | 374 mA        | No Change | No Change            |  |  |  |
| 8           | No Change         | 467 mA        | No Change | No Change            |  |  |  |

| Table 2. Pulse Counting | Map for CTRL Interface |
|-------------------------|------------------------|
|-------------------------|------------------------|

Copyright © 2010, Texas Instruments Incorporated

Texas Instruments

www.ti.com

#### SLUSA33 -MARCH 2010

| Table 2. Pulse Counting Map for CTAL Interface (continued) |               |               |             |                      |  |  |  |  |
|------------------------------------------------------------|---------------|---------------|-------------|----------------------|--|--|--|--|
| # OF PULSES                                                | BGATE CONTROL | CURRENT LIMIT | TS RANGE    | V <sub>IN</sub> -DPM |  |  |  |  |
| 9                                                          | No Change     | 654 mA        | No Change   | No Change            |  |  |  |  |
| 10                                                         | No Change     | 794 mA        | No Change   | No Change            |  |  |  |  |
| 11                                                         | No Change     | 935 mA        | No Change   | No Change            |  |  |  |  |
| 12                                                         | No Change     | No Change     | 0°C to 60°C | No Change            |  |  |  |  |
| 13-16                                                      | No Change     | No Change     | No Change   | Disabled             |  |  |  |  |

Table 2. Pulse Counting Map for CTRL Interface (continued)

If, at any time, the CTRL input is held high for more than 2ms, the IC is disabled. When disabled, charging is suspended and the bq25050 input quiescent current is reduced.



Figure 25. CTRL Timing Diagram



SLUSA33 -MARCH 2010







#### **Thermal Regulation and Thermal Shutdown**

The bq25050 contains a thermal regulation loop that monitors the die temperature continuously. If the temperature exceeds  $T_{J(REG)}$ , the device automatically reduces the charging current to prevent the die temperature from increasing further. In some cases, the die temperature continues to rise despite the operation of the thermal loop, particularly under high  $V_{IN}$  conditions. If the die temperature increases to  $T_{J(OFF)}$ , the IC is turned off. Once the device die temperature cools by  $T_{J(OFF-HYS)}$ , the device turns on and returns to thermal regulation. Continuous over-temperature conditions result in the pulsing of the load current. If the junction temperature of the device exceeds  $T_{J(OFF)}$ , the charge FET is turned off. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

Note that these features monitor the die temperature of the bq25050. This is not synonymous with ambient temperature. Self heating exists due to the power dissipated in the IC because of the linear nature of the battery charging algorithm.



## APPLICATION INFORMATION

#### **Selection of Input/ Output Capacitors**

In most applications, all that is needed is a high-frequency decoupling capacitor on the input power pin. For normal charging applications, a 0.1µF ceramic capacitor, placed in close proximity to the IN pin and GND pad works best. In some applications, depending on the power supply characteristics and cable length, it may be necessary to increase the input filter capacitor to avoid exceeding the OVP voltage threshold during adapter hot plug events where the ringing exceeds the deglitch time.

The charger in the bq25050 requires a capacitor from OUT to GND for loop stability. Connect a  $1\mu$ F ceramic capacitor from OUT to GND close to the pins for best results. More output capacitance may be required to minimize the output droop during large load transients. Connect a  $0.1\mu$ F ceramic capacitor from BAT to GND to eliminate the potential ESD strike.

The LDO also requires an output capacitor for loop stability. Connect a 0.1µF ceramic capacitor from LDO to GND close to the pins. For improved transient response, this capacitor may be increased.

#### bq25050 Charger Design Example

The following sections provide an example for determining the component values for use with the bq25050.

**Requirements** Refer to Figure 1 and Figure 2 for Schematics of the Design Example

- Supply voltage = 4.35~10.2V
- Fast charge current is set by CTRL pin 7
- Input current monitoring output pin 2
- Set 0°C~45°C operating range

#### Calculations

**Program the Fast Charge Current (CTRL):** Programming the different input currents, BGATE option, temperature operating range, and VIN-DPM is done by pulsing the CTRL input. See table 2 for details. If, at any time, the CTRL input is held high for more than 2ms, the IC is disabled. After CTRL is pulled low for more than 2ms, the charger resumes. See Figure 26 for details.

**Program the input current monitoring output (IMON):** Connect a resistor from IMON to VSS to monitor the input current. The voltage of IMON pin is determined by:

 $V_{IMON} = K_{IMON} \times R_{IMON} \times I_{CHG}$ 

The maximum IMON pin voltage is typically 1.2V. If the V<sub>IMON</sub> is programmed to be higher than V<sub>IMON(MAX)</sub>, the V<sub>IMON</sub> will be clamped on V<sub>IMON(MAX)</sub>. But, I<sub>CHG</sub> is controlled by the CTRL pin separately and is not affected by V<sub>IMON</sub>.

Set charger operating temperature range (TS): The operating range is 0°C to 45°C by a default NTC thermistor NCP15WB473F (47k $\Omega$  Thermistor,  $\beta$ =4050). 12 qualified CTRL pulses can set V<sub>HOT\_60</sub> as TS hot threshold and set 0°C to 60°C as the operating range. The following conditions will reset temperature operating range back to 0°C to 45°C.

- Input voltage is lower than UVLO
- The CTRL input is held high for more than 2ms

In battery discharge mode, the TS function is disabled if the CHG voltage falls below logic low.

**External FET Controller (BGATE):** On Figure 1, BGATE drives an external P-channel FET that connects the battery to the system output. When power is first applied to either  $V_{BAT}$  or  $V_{IN}$ , the device sources a typical 50µA small current out of BGATE and monitors the voltage. If BGATE voltage is higher than logic high in first 1ms and stays high for at least 2ms, the external power path control feature is enabled and  $V_{LOWV}$  is set to 2.9V. The OUT pin maintains voltage at  $V_{OUT(REG)}$ .

In Figure 2, BGATE is connected to Vss. The external power path control feature is disabled and  $V_{LOWV}$  is set to 2.5V. The OUT pin shorts to BAT.

**Status Indicators (CHG):** The CHG pin is open drain output. If used, CHG pin should be pulled up via a resistor and possibly a LED to a power source. If monitored by a host, the host pull-up power source should be used.

#### SLUSA33 -MARCH 2010

### **Thermal Considerations**

The bq25050 is packaged in a thermally enhanced QFN package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB). Full PCB design guidelines for this package are provided in the application note entitled: *QFN/SON PCB Attachment Application Note* (SLUA271).

The most common measure of package thermal performance is thermal impedance ( $\theta_{JA}$ ) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient). The mathematical expression for  $\theta_{JA}$  is:

$$\theta_{JA} = \frac{T_J - T_A}{P_D}$$
(1)

Where:

 $T_J$  = chip junction temperature

 $T_A$  = ambient temperature

 $P_D$  = device power dissipation

Factors that can greatly influence the measurement and calculation of  $\theta_{JA}$  include:

- Whether or not the device is board mounted
- Trace size, composition, thickness, and geometry
- Orientation of the device (horizontal or vertical)
- Volume of the ambient air surrounding the device under test and airflow
- Whether other surfaces are in close proximity to the device being tested

The device power dissipation,  $P_D$ , is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from the following equation when a battery pack is being charged:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$

(2)

Due to the charge profile of Li-Ion batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. See the charging profile, Figure 22. If the board thermal design is not adequate the programmed fast charge rate current may not be achieved under maximum input voltage and minimum battery voltage, as the thermal loop can be active, effectively reducing the charge current to avoid excessive IC junction temperature

# **PCB Layout Considerations**

It is important to pay special attention to the PCB layout. The following provides some guidelines:

- To obtain optimal performance, the decoupling capacitor from IN to GND (thermal pad) and the output filter capacitors from OUT to GND (thermal pad) should be placed as close as possible to the bq25050, with short trace runs to both IN, OUT and GND (thermal pad).
- All low-current GND connections should be kept separate from the high-current charge or discharge paths from the battery. Use a single-point ground technique incorporating both the small signal ground path and the power ground path.
- The high current charge paths into IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces.
- The bq25050 is packaged in a thermally enhanced SON package. The package includes a thermal pad to
  provide an effective thermal contact between the IC and the printed circuit board (PCB); this thermal pad is
  also the main ground connection for the device. Connect the thermal pad to the PCB ground connection. Full
  PCB design guidelines for this package are provided in the application note entitled: *QFN/SON PCB Attachment Application Note* (SLUA271).



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ25050DQCR      | ACTIVE        | WSON         | DQC                | 10   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | DAM                     | Samples |
| BQ25050DQCT      | ACTIVE        | WSON         | DQC                | 10   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | DAM                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ25050DQCR                 | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| BQ25050DQCT                 | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Nov-2017



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25050DQCR | WSON         | DQC             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| BQ25050DQCT | WSON         | DQC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DQC0010A**



# **PACKAGE OUTLINE**

# WSON - 0.8mm max height

PLASTIC SMALL OUTLINE - NO LEAD



1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing 2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DQC0010A

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DQC0010A

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated