General Description
The MAX191 is a monolithic, CMOS, 12-bit analog-todigital converter (ADC) featuring differential inputs, track/hold (T/H), internal voltage reference, internal or external clock, and parallel or serial $\mu \mathrm{P}$ interface. The MAX191 has a $7.5 \mu \mathrm{~s}$ conversion time, a $2 \mu \mathrm{~s}$ acquisition time, and a guaranteed 100 ksps sample rate.
The MAX191 operates from a single +5 V supply or from dual $\pm 5 \mathrm{~V}$ supplies, allowing ground-referenced bipolar input signals. The device features a logic power-down input, which reduces the $3 \mathrm{~mA} \mathrm{~V}_{\mathrm{DD}}$ supply current to $50 \mu \mathrm{~A}$ max, including the internal-reference current.
Decoupling capacitors are the only external components needed for the power supply and reference. This ADC operates with either an external reference, or an internal reference that features an adjustment input for trimming system gain errors.
The MAX191 provides three interface modes: two 8-bit parallel modes, and a serial interface mode that is compatible with SPITM, QSPITM, and MICROWIRETM serialinterface standards.


Functional Diagram


- 12-Bit Resolution, 1/2LSB Linearity
- +5 V or $\pm 5 \mathrm{~V}$ Operation
- Built-In Track/Hold
- Internal Reference with Adjustment Capability
- Low Power: 3mA Operating Mode

20 $\mu \mathrm{A}$ Power-Down Mode

- 100ksps Tested Sampling Rate
- Serial and 8-Bit Parallel $\mu$ P Interface
- 24-Pin Narrow DIP and Wide SO Packages

Ordering Information

| PART | TEMP. RANGE | PIN-PACKAGE | ERROR <br> (LSB) |
| :--- | :---: | :--- | :--- |
| MAX191ACNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow Plastic DIP | $\pm 1 / 2$ |
| MAX191BCNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow Plastic DIP | $\pm 1$ |
| MAX191ACWG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Wide SO | $\pm 1 / 2$ |
| MAX191BCWG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Wide SO | $\pm 1$ |
| MAX191BC/D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Dice ${ }^{*}$ | $\pm 1$ |
| MAX191AENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow Plastic DIP | $\pm 1 / 2$ |
| MAX191BENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow Plastic DIP | $\pm 1$ |
| MAX191AEWG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Wide SO | $\pm 1 / 2$ |
| MAX191BEWG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Wide SO | $\pm 1$ |
| MAX191AMRG | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24 Narrow CERDIP** | $\pm 1 / 2$ |
| MAX191BMRG | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} 24$ Narrow CERDIP** | $\pm 1$ |  |

* Dice are specified at $T_{A}=+25^{\circ} \mathrm{C}, D C$ parameters only.
** Contact factory for availability and processing to MIL-STD-883.
Pin Configuration


SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp.

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

ABSOLUTE MAXIMUM RATINGS

|  |
| :---: |
| $V_{\text {SS }}$ to AGND ...................................................-7V to +0.3V |
| $\mathrm{V}_{\text {DD }}$ to $\mathrm{V}_{\text {SS }}$...................................................................12V |
| AGND, VREF, REFADJ to DGND..............-0.3V to (VDD +0.3 V ) |
| AIN+, AIN-, $\overline{\text { PD }}$ to $\mathrm{V}_{\text {SS }}$............................-0.3V to (VDD +0.3 V ) |
| $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \mathrm{CLK}, \mathrm{BIP}, \mathrm{HBEN}, \mathrm{PAR}$, to DGND....-0.3V to (V $\left.\mathrm{V}^{\text {D }}+0.3 \mathrm{~V}\right)$ |
| BUSY, D0-D7 to DGND..........................-0.3V to (VDD +0.3 V ) |
| Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ ) |
| Narrow Plastic DIP (derate $13.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )... 1067 mW |
| Wide SO (derate 11.76mW/ ${ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ................... 941 mW |
| Narrow CERDIP (derate $12.50 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ....... 1000 mW |

Operating Temperature Ranges


Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right.$ or $-5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{CLK}}=1.6 \mathrm{MHz}, 50 \%$ duty cycle, AIN- = AGND, BIP $=0 \mathrm{~V}$, slow-memory mode, internal-reference mode, reference compensation mode-external, synchronous operation, Figure $6, T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 2) |  |  |  |  |  |  |
| Resolution |  |  | 12 |  |  | Bits |
| Integral Nonlinearity | INL | MAX191A |  |  | $\pm 1 / 2$ | LSB |
|  |  | MAX191B |  |  | $\pm 1$ |  |
| Differential Nonlinearity | DNL | No missing codes over temperature |  |  | $\pm 1$ | LSB |
| Offset Error |  | MAX191A |  |  | $\pm 1$ | LSB |
|  |  | MAX191B |  |  | $\pm 2$ |  |
| Gain Error (Note 3) |  | MAX191A |  |  | $\pm 2$ | LSB |
|  |  | MAX191B |  |  | $\pm 3$ |  |
| Gain-Error Tempco (Note 4) |  | Excludes internal-reference drift |  | $\pm 0.2$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| DYNAMIC ACCURACY (sample rate $=100 \mathrm{kHz}$, VIN $=4 \mathrm{Vp}-\mathrm{p}$ ) |  |  |  |  |  |  |
| Signal-to-Noise plus Distortion Ratio | SINAD | 1 kHz input signal, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 70 |  |  | dB |
| Total Harmonic Distortion (up to the 5th Harmonic) | THD | 1 kHz input signal, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | -80 | dB |
| Spurious-Free Dynamic Range | SFDR | 1 kHz input signal, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 80 |  |  | dB |
| CONVERSION RATE |  |  |  |  |  |  |
| Conversion Time (Note 5) | $t_{\text {conv }}$ | Synchronous CLK (12 to 13 CLKs) | 7.50 |  | 8.125 | $\mu \mathrm{s}$ |
|  |  | Internal CLK, CL $=120 \mathrm{pF}$ | 6 | 12 | 18 |  |
| Track/Hold Acquisition Time |  |  |  |  | 2 | $\mu \mathrm{s}$ |
| Aperture Delay |  |  |  | 25 |  | ns |
| Aperture Jitter |  |  |  | 50 |  | ps |
| External Clock Frequency <br> Range (Note 6) | ${ }_{\text {f CLK }}$ |  | 0.1 |  | 1.6 | MHz |

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right.$ or $-5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{CLK}}=1.6 \mathrm{MHz}, 50 \%$ duty cycle, AIN- = AGND, BIP = 0 V , slow-memory mode, internal-reference mode, reference compensation mode-external, synchronous operation, Figure 6, $T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT |  |  |  |  |  |  |
| Input Voltage Range (Note 7) |  |  | $\mathrm{V}_{S S}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Input Leakage Current |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Capacitance (Note 6) |  |  |  | 45 | 80 | pF |
| Small-Signal Bandwidth |  |  |  | 2 |  | MHz |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| VREF Output Voltage |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 4.076 | 4.096 | 4.116 | V |
| VREF Output Tempco (Note 8) |  | MAX191_C |  |  | 50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | MAX191_E |  |  | 60 |  |
|  |  | MAX191_M |  |  | 80 |  |
| Output Current Capability (Note 9) |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | 2 | mA |
| Load Regulation |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA}$ to 2 mA |  |  | 4 | mV |
| Output Short-Circuit Current |  |  |  | 18 |  | mA |
| Capacitive Load Required |  | Reference compensation mode-external | 4.7 |  |  | $\mu \mathrm{F}$ |
| Power-Supply Rejection |  | $V_{\text {DD }}= \pm 5 \%, V_{S S}= \pm 5 \%$ |  | $\pm 300$ |  | $\mu \mathrm{V}$ |
| REFADJ Input Adjustment Range (Note 10) |  |  | -60 |  | 30 | mV |
| REFADJ Disable Threshold |  |  | 4.5 |  |  | V |
| REFADJ Output Voltage |  |  |  | 2.4 |  | V |
| REFADJ Input Current |  | REFADJ $=5 \mathrm{~V}$ |  |  | 60 | $\mu \mathrm{A}$ |
| REFERENCE INPUT |  |  |  |  |  |  |
| Input Voltage Range |  | External-reference mode | 2.5 |  | 5.0 | V |
| Input Current |  | External-reference $=5 \mathrm{~V}$ |  |  | 1 | mA |
| Input Resistance |  | External-reference mode | 5 | 10 |  | $\mathrm{k} \Omega$ |
| LOGIC INPUTS |  |  |  |  |  |  |
| Input Low Voltage | $\mathrm{V}_{\text {IL }}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \mathrm{CLK}, \mathrm{HBEN}, \mathrm{PAR}, \mathrm{BIP}$ |  |  | 0.8 | V |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \mathrm{CLK}, \mathrm{HBEN}, \mathrm{PAR}, \mathrm{BIP}$ | 2.4 |  |  | V |
| Input Current | IN | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Current CLK | $\mathrm{I}_{\mathrm{IN}}$ | $\overline{\mathrm{PD}}=$ high/float |  |  | $\pm 200$ | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{PD}}=$ low |  | $\pm 0.1$ |  |  |
| Input Capacitance (Note 6) | $\mathrm{C}_{\text {IN }}$ |  |  |  | 10 | pF |
| $\overline{\text { PD }}$ Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.5 | V |
| $\overline{\mathrm{PD}}$ Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 4.5 |  |  | V |
| $\overline{\mathrm{PD}}$ Input Current | 1 N | $\overline{\mathrm{PD}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}($ Note 11) |  |  | $\pm 20$ | $\mu \mathrm{A}$ |
| $\overline{\mathrm{PD}}$ External Leakage for Float State (Note 12) |  | Maximum current allowed for "floating state" |  |  | $\pm 100$ | nA |
| $\overline{\mathrm{PD}}$ Floating-State Voltage | $\mathrm{V}_{\text {FLT }}$ | Reference compensation mode-external |  | 2.8 |  | V |

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=5 \mathrm{~V} \pm 5 \%, V_{S S}=0 \mathrm{~V}\right.$ or $-5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{CLK}}=1.6 \mathrm{MHz}, 50 \%$ duty cycle, AIN- $=\mathrm{AGND}$, BIP $=0 \mathrm{~V}$, slow-memory mode, internal-reference mode, reference compensation mode-external, synchronous operation, Figure $6, T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC OUTPUTS |  |  |  |  |  |  |  |
| Output Low Voltage | VOL | lout $=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| Output High Voltage | V OH | IOUT $=-200 \mu \mathrm{~A}$ |  | 4.0 |  |  | V |
| Three-State Leakage Current | IL | D0/D8-D7/DOUT |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance (Note 6) | Cout |  |  |  |  | 15 | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |
| Positive Supply Voltage | VDD |  |  | 4.75 |  | 5.25 | V |
| Negative Supply Voltage | VSS |  |  | -5.25 |  | 0 | V |
| Positive Supply Current | IDD | $\begin{aligned} & \mathrm{CS}=\overline{\mathrm{RD}}=\mathrm{V} \mathrm{DD}, \\ & \mathrm{AIN}=5 \mathrm{~V}, \mathrm{DD} / \mathrm{D} 8-\mathrm{D} 7 / \\ & \mathrm{DOUT}=0 \mathrm{~V} \text { or } \mathrm{VDD}_{\mathrm{DD}}, \\ & \text { HBEN }=\text { PAR }=\mathrm{BIP} \\ & =0 \mathrm{~V} \text { or VD } \end{aligned}$ | $\overline{\mathrm{PD}}=$ high/float |  | 3 | 5 | mA |
|  |  |  | $\overline{\mathrm{PD}}=$ low |  | 20 | 50 | $\mu \mathrm{A}$ |
| Negative Supply Current | Iss |  | $\overline{\mathrm{PD}}=$ high/float |  | 20 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\overline{\mathrm{PD}}=$ low |  | 1 | 20 |  |
| Positive Supply Rejection (Note 13) |  | FS change, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$ |  |  |  | $\pm 1 / 2$ | LSB |
| Negative Supply Rejection (Note 13) |  | FS change, VSS $=-5 \mathrm{~V} \pm 5 \%$ |  |  |  | $\pm 1 / 2$ | LSB |

## TIMING CHARACTERISTICS (Figures 6-10)

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right.$ or $-5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.) (Note 14)

| PARAMETER | SYMBOL | CONDITIONS | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | MAX191C/E |  | MAX191M |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP MAX | MIN | TYP MAX | MIN | TYP MAX |  |
| $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Setup Time | $\mathrm{t}_{1}$ |  | 0 |  | 0 |  | 0 |  | ns |
| $\overline{\mathrm{RD}}$ to $\overline{\mathrm{BUSY}}$ Delay | t2 | $\mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 120 |  | 140 |  | 160 | ns |
| Data Access Time (Note 15) | $\mathrm{t}_{3}$ | $C_{L}=100 \mathrm{pF}$ |  | 120 |  | 140 |  | 160 | ns |
| $\overline{\mathrm{RD}}$ Pulse Width | t4 |  | 150 |  | 150 |  | 150 |  | ns |
| $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Hold Time | t5 |  | 0 |  | 0 |  | 0 |  | ns |
| Data Setup Time After BUSY (Note 15) | t6 |  |  | 80 |  | 100 |  | 120 | ns |
| Bus-Relinquish Time (Note 16) | t7 |  |  | 100 |  | 110 |  | 120 | ns |
| HBEN to $\overline{\mathrm{RD}}$ Setup Time | t8 |  | 80 |  | 100 |  | 120 |  | ns |
| HBEN to $\overline{\mathrm{RD}}$ Hold Time | t9 |  | 0 |  | 0 |  | 0 |  | ns |
| Delay Between Read Operations (Note 6) | $\mathrm{t}_{10}$ |  | 200 |  | 200 |  | 200 |  | ns |
| Delay Between Conversions | $\mathrm{t}_{11}$ |  | 2 |  | 2 |  | 2 |  | $\mu \mathrm{s}$ |
| Aperture Delay | $\mathrm{t}_{12}$ | Jitter < 50ps |  | 25 |  |  |  |  | ns |
| CLK to BUSY Delay (Note 6) | t13 |  |  | 200 |  | 230 |  | 260 | ns |
| SCLKout to SSTRB Rise Delay | $\mathrm{t}_{14}$ |  |  | 100 |  | 130 |  | 150 | ns |
| SCLKout to SSTRB Fall Delay | $\mathrm{t}_{15}$ |  |  | 100 |  | 130 |  | 150 | ns |

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

## TIMING CHARACTERISTICS (Figures 6-10) (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right.$ or $-5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.) (Note 14)

| PARAMETER | SYMBOL | CONDITIONS | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | MAX191C/E |  | MAX191M |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP MAX | MIN | TYP MAX | MIN | TYP MAX |  |
| $\overline{\mathrm{CS}}$ or $\overline{\mathrm{RD}}$ Hold Time | t16 |  | 10 |  | 10 |  | 10 |  | ns |
| $\overline{\mathrm{CS}}$ or $\overline{\mathrm{RD}}$ Setup Time | t17 |  | 150 |  | 150 |  | 150 |  | ns |
| $\overline{\mathrm{CS}}$ to DOUT Three-State | t19 |  |  | 100 |  | 110 |  | 120 | ns |
| SCLK to SCLKout Delay | t20 |  |  | 160 |  | 180 |  | 200 | ns |
| SCLKout to DOUT Delay | $\mathrm{t}_{21}$ |  |  | 100 |  | 130 |  | 150 | ns |
| SCLK to DOUT Delay | $\mathrm{t}_{22}$ |  |  | 240 |  | 260 |  | 280 | ns |
| SCLK to SSTRB Delay | t23 |  |  | 260 |  | 310 |  | 350 | ns |

Note 1: Performance at power-supply tolerance limits guaranteed by power-supply rejection test.
Note 2: $V_{D D}=5 \mathrm{~V}, \mathrm{~V} S \mathrm{~F}=0 \mathrm{~V}, \mathrm{FS}=\mathrm{VREF}$.
Note 3: $\quad$ FS $=$ VREF, offset nulled, ideal last-code transition $=F S-3 / 2$ LSB.
Note 4: Gain-Error Tempco $=\Delta G E$ is the gain-error change from $T_{A}=+25^{\circ} \mathrm{C}$ to $T_{\text {MIN }}$ or $T_{\text {MAX }}$.
Note 5: Conversion time defined as the number of clock cycles times the clock period; clock has a $50 \%$ duty cycle.
Note 6: Guaranteed by design, not production tested.
Note 7: AIN+, AIN- must not exceed supplies for specified accuracy.
Note 8: $\quad$ VREF TC $=\Delta T$, where $\Delta V R E F$ is reference-voltage change from $T_{A}=+25^{\circ} \mathrm{C}$ to $\mathrm{T}_{\mathrm{MIN}}$ or $\mathrm{T}_{\text {MAX }}$.
Note 9: Output current should not change during conversion. This current is in addition to the current required by the internal DAC.
Note 10: REFADJ adjustment range is defined as the allowed voltage excursion on REFADJ relative to its unadjusted value of 2.4 V .
This will typically result in a 1.7 times larger change in the REF output (Figure 19a).
Note 11: This current is included in the $\overline{\mathrm{PD}}$ supply current specification.
Note 12: Floating the PD pin guarantees external compensation mode.
Note 13: $V_{\text {REF }}=4.096 \mathrm{~V}$, external reference.
Note 14: All input control signals are specified with $t_{r}=t_{f}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V .
Note 15: $t_{3}$ and $t_{6}$ are measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V .
Note 16: $\mathrm{t}_{7}$ is defined as the time required for the data lines to change 0.5 V when loaded with the circuits of Figure 2.

Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down

Typical Operating Characteristics

LOCK FREQUENCY
vs. TIMING CAPACITOR






10kHz FFT PLOT


# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | $\overline{P D}$ | Power-Down Input. A logic low at $\overline{\mathrm{PD}}$ deactivates the ADC—only the bandgap reference is active. A logic high selects normal operation, internal-reference compensation mode. An open-circuit condition selects normal operation, external-reference compensation mode. |
| 2 | $\mathrm{V}_{S S}$ | Negative Supply, 0V to -5.25V |
| 3 | AIN+ | Sampled Analog Input |
| 4 | AIN- | Analog Input Return. Pseudo-differential (see Gain and Offset Adjustment section). |
| 5 | VREF | Reference-Buffer Output for Internal Reference. Input for external reference when REFADJ is connected to VD. |
| 6 | REFADJ | Reference Adjust. Connect to V ${ }_{\text {DD }}$ to use an extended reference at VREF. |
| 7 | AGND | Analog Ground |
| 8 | BIP | BIP = low selects unipolar mode <br> BIP = high selects bipolar mode (see Gain and Offset Adjustment section) |
| 9 | $\overline{\text { BUSY }}$ | $\overline{\text { BUSY Output is low during a conversion. }}$ |
| 10 | D0/D8 | Three-State Data Outputs: LSB = D0 |
| 11 | D1/D9 | Three-State Data Outputs |
| 12 | DGND | Digital Ground |
| 13 | D2/D10 | Three-State Data Outputs |
| 14 | D3/D11 | Three-State Data Outputs: MSB = D11 |
| 15 | D4 | Three-State Data Output |
| 16 | D5/SSTRB | Three-State Data Output/Serial Strobe Output in serial mode |
| 17 | D6/SCLKout | Three-State Data Output/Serial Clock Output in serial mode |
| 18 | D7/DOUT | Three-State Data Output/Data Output in serial mode |
| 19 | $\overline{\mathrm{RD}}$ | Read Input. In parallel mode, a low signal starts a conversion when $\overline{\mathrm{CS}}$ and HBEN are low (memory mode). RD also enables the outputs when $\overline{\mathrm{CS}}$ is low. In serial mode, $\overline{\mathrm{RD}}=$ low enables SCLKOUT and SSTRB when CS is low. $\overline{\mathrm{RD}}=$ high forces SCLKOUT and SSTRB into a high-impedance state. |
| 20 | $\overline{\mathrm{CS}}$ | Chip-Select Input must be low for the ADC to recognize $\overline{\mathrm{RD}}$ and HBEN inputs in parallel mode. The falling edge of $\overline{\mathrm{CS}}$ starts a conversion in serial mode. $\overline{\mathrm{CS}}=$ high in serial mode forces SCLKOUT, SSTRB, and DOUT into a high-impedance state. |
| 21 | HBEN | High-Byte Enable Input. In parallel mode, HBEN = high multiplexes the 4 MSBs of the conversion result into the lower bit outputs. HBEN = high also disables conversion starts. HBEN = low places the 8 LSBs onto the data bus. In serial mode, HBEN = low enables SCLKout to operate during the conversion only, HBEN = high enables SCLKOUT to operate continuously, provided $\overline{\mathrm{CS}}$ is low. |
| 22 | PAR | Sets the output mode. PAR = high selects parallel output mode. PAR = low selects serial output mode. |
| 23 | CLK/SCLK | Clock Input/Serial Clock Input in serial mode. An external TTL-/CMOS-compatible clock may be applied to this pin, or a capacitor ( 120 pF nominal) may be connected between CLK and DGND to operate the internal oscillator. |
| 24 | VDD | Positive Supply, $+5 \mathrm{~V} \pm 5 \%$ |

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 1. Load Circuits for Access Time


Figure 2. Load Circuits for Bus-Relinquish Time

## Detailed Description

The MAX191 uses successive approximation and input track/hold (T/H) circuitry to convert an analog input signal to a 12-bit digital output. Flexible control logic provides easy interface to microprocessors ( $\mu \mathrm{Ps}$ ), so most applications require only the addition of passive components. No external hold capacitor is required for the T/H. Figure 3 shows the MAX191 in its simplest operational configuration.

## Pseudo-Differential Input

The sampling architecture of the ADC's analog comparator is illustrated in the Equivalent Input Circuit (Figure 4). A capacitor switching between the AIN+ and AIN- inputs acquires the signal at the ADC's analog input. At the end of the conversion, the capacitor reconnects to AIN+ and charges to the input signal. An external input buffer is usually not needed for lowbandwidth input signals $(<100 \mathrm{~Hz})$ because the ADC


NOTE: C1 120pF GENERATES 1MHz NOMINAL CLOCK.

Figure 3. Operational Diagram
disconnects from the input during the conversion. In unbuffered applications, an input filter capacitor reduces conversion noise, but also may limit input bandwidth.
When converting a single-ended input signal, AINshould be connected to AGND. If a differential signal is connected, consider that the configuration is pseudo differential-only the signal side to the input channel is held by the $T / H$. The return side (AIN-) must remain stable within $\pm 0.5 \mathrm{LSB}$ ( $\pm 0.1 \mathrm{LSB}$ for best results) with respect to AGND during a conversion. Accomplish this by connecting a $0.1 \mu \mathrm{~F}$ capacitor from AIN- to AGND.

## Analog Input-Track/Hold

 The T/H enters its tracking mode when the ADC is deselected ( $\overline{\mathrm{CS}}$ pin is held high and $\overline{\mathrm{BUSY}}$ pin is high). Hold mode starts approximately 25 ns after a conversion is initiated. The variation in this delay from one conversion to the next (aperture jitter) is about 50 ps. Figures 6-10 detail the T/H and interface timing for the
# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 4. Equivalent Input Circuit
various interface modes.
The time required for the $\mathrm{T} / \mathrm{H}$ to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. Acquisition time is calculated by: $t_{A C Q}=10\left(R_{S}+R_{I N}\right) C_{\text {HOLD }}$ (but never less than $2 \mu \mathrm{~s}$ ), where $R_{I N}=2 k \Omega, R_{S}=$ source impedance of the input signal, and $\mathrm{C}_{\text {HOLD }}=32 \mathrm{pF}$ (see Figure 4).

## Input Bandwidth

The ADC's input tracking circuitry has a 1 MHz typical large-signal bandwidth characteristic, and a $30 \mathrm{~V} / \mu \mathrm{s}$ slew rate. It is possible to digitize high-speed transients and measure periodic signals with bandwidths exceeding the ADC's sample rate of 100ksps by using undersampling techniques. Note that if undersampling is used to measure high-frequency signals, special care must be taken to avoid aliasing errors. Without adequate input bandpass filtering, out-of-band signals and noise may be aliased into the measurement band.

## Input Protection

Internal protection diodes, which clamp the analog input to $V_{D D}$ and $V_{S S}$, allow AIN+ to swing from ( $\left.V_{S S}-0.3 V\right)$ to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) with no risk of damage to the ADC. However, for accurate conversions near full scale, AIN+ should not exceed the power supplies by more than 50 mV because ADC accuracy is affected when the pro-


NOTE: CEXT $=120$ pF GENERATES 1 MHz NOMINAL CLOCK
Figure 5. Internal Clock Circuit
tection diodes are even slightly forward biased.

## Digital Interface

Starting a Conversion
In parallel mode, the ADC is controlled by the $\overline{C S}, \overline{R D}$, and HBEN inputs, as shown in Figure 6. The T/H enters hold mode and a conversion starts at the falling edge of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ while HBEN (not shown) is low. $\overline{B U S Y}$ goes low as soon as the conversion starts. On the falling edge of the 13th input clock pulse after the conversion starts, $\bar{B} U S Y$ goes high and the conversion result is latched into three-state output buffers. In serial mode, the falling edge of $\overline{\mathrm{CS}}$ initiates a conversion, and the $\mathrm{T} / \mathrm{H}$ enters hold mode. Data is shifted out serially as the conversion proceeds (Figure 10). See the Parallel Digital-Interface Mode and Serial-Interface Mode sections for details.

Internal/External Clock
Figure 5 shows the MAX191 clock circuitry. The ADC includes internal circuitry to generate a clock with an external capacitor. As indicated in the Typical Operating Characteristics, a 120pF capacitor connected between the CLK and DGND pins generates a 1 MHz nominal clock frequency (Figure 5).
Alternatively, an external clock (between 100 kHz and 1.6 MHz ) can be applied to CLK. When using an external clock source, acceptable clock duty cycles are

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 6. $\overline{C S}, \overline{R D}$, and CLK Synchronous Operation
between $45 \%$ and $55 \%$.

## Clock and Control Synchronization

For best analog performance on the MAX191, the clock should be synchronized to the conversion start signals ( $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ ) as shown in Figure 6. A conversion should not be started in the 50 ns before a clock edge nor in the 100 ns after it. This ensures that CLK transitions are not coupled to the analog input and sampled by the T/H. The magnitude of this feedthrough can be a few millivolts. When the clock and conversion start signals are synchronized, small end-point errors (offset and full-scale) are the most that can be generated by clock feedthrough. Even these errors (which can be trimmed out) can be avoided by ensuring that the start of a conversion ( $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ falling edge) does not occur close to a clock transition (Figure 6), as described above.

## Parallel Digital-Interface Mode <br> Output-Data Format

The data output from the MAX191 is straight binary in the unipolar mode. In the bipolar mode, the MSB is inverted (see Figure 22). The 12 data bits can be output either in two 8 -bit bytes or as a serial output. Table 1 shows the data-bus output format.
A 2-byte read uses outputs D7-D0. Byte selection is controlled by HBEN. When HBEN is low, the lower 8 bits appear at the data outputs. When HBEN is high, the upper 4 bits appear at D0-D3 with the leading 4 bits low in locations D4-D7.

## Timing and Control

Conversion-start and data-read operations are controlled by the HBEN, $\overline{\mathrm{CS}}$, and $\overline{\mathrm{RD}}$ digital inputs. A logic low is required on all three inputs to start a conversion, and once the conversion is in progress it cannot be
restarted. $\overline{\mathrm{BUSY}}$ remains low during the entire conversion cycle.
The timing diagrams of Figures 7-10 outline two paral-lel-interface modes and one serial mode.

## Slow-Memory Mode

In slow-memory mode, the device appears to the $\mu \mathrm{P}$ as a slow peripheral or memory. Conversion is initiated with a read instruction (see Figure 7 and Table 2). Set the PAR pin high for parallel interface mode. Beginning with HBEN low, taking $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ low starts the conversion. The analog input is sampled on the falling edge of $\overline{R D}$. $\overline{B U S Y}$ remains low while the conversion is in progress. The previous conversion result appears at the digital outputs until the end of conversion, when $\overline{\mathrm{BUSY}}$ returns high. The output latches are then updated with the newest results of the 8 LSBs on D7-D0. A second read operation with HBEN high places the 4 MSBs, with 4 leading 0s, on data outputs D7-D0. The second read operation does not start a new conversion because HBEN is high.

## ROM Mode

As in slow-memory mode, D7-D0 are used for 2-byte reads. A conversion starts with a read instruction with HBEN and $\overline{\mathrm{CS}}$ low. The T/H samples the input on the falling edge of $\overline{\mathrm{RD}}$ (see Figure 8 and Table 3). PAR is set high. At this point the data outputs contain the 8 LSBs from the previous conversion. Two more read operations are needed to access the conversion result. The first occurs with HBEN high, where the 4 MSBs with 4 leading Os are accessed. The second read, with HBEN low, outputs the 8 LSBs and also starts a new conversion.
Figure 9 and Table 4 show how to read output data within one conversion cycle without starting another conversion. Trigger the falling edge of a read on the ris-

## Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down



Figure 7. Slow-Memory Mode Timing


Figure 8. ROM Mode Timing

Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down

*INTERNAL SIGNAL. TRACKING INPUT SIGNAL WHEN HOLD = Low, HOLDING WHEN HOLD = High

Figure 9. ROM Mode Timing, Reading Data without Starting a Conversion


Figure 10. Serial-Interface Mode Timing Diagram ( $\overline{R D}=$ low $)$

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

Table 1. Data-Bus Output, $\overline{\mathbf{C S}}=\overline{\mathrm{RD}}=$ Low

| PIN NAME | D7/DOUT | D6/SCLKout | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HBEN $=0, \mathrm{PAR}=1$, PARALLEL MODE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| HBEN $=1$, PAR $=1$, PARALLEL MODE | Low | Low | Low | Low | D11 | D10 | D9 | D8 |
| $\begin{aligned} & \text { HBEN }=X, \text { PAR }=0, \\ & \text { SERIAL MODE, } \overline{\operatorname{RD}}=0 \end{aligned}$ | DOUT | SCLKOUT | SSTRB | Low | Low | Low | Low | Low |
| $\begin{aligned} & \text { HBEN }=X, \text { PAR }=0, \\ & \text { SERIAL MODE, } \overline{\operatorname{RD}}=1 \end{aligned}$ | DOUT | ThreeStated | ThreeStated | Low | Low | Low | Low | Low |

Note: D7/DOUT-D0/D8 are the ADC data output pins.
D11-D0 are the 12-bit conversion results. D11 is the MSB.
DOUT = Three-state data output. Data output in serial mode.
SCLKOUT = Three-state data output. Clock output in serial mode.
SSTRB = Three-state data output. Strobe output in serial mode.

Table 2. Slow-Memory Mode, 2-Byte Read Data-Bus Status

| PIN NAME | D7/DOUT | D6/SCLKouT | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FIRST READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| SECOND READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 |

Table 3. ROM Mode, 2-Byte Read Data-Bus Status

| PIN NAME | D7/DOUT | D6/SCLKouT | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FIRST READ (Old Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| SECOND READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 |
| THIRD READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 4. ROM Mode, 2-Byte Read Data-Bus Status without Starting a Conversion Cycle

| PIN NAME | D7/DOUT | D6/SCLKout | D5/SSTRB | D4 | D3/D11 | D2/D10 | D1/D9 | D0/D8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FIRST READ (Old Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| SECOND READ (New Data) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| THIRD READ (New Data) | Low | Low | Low | Low | D11 | D10 | D9 | D8 |

Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down


NOTE: USE SSTRB TO GATE PARALLEL DATA TRANSFER FROM SHIFT REGISTER, OR TO CLEAR SHIFT REGISTERS IF DESIRED.
Figure 11. Simple Serial-to-Parallel Interface

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

ing edge of the first clock cycle after conversion end (when BUSY goes high). As mentioned previously, two more read operations (after BUSY goes high) are needed to access the conversion results. The only difference is that now the low byte can be read first. This happens by allowing the first read operation to occur with HBEN low, where the 8 LSBs are accessed. The second read, with HBEN high, accesses the 4 MSBs with 4 leading 0 s.

## Serial-Interface Mode

The serial mode is compatible with Microwire, SPI and QSPI serial interfaces. In addition, a framing signal (SSTRB) is provided that allows the devices to interface with the TMS320 family of DSPs. Set PAR low for serial mode. A falling edge on $\overline{\mathrm{CS}}$ causes the $\mathrm{T} / \mathrm{H}$ to sample the input (Figure 10). Conversion always begins on the next falling edge of SCLK, regardless of where $\overline{\mathrm{CS}}$ occurs. The DOUT line remains high-impedance until a conversion begins. During the MSB decision, DOUT remains low (leading 0), while SSTRB goes high to indicate that a data frame is beginning. The data is available at DOUT on the rising edge of SCLK (SCLK when using an internal clock) and transitions on the falling edge. DOUT remains low after all data bits have been shifted out, inserting trailing 0 s in the data stream until $\overline{\mathrm{CS}}$ returns high. The SCLK nous with the internal or external clock.
For interface flexibility, DOUT, SCLK ${ }_{\text {OUT }}$ and SSTRB signals enter a high-impedance state when $\overline{\mathrm{CS}}$ is high. When $\overline{\mathrm{CS}}$ is low, $\overline{\mathrm{RD}}$ controls the status of SCLK ${ }_{\text {OUT }}$ and SSTRB outputs. A logic low RD enables SCLK SSTRB, while a logic high forces both outputs into a high-impedance state. Also, with $\overline{\mathrm{CS}}$ Iow and HBEN high, SCLK OUT drives continuously, regardless of conversion status. This is useful with $\mu \mathrm{Ps}$ that require a


Figure 12. $\mathrm{f}_{\text {SCLK }}(\mathrm{MAX})$ is limited by the setup time required by the serial data input to the $\mu \mathrm{P}$.
continuous serial clock. If $\overline{\mathrm{CS}}$ and HBEN are low, SCLKOUT is output only during the conversion cycle, while the converter internal clock runs continuously. This is useful for creating a simple serial-to-parallel interface without shift-register overflow (Figure 11).

## Maximum Clock Rate in Serial Mode

 The maximum SCLK rate depends on the minimum setup time required at the serial data input to the $\mu \mathrm{P}$ and the ADC's DOUT to SCLK delay ( $\mathrm{t}_{22}$ ) (see Figure 12). The maximum fSCLK is as follows:Figure 13. Common Serial-Interface Connections to the MAX191


# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

$$
f_{\text {SCLK }}(M A X)=(1 / 2) \times 1 /\left(t_{s u}(M)+t_{22}\right)
$$

where $t_{s u}(M)$ is the minimum data-setup time required at the serial data input to the $\mu \mathrm{P}$. For example, Motorola's MC68HC11A8 data book specifies a 100ns minimum data-setup time. Using the worst case for a military grade part of $\mathrm{t}_{22}=280 \mathrm{~ns}$ (see Timing Characteristics) and substituting in the above equation indicates a maximum SCLK frequency of 1.3 MHz .

## Using the MAX191 with SPI, QSPI and MICROWIRE Serial Interfaces

Figure 13 shows interface connections to the MAX191 for common serial-interface standards.

SPI and MICROWIRE (CPOL=0, CPHA=0) The MAX191 is compatible with SPI, QSPI and MICROWIRE serial-interface standards. When using SPI or QSPI, two modes are available to interface with the MAX191. You can set CPOL $=0$ and CPHA $=0$ (Figure 14a), or set CPOL $=1$ and CPHA = 1 (Figure 14b). When using CPOL $=0$ and $\mathrm{CPHA}=0$, the conversion begins on the first falling edge of SCLK following $\overline{\mathrm{CS}}$ going low. Data is available from DOUT on the rising edge of SCLK, and transitions on the falling edge. Two consecutive 1 -byte reads are required to get the full 12 bits from the ADC. The first byte contains the following, in this order: a leading unknown bit (DOUT will still be high-impedance on the first bit), a 0 , and the six MSBs. The second byte contains the remaining six LSBs and two trailing 0s.

SPI $(C P O L=1, C P H A=1)$

Setting CPOL = 1 and CPHA $=1$ starts the clock high during a read instruction. The MAX191 will shift out a leading 0 followed by the 12 data bits and three trailing 0s (Figure 14b).

QSPI
Unlike SPI, which requires two 1-byte reads to acquire the 12 bits of data from the ADC, QSPI allows the minimum number of clock cycles required to clock in the data (Figure 15).

TMS320 Serial Interface Figure 13d shows the pin connections to interface the MAX191 to the TMS320. Since the MAX191 makes data available on the rising edge of SCLK and the TMS320 shifts data in on the falling edge of CLKR, use CLKX of the DSP to drive SCLK, and CLKX to drive the DSP's CLKR input. The inverter's propagation delay also provides more data-setup time at the DSP. For example, with no inverter delay, and using $t_{22}=280 \mathrm{~ns}$ and $\mathrm{f}_{\text {SCLK }}=1.6 \mathrm{MHz}$, the available setup time before the SCLK transition is:
setup time $=1 /\left(2 \times f_{\text {SCLK }}\right)-t_{22}=1 /(2 \times 1.6 E 6)-280 n s=32 n s$ This still exceeds the 13 ns minimum DR setup time before the CLKR goes low (tsu(DR)), however, a generic $74 \mathrm{HC04}$ provides an additional 20ns setup time (see Figure 13d).
Figure 16 shows the DSP interface timing characteristics. The DSP begins clocking data in on the falling edge of CLKR after the falling edge of SSTRB.


Figure 14. SPI/MICROWIRE Serial-Interface Timing

## Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down



Figure 15. QSPI Serial-Interface Timing


Figure 16. TMS320 Interface Timing

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

Following the data transfer, the DSP receive shift register (RSR) contains a 16-bit word consisting of the 12 data bits, MSB first, followed by four trailing 0s.

## Applic ations Information

## Power-On Initialization

When the +5 V power supply is first applied to the MAX191, perform a single conversion to initialize the ADC (the BUSY signal status is undefined at power-on). Disregard the data outputs.

## Power-Down Mode

In some battery-powered systems, it is desirable to power down or remove power from the ADC during inactive periods. To power down the MAX191, drive PD low. In this mode, all internal ADC circuitry is off except the reference, and the ADC consumes less than $50 \mu \mathrm{~A}$ max (assuming all signals $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \mathrm{CLK}$, and HBEN are static and within 200 mV of the supplies). Figure 17 shows a practical way to drive the $\overline{\mathrm{PD}} \mathrm{pin}$. If using inter-


Figure 17. Drive Circuits for $\overline{P D}$ Pin
nal reference compensation, drive $\overline{\mathrm{PD}}$ between $\mathrm{V}_{\mathrm{DD}}$ and DGND with a $\mu \mathrm{P}$ I/O pin or other logic device (Figure 17a). For external-reference compensation mode, use the circuit in Figure 17b to drive $\overline{\mathrm{PD}}$ between DGND and the floating voltage of $\overline{P D}$. An alternative is to drive $\overline{\mathrm{PD}}$ with three-state logic or a switch, provided the off leakage does not exceed 100nA.

## Internal Reference

The internal 4.096 V reference is available at VREF and must be bypassed to AGND with a $4.7 \mu \mathrm{~F}$ low-ESR capacitor (less than $1 / 2 \Omega$ ) in parallel with a $0.1 \mu \mathrm{~F}$ capacitor, unless internal-reference compensation mode is used (see the Internal Reference Compensation section). This minimizes noise and maintains a low reference impedance at high frequencies. The reference output can be disabled by connecting REFADJ to VDD when using an external reference.

## Reference-Compensation Modes

Power-down performance can be optimized for a given conversion rate by selecting either internal or external reference compensation.

Internal Compensation
The connection for internal compensation is shown in Figure 18a. In this mode, the reference stabilizes quickly enough so that a conversion typically starts within $35 \mu \mathrm{~s}$ after the ADC is reactivated ( PD pulled high). In this compensation mode, the reference buffer requires longer recovery time from SAR transients, therefore requiring a slower clock (and conversion time). With internal reference compensation, the typical conversion time rises to $25 \mu \mathrm{~s}$ (Figure 18b). Figure 18c illustrates the typical average supply current vs. conversion rate,


Figure 18a. Internal-Compensation Mode Circuit

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 18b. Low Average-Power Mode Operation (Internal Compensation)
which can be achieved using power-down between conversions.

External Compensation
Figure 19a shows the connection for external compensation with reference adjustment. In this mode, an external $4.7 \mu \mathrm{~F}$ capacitor compensates the reference output amplifier, allowing for maximum conversion speed and lowest conversion noise. However, when reactivating the ADC after power-down, the reference takes typically 2 ms to fully charge the $4.7 \mu \mathrm{~F}$ capacitor, so more time is required before a conversion can start (Figure 19b). Thus, the average current consumed in power-up/powerdown operations is higher in external compensation mode than in internal compensation mode.

## Gain and Offset Adjustment

Figure 20 depicts the nominal, unipolar input/output (I/O) transfer function, and Figure 22 shows the bipolar I/O transfer function. Code transitions occur halfway between successive integer LSB values. Note that 1LSB $=1.00 \mathrm{mV}$ $(4.096 \mathrm{~V} / 4096)$ for unipolar operation and $1 \mathrm{LSB}=1.00 \mathrm{mV}$ ((4.096V/2--4.096V/2)/4096) for bipolar operation.
Figures 19a and 21a show how to adjust the ADC gain in applications that require full-scale range adjustment. The connection shown in Figure 21a provides $\pm 0.5 \%$ for $\pm 20$ LSBs of adjustment range and is recommended for applications that use an external reference. On the other hand, Figure 19a is recommended for applications that use the internal reference, because it uses fewer external components.
If both offset and full scale need adjustment, the circuit in Figure 21 is recommended. For single-supply


Figure 18c. Average Supply Current vs. Conversion Rate, Powering Down Between Conversions


Figure 19a. External-Compensation Mode with Internal Reference Adjustment Circuit

ADCs, it is virtually impossible to null system negative offset errors. However, the MAX191 input configuration is pseudo-differential-only the difference in voltage between AIN+ and AIN- will be converted into its digital representation. By applying a small positive voltage to AIN-, the 0 input voltage at AIN+ can be adjusted to above or below AIN- voltage, thus nulling positive or negative system offset errors. R9 and R10 can be removed for applications that require only positive system errors to be nulled. To trim the offset error of the MAX191, apply $1 / 2$ LSB to the analog input and adjust R6 so the digital output code changes between 000 (hex) and 001 (hex). To adjust full scale, apply FS - 1 1/2LSBs and adjust R2 until the output code changes

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 19b. Low Average-Power Mode Operation (External Compensation)
between FFE (hex) and FFF (hex). Because interaction occurs between adjustments, offset should be adjusted before gain. For an input gain of two, remove R7 and R8.
The MAX191 accepts input voltages from AGND to VDD while operating from a single supply, and VSS to VDD when operating from dual supplies. Figure 22 shows the bipolar input transfer function with AIN- connected to midscale for single-supply operation and connected to GND operating from dual supplies. When operating from a single supply, the MAX191 can be configured for bipolar operation on its pseudo-differential input. Instead of using AIN- as an analog input return, AINcan be set to a different positive potential voltage above ground (BIP pin is set high). The sampled analog input (AIN+) can swing to any positive voltage above and below AIN-, and the ADC performs bipolar conversions with respect to AIN-. When operating from dual supplies, the MAX191 full-scale range is from $-V_{\text {REF }} / 2$ to $+V_{\text {REF }} / 2$.

## Digital Bus Noise

If the data bus connected to the ADC is active during a conversion, crosstalk from the data pins to the ADC comparator may generate errors. Slow-memory mode avoids this problem by placing the $\mu \mathrm{P}$ in a wait state during the conversion. In ROM mode, if the data bus is active during the conversion, it should be isolated from the ADC using three-state drivers.
The ADC generates considerable digital noise in ROM mode when $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ go high and the output data drivers are disabled after a conversion has started. This noise can cause large errors if it occurs when the SAR latches a comparator decision. To avoid this problem,


Figure 20. Unipolar Transfer Function


Figure 21a. Trim Circuit for Gain ( $\pm 0.5 \%$ )
$\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ should be active for less than one clock cycle. If this is not possible, $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ should go high at the rising edge of CLK, since the comparator output is always latched on falling edges of CLK.

## Layout, Grounding, Bypassing

Use printed circuit boards for best system performance.

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 



Figure 21b. Offset ( $\pm 10 \mathrm{mV}$ ) and Gain ( $\pm 1 \%$ ) Trim Circuit
Wire-wrap boards are not recommended. Board layout should ensure that digital- and analog-signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the ADC package.
Figure 23 shows the recommended system ground connections. Establish a single-point ground ("star" ground point) at AGND, separate from the logic ground. Connect all other analog grounds and DGND to it. No other digital-system ground should be connected to this single-point analog ground. The ground return to the power supply for this star ground should be low impedance and as short as possible for noisefree operation.
High-frequency noise in the VDD power supply may affect the high-speed comparator in the ADC. Bypass these supplies to the single-point analog ground with


Figure 22. Bipolar Transfer Function


Figure 23. Power-Supply Grounding Connection

# Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down 

$0.01 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ bypass capacitors. Minimize capacitor lead lengths for best supply-noise rejection. If the +5 V power supply is very noisy, a $10 \Omega$ resistor can be connected as a lowpass filter to filter out supply noise (Figure 23).

## Dynamic Performance

High-speed sampling capability and throughput make the MAX191 ideal for wideband signal processing. To support these and other related applications, Fast Fourier Transform (FFT) test techniques guarantee the ADC's dynamic frequency response, distortion, and noise at the rated throughput. Specifically, this involves applying a low-distortion sine wave to the ADC input and recording the digital conversion results for a specified time. The data is then analyzed using an FFT algorithm, which determines its spectral content. Conversion errors are then seen as spectral elements outside the fundamental input frequency. FFT plots are shown in the Typical Operating Characteristics.
ADCs have traditionally been evaluated by specifications such as zero and full-scale error, integral nonlinearity (INL), and differential nonlinearity (DNL). Such parameters are widely accepted for specifying performance with DC and slowly varying signals, but are less useful in signal-processing applications where the ADC's impact on the system transfer function is the main concern. The significance of various DC errors does not translate well to the dynamic case, so different tests are required.
Signal-to-Noise Ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other A/D output signals, except signal harmonics. Signal-to-Noise + Distortion ratio (SINAD) is the same as the SNR, but includes signal harmonics.

The theoretical minimum A/D noise is caused by quantization error and is a direct result of the ADC's resolution: $\operatorname{SNR}=(6.02 \mathrm{n}+1.76) \mathrm{dB}$, where n is the number of bits of resolution. 74 dB is the SNR of a perfect 12 -bit ADC.
By transposing the equation that converts resolution to SNR we can compute the effective resolution or the "effective number of bits" the ADC provides from the measured SNR:

$$
\mathrm{n}=(\mathrm{SNR}-1.76) / 6.02
$$

## Total Harmonic Distortion

Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal (in the frequency band above DC and below one-half the sample rate) to the fundamental itself. This expressed as:

THD $=20 \log \left[\sqrt{ }\left(V_{2}{ }^{2}+V_{3}{ }^{2}+V_{4}{ }^{2}+V_{5}{ }^{2}+\ldots+V_{n}{ }^{2}\right) V_{1}\right]$ where $\mathrm{V}_{1}$ is the fundamental RMS amplitude and $\mathrm{V}_{2}$ to $V_{n}$ are the amplitudes of the $2 n d$ through $\mathrm{n}^{\text {th }}$ harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range is the ratio of the fundamental RMS amplitude to the amplitude of the next largest spectral component (in the frequency band above DC and below one-half the sample rate). Usually this peak occurs at some harmonic of the input frequency. But if the ADC is exceptionally linear, it can occur at a random peak in the ADC's noise floor.

Opto-Isolated A/D Interface
Many industrial applications require isolation to prevent excessive current flow where ground disparities exist between the ADC and the rest of the system. In Figure 24, a MAX250 and four 6N136 opto-couplers create an

## Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down



I6IXVW

Figure 24. Isolated Data-Acquisition Circuit

Low-Power, 12-Bit Sampling ADC with Internal Reference and Power-Down


SUBSTRATE CONNECTED TO VDD


## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Maxim Integrated:
MAX191BCNG+ MAX191BCWG+ MAX191BEWG+ MAX191ACNG+ MAX191ACWG+ MAX191ACWG+T
MAX191BCWG+T MAX191BENG + MAX191BEWG+T MAX191AEWG+ MAX191EVSYS-DIP

