## 32-Channel Serial to Parallel Converter With Open Drain Outputs

## Features

- Processed with HVCMOS ${ }^{\circledR}$ technology
- Sink current minimum 100 mA
- Shift register speed 8.0 MHz
- Polarity and Blanking inputs
- CMOS compatible inputs
- Forward and reverse shifting options
- Diode to VPP allows efficient power recovery


## General Description

The HV5530 is a low-voltage serial to high-voltage parallel converter with open drain outputs. This device has been designed for use as a driver for AC-electroluminescent displays. It can also be used in any application requiring multiple output high voltage current sinking capabilities such as driving inkjet and electrostatic print heads, plasma panels, vacuum fluorescent, or large matrix LCD displays.

This device consists of a 32 -bit shift register, 32 latches, and control logic to perform the polarity select and blanking of the outputs. Data is shifted through the shift register on the high to low transition of the clock. The HV5530 shifts in the counter clockwise direction when viewed from the top of the package. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register. Operation of the shift register is not affected by the $\overline{\mathrm{LE}}$ (latch enable), $\overline{\mathrm{BL}}$ (blanking), or the $\overline{\mathrm{POL}}$ (polarity) inputs. Transfer of data from the shift register to the latch occurs when the LE (latch enable) input is high. The data in the latch is stored when $\overline{\mathrm{LE}}$ is low.

## Functional Block Diagram



Ordering Information

| Device | Package Options |  |
| :---: | :---: | :---: |
|  | 44-Lead Quad Plastic Gullwing 10.00x10.00mm body 2.45 mm height (max) 0.80 mm pitch | 44-Lead Quad Plastic Chip Carrier .653x.653in body 180in height (max) .050in pitch |
| HV5530 | HV5530PG-G | HV5530PJ-G |

-G indicates package is RoHS compliant ('Green')

Pin Configurations


44-Lead PQFP (PG) (top view)


44-Lead PLCC (PJ) (top view)

## Product Marking



Package may or may not include the following marks: Si or $\$ 7$ 44-Lead PQFP (PG)
Top Marking


YY = Year Sealed
WW = Week Sealed
$\mathrm{L}=$ Lot Number
A = Assembler ID
Bottom Marking


C = Country of Origin*
___ = "Green" Packaging
*May be part of top marking
Package may or may not include the following marks: Si or
44-Lead PLCC (PJ)

Power-down sequence should be the reverse of the above.

Electrical Characteristics (over recommended operating conditions unless otherwise noted) DC Characteristics

| Sym | Parameter |  | Min | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DD }}$ supply current |  | - | 15 | mA | $\mathrm{f}_{\text {CLK }}=8.0 \mathrm{MHz}, \mathrm{F}_{\text {DATA }}=4.0 \mathrm{MHz}$ |
| $\mathrm{I}_{\text {DDQ }}$ | $\mathrm{V}_{\text {DD }}$ supply current (quiescent) |  | - | 100 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {O(OFF) }}$ | Off state output current |  | - | 10 | $\mu \mathrm{A}$ | All outputs high, all SWS parallel |
| $\mathrm{I}_{\mathrm{H}}$ | High-level logic input current |  | - | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ |
| IL | Low-level logic input current |  | - | -1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output data out |  | $\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | - | V | $\mathrm{I}_{\text {DOUT }}=-100 \mu \mathrm{~A}$ |
| $V_{\text {ot }}$ | Low-level output voltage | $\mathrm{HV}_{\text {OUt }}$ | - | 15 | V | $\mathrm{I}_{\text {HVout }}=+100 \mathrm{~mA}$ |
|  |  | DATA OUT | - | 1.0 | V | $\mathrm{I}_{\text {DOUT }}=+100 \mu \mathrm{~A}$ |
| $V_{\text {oc }}$ | $\mathrm{HV}_{\text {out }}$ clamp voltage |  | - | -1.5 | V | $\mathrm{I}_{\mathrm{oL}}=-100 \mathrm{~mA}$ |

AC Characteristics ( $\left.V_{o 0}=12 \mathrm{~V}, T_{c}=25^{\circ} \mathrm{C}\right)$

| Sym | Parameter | Min | Max | Units | Conditions |
| :---: | :--- | :---: | :---: | :--- | :--- |
| $f_{\text {CLK }}$ | Clock frequency | - | 8.0 | MHz | --- |
| $\mathrm{t}_{\mathrm{w}}$ | Clock width, high or low | 62 | - | ns | --- |
| $\mathrm{t}_{\mathrm{SU}}$ | Data set-up time before CLK falls | 25 | - | ns | --- |
| $\mathrm{t}_{\mathrm{H}}$ | Data hold time after CLK falls | 10 | - | ns | --- |
| $\mathrm{t}_{\mathrm{ON}}$ | Turn-on time, HV OUT from enable | - | 500 | ns | $\mathrm{R}_{\mathrm{L}}=2.0 \mathrm{~K} \Omega$ to $\mathrm{V}_{\mathrm{PP}}$ max. |
| $\mathrm{t}_{\mathrm{DHL}}$ | Delay time clock to data high to low | - | 100 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |
| $\mathrm{t}_{\text {DLH }}$ | Delay time clock to data low to high | - | 100 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |
| $\mathrm{t}_{\mathrm{DLE}}$ | Delay time clock to $\overline{\text { LE low to high }}$ | 50 | - | ns | --- |
| $\mathrm{t}_{\mathrm{WLE}}$ | Width of $\overline{\mathrm{LE}}$ pulse | 50 | - | ns | --- |
| $\mathrm{t}_{\mathrm{SLE}}$ | $\overline{\text { LE setup time before clock falls }}$ | 50 | - | ns | --- |

## Input and Output Equivalent Circuits




High Voltage Outputs

## Switching Waveforms



Functional Table

| Function | Inputs |  |  |  |  | Outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Data | CLK | $\overline{\text { LE }}$ | BL | POL | Shift Reg |  | HV Outputs |  | Data Out |
|  |  |  |  |  |  | 1 | 2... 32 | 1 | 2... 32 |  |
| All on | X | X | X | L | L |  | *...* | On | On...On | * |
| All off | X | X | X | L | H | * | *...* | Off | Off...Off | * |
| Invert mode | X | X | L | H | L | * | *...* | * | *...* | * |
| Load S/R | H or L | $\downarrow$ | L | H | H | H or L | *...* | * | *...* | * |
| Load latches | X | H or L | $\uparrow$ | H | H | * | *...* | * | *...* | * |
|  | X | H or L | $\uparrow$ | H | L |  | *...* | * | *...* | * |
| Transparent latch mode | L | $\downarrow$ | H | H | H | L | *...* | Off | *...* | * |
|  | H | $\downarrow$ | H | H | H | H | *...* | On | *...* | * |

## Notes:

$H=$ high level, $L=$ low level, $X=$ irrelevant, $\downarrow=$ high-to-low transition, $\uparrow=$ low-to-high transistion.

* dependent on previous stage's state before the last CLK $\downarrow$ or last $\overline{L E}$ high.


## 44-Lead PQFP Pin Assignment (PG)

| Pin \# | Function | Description |
| :---: | :---: | :---: |
| 1 | HV ${ }_{\text {out }} 11$ | High voltage outputs. |
| 2 | HV ${ }_{\text {out }} 12$ |  |
| 3 | $\mathrm{HV}_{\text {Out }} 13$ |  |
| 4 | $\mathrm{HV}_{\text {out }} 14$ |  |
| 5 | $\mathrm{HV}_{\text {Out }} 15$ |  |
| 6 | HV ${ }_{\text {out }} 16$ |  |
| 7 | HV ${ }_{\text {Out }} 17$ |  |
| 8 | HV ${ }_{\text {Out }} 18$ |  |
| 9 | $\mathrm{HV}_{\text {Out }} 19$ |  |
| 10 | $\mathrm{HV}_{\text {out }} 20$ |  |
| 11 | $\mathrm{HV}_{\text {out }} 21$ |  |
| 12 | $\mathrm{HV}_{\text {out }} 22$ |  |
| 13 | $\mathrm{HV}_{\text {out }} 23$ |  |
| 14 | $\mathrm{HV}_{\text {out }} 24$ |  |
| 15 | $\mathrm{HV}_{\text {out }} 25$ |  |
| 16 | HV ${ }_{\text {out }}{ }^{26}$ |  |
| 17 | HV ${ }_{\text {out }} 27$ |  |
| 18 | HV Out $^{28}$ |  |
| 19 | $\mathrm{HV}_{\text {out }} 29$ |  |
| 20 | $\mathrm{HV}_{\text {OUT }}{ }^{30}$ |  |
| 21 | $\mathrm{HV}_{\text {out }} 31$ |  |
| 22 | $\mathrm{HV}_{\text {out }} 32$ |  |
| 23 | DATA OUTPUT | Data output pin. |
| 24 | N/C | No connect. |
| 25 | N/C |  |
| 26 | N/C |  |
| 27 | $\overline{\mathrm{POL}}$ | Inverts the polarity of the $\mathrm{HV}_{\text {out }}$ pins |
| 28 | CLK | Clock pin, shift registers shifts data on falling edge of input clock. |
| 29 | VSS | Reference voltage, usually ground. |
| 30 | VDD | Logic supply voltage. |
| 31 | $\overline{\text { LE }}$ | Latch enable pin, data is shifted from shift register to latches on logic input high. |
| 32 | DATA INPUT | Data input pin. |
| 33 | $\overline{B L}$ | Blanking pin sets all $\mathrm{HV}_{\text {out }}$ pins low or high depending upon state of polarity. See function table. |
| 34 | N/C | No connect. |
| 35 | $\mathrm{HV}_{\text {out }} 1$ | High voltage outputs. |
| 36 | $\mathrm{HV}_{\text {out }}{ }^{2}$ |  |
| 37 | $\mathrm{HV}_{\text {Out }}{ }^{3}$ |  |
| 38 | $\mathrm{HV}_{\text {out }} 4$ |  |
| 39 | $\mathrm{HV}_{\text {out }}{ }^{5}$ |  |
| 40 | $\mathrm{HV}_{\text {out }} 6$ |  |
| 41 | $\mathrm{HV}_{\text {out }} 7$ |  |
| 42 | $\mathrm{HV}_{\text {Out }}{ }^{8}$ |  |
| 43 | $\mathrm{HV}_{\text {out }} 9$ |  |
| 44 | $\mathrm{HV}_{\text {out }}{ }^{10}$ |  |

## 44-Lead PLCC Pin Assignment (PJ)

| Pin \# | Function | Description |
| :---: | :---: | :---: |
| 1 | HV ${ }_{\text {Out }} 16$ | High voltage outputs. |
| 2 | $\mathrm{HV}_{\text {Out }} 17$ |  |
| 3 | $\mathrm{HV}_{\text {OUT }} 18$ |  |
| 4 | $\mathrm{HV}_{\text {OUT }} 19$ |  |
| 5 | $\mathrm{HV}_{\text {Out }} 20$ |  |
| 6 | $\mathrm{HV}_{\text {Out }} 21$ |  |
| 7 | $\mathrm{HV}_{\text {out }} 22$ |  |
| 8 | $\mathrm{HV}_{\text {OUT }} 23$ |  |
| 9 | $\mathrm{HV}_{\text {Out }} 24$ |  |
| 10 | $\mathrm{HV}_{\text {OUT }} 25$ |  |
| 11 | $\mathrm{HV}_{\text {out }} 26$ |  |
| 12 | $\mathrm{HV}_{\text {Out }} 27$ |  |
| 13 | $\mathrm{HV}_{\text {Out }} 28$ |  |
| 14 | $\mathrm{HV}_{\text {out }} 29$ |  |
| 15 | $\mathrm{HV}_{\text {OUT }} 30$ |  |
| 16 | $\mathrm{HV}_{\text {Out }} 31$ |  |
| 17 | $\mathrm{HV}_{\text {OUT }} 32$ |  |
| 18 | DATA OUTPUT | Data output pin. |
| 19 | N/C | No connect. |
| 20 | N/C |  |
| 21 | N/C |  |
| 22 | $\overline{\text { POL }}$ | Inverts the polarity of the $\mathrm{HV}_{\text {OUT }}$ pins |
| 23 | CLK | Clock pin, shift registers shifts data on falling edge of input clock. |
| 24 | VSS | Reference voltage, usually ground. |
| 25 | VDD | Logic supply voltage. |
| 26 | $\overline{\text { LE }}$ | Latch enable pin, data is shifted from shift register to latches on logic input high. |
| 27 | DATA INPUT | Data input pin. |
| 28 | $\overline{\mathrm{BL}}$ | Blanking pin sets all $\mathrm{HV}_{\text {OUT }}$ pins low or high depending upon state of polarity. See function table. |
| 29 | N/C | No connect. |
| 30 | $\mathrm{HV}_{\text {OUT }} 1$ | High voltage outputs. |
| 31 | $\mathrm{HV}_{\text {out }}{ }^{2}$ |  |
| 32 | $\mathrm{HV}_{\text {OUT }} 3$ |  |
| 33 | $\mathrm{HV}_{\text {out }} 4$ |  |
| 34 | $\mathrm{HV}_{\text {OUT }}{ }^{5}$ |  |
| 35 | $\mathrm{HV}_{\text {OUT }} 6$ |  |
| 36 | $\mathrm{HV}_{\text {OUT }} 7$ |  |
| 37 | $\mathrm{HV}_{\text {OUT }} 8$ |  |
| 38 | $\mathrm{HV}_{\text {OUT }} 9$ |  |
| 39 | $\mathrm{HV}_{\text {out }} 10$ |  |
| 40 | HV ${ }_{\text {OUT }} 11$ |  |
| 41 | $\mathrm{HV}_{\text {OUT }} 12$ |  |
| 42 | $\mathrm{HV}_{\text {OUT }} 13$ |  |
| 43 | $\mathrm{HV}_{\text {OUT }} 14$ |  |
| 44 | $\mathrm{HV}_{\text {OUT }} 15$ |  |

## 44-Lead PQFP Package Outline (PG)

$10.00 \times 10.00 \mathrm{~mm}$ body, 2.35 mm height (max), 0.80 mm pitch


Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbol |  | A | A1 | A2 | b | D | D1 | E | E1 | e | L | L1 | L2 | $\boldsymbol{\theta}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Dimension } \\ (\mathrm{mm}) \end{gathered}$ | MIN | 1.95* | 0.00 | 1.95 | 0.30 | 13.65* | 9.80* | 13.65* | 9.80* | $\begin{aligned} & 0.80 \\ & \text { BSC } \end{aligned}$ | 0.73 | $\begin{aligned} & 1.95 \\ & \text { REF } \end{aligned}$ | $\begin{aligned} & 0.25 \\ & \text { BSC } \end{aligned}$ | $0^{\circ}$ |
|  | NOM | - | - | 2.00 | - | 13.90 | 10.00 | 13.90 | 10.00 |  | 0.88 |  |  | $3.5^{\circ}$ |
|  | MAX | 2.35 | 0.25 | 2.10 | 0.45 | 14.15* | 10.20* | 14.15* | 10.20* |  | 1.03 |  |  | $7{ }^{\circ}$ |

[^0]
## 44-Lead PLCC Package Outline (PJ) .653x.653in body, .180in height (max), .050in pitch



Top View


Horizontal Side View


Vertical Side View


Viēw B

## Notes:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
2. Actual shape of this feature may vary.

| Symbol |  | A | A1 | A2 | b | b1 | D | D1 | E | E1 | e | R |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (inches) | MIN | . 165 | . 090 | . 062 | . 013 | . 026 | . 685 | . 650 | . 685 | . 650 | $\begin{aligned} & .050 \\ & \text { BSC } \end{aligned}$ | . 025 |
|  | NOM | . 172 | . 105 | - | - | - | . 690 | . 653 | . 690 | . 653 |  | . 035 |
|  | MAX | . 180 | . 120 | . 083 | . 021 | . $036{ }^{+}$ | . 695 | . 656 | . 695 | . 656 |  | . 045 |

JEDEC Registration MS-018, Variation AC, Issue A, June, 1993.
$\dagger$ This dimension differs from the JEDEC drawing.
Drawings not to scale.
Supertex Doc. \#: DSPD-44PLCCPJ, Version F031111.
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www. supertex.com/packaging.html.)

[^1]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Microchip:
HV5530PG-G HV5530PJ-G HV5530PJ-M903 HV5530PG-M919 HV5530PJ HV5530PG HV5530PJ-G M903
HV5530PG-G M919


[^0]:    JEDEC Registration MO-112, Variation AA-2, Issue B, Sep. 1995.

    * This dimension is not specified in the JEDEC drawing.

    Drawings not to scale.
    Supertex Doc. \#: DSPD-44PQFPPG, Version C041309.

[^1]:    Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. (website: http//www.supertex.com)

