

# 120 dB Range (3 nA to 3 mA) Dual Logarithmic Converter

Data Sheet ADL5310

#### **FEATURES**

2 independent channels optimized for photodiode interfacing 6-decade input dynamic range
Law conformance 0.3 dB from 3 nA to 3 mA
Temperature-stable logarithmic outputs
Nominal slope 10 mV/dB (200 mV/dec), externally scalable
Intercepts may be independently set by external resistors
User-configurable output buffer amplifiers
Single-supply or dual-supply operation
Space efficient, 24-lead 4 mm × 4 mm LFCSP
Low power: <10 mA quiescent current

#### **APPLICATIONS**

Gain and absorbance measurements

Multichannel power monitoring

General-purpose baseband log compression

#### **GENERAL DESCRIPTION**

The ADL5310¹ low cost, dual logarithmic amplifier converts input current over a wide dynamic range to a linear-in-dB output voltage. It is optimized to determine the optical power in wideranging optical communication system applications, including control circuitry for lasers, optical switches, atten-uators, and amplifiers, as well as system monitoring. The device is equivalent to a dual AD8305 with enhanced dynamic range (120 dB). While the ADL5310 contains two independent signal channels with individually configurable transfer function constants (slope and intercept), internal bias circuitry is shared between channels for improved power consumption and channel matching. Dual converters in a single, compact LFCSP package yield space-efficient solutions for measuring gain or attenuation across optical elements. Only a single supply is required; optional dual-supply operation offers added flexibility.

The ADL5310 employs an optimized translinear structure that use the accurate logarithmic relationship between a bipolar transistor's base emitter voltage and collector current, with appropriate scaling by precision currents to compensate for the inherent temperature dependence. Input and reference current pins sink current ranging from 3 nA to 3 mA (limited to  $\pm 60$  dB between input and reference) into a fixed voltage defined by the

# Rev. B Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

VSUM potential. The VSUM potential is internally set to 500 mV but may be externally grounded for dual-supply operation, and for additional applications requiring voltage inputs.

The logarithmic slope is set to 10 mV/dB (200 mV/decade) nominal and can be modified using external resistors and the independent buffer amplifiers. The logarithmic intercepts for each channel are defined by the individual reference currents, which are set to 3  $\mu A$  nominal for maximum input range by connecting 665  $k\Omega$  resistors between the 2.5 V VREF pins and the IRF1 and IRF2 inputs. Tying VRDZ to VREF effectively sets the x-intercept four decades below the reference current, which is typically 300 pA for a 3  $\mu A$  reference.

The use of individually optimized reference currents may be valuable when using the ADL5310 for gain or absorbance measurements where each channel input has a different current range requirement. The reference current inputs are also fully functional dynamic inputs, allowing log ratio operation with the reference input current as the denominator. The ADL5310 is specified for operation from  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>1</sup> Protected by US Patents 4,604,532, and 5,519,308. Other patents pending.

# **TABLE OF CONTENTS**

11/2003—Revision 0: Initial Version

| reatures 1                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications1                                                                                                                                                             |
| Functional Block Diagram 1                                                                                                                                                |
| General Description                                                                                                                                                       |
| Revision History                                                                                                                                                          |
| Specifications                                                                                                                                                            |
| Absolute Maximum Ratings                                                                                                                                                  |
| ESD Caution4                                                                                                                                                              |
| Pin Configuration and Function Descriptions5                                                                                                                              |
|                                                                                                                                                                           |
| Typical Performance Characteristics                                                                                                                                       |
| Typical Performance Characteristics                                                                                                                                       |
|                                                                                                                                                                           |
| General Structure                                                                                                                                                         |
| General Structure                                                                                                                                                         |
| General Structure                                                                                                                                                         |
| General Structure       11         REVISION HISTORY         4/2018—Rev. A to Rev. B         Changes to Figure 2 and Table 3       5         Changes to Figure 40       18 |
| General Structure                                                                                                                                                         |
| General Structure                                                                                                                                                         |

| Theory 1                                   | ιI |
|--------------------------------------------|----|
| Managing Intercept and Slope 1             | 2  |
| Response Time and Noise Considerations 1   | 2  |
| Applications Information 1                 | 13 |
| Calibration1                               | 4  |
| Minimizing Crosstalk                       | 4  |
| Relative and Absolute Power Measurements 1 | 15 |
| Characterization Methods 1                 | 6  |
| Evaluation Board1                          | 17 |
| Outline Dimensions                         | 20 |
| Ordering Guide                             | 20 |

## **SPECIFICATIONS**

VP = 5 V, VN = 0 V,  $T_A$  = 25°C,  $R_{REF}$  = 665 k $\Omega$ , and VRDZ connected to VREF, unless otherwise noted.

Table 1.

| Parameter                           | Test Conditions/Comments                                           | Min   | Тур         | Max   | Unit   |
|-------------------------------------|--------------------------------------------------------------------|-------|-------------|-------|--------|
| INPUT INTERFACE                     | Pin 1 to Pin 6: INP1 and INP2, IRF1 and IRF2, VSUM                 |       |             |       |        |
| Specified Current Range, IPD        | Flows toward INP1 pin or INP2 pin                                  |       |             | 3 m   | Α      |
| Input Current Min/Max Limits        | Flows toward INP1 pin or INP2 pin                                  |       |             | 10 m  | Α      |
| Reference Current, IREF, Range      | Flows toward IRF1 pin or IRF2 pin                                  | 3 n   |             | 3 m   | Α      |
| Summing Node Voltage                | Internally preset; user alterable                                  |       | 0.5         | 0.54  | V      |
| Temperature Drift                   | -40°C < T <sub>A</sub> < +85°C                                     |       | 0.030       |       | mV/°C  |
| Input Offset Voltage                | $V_{IN} - V_{SUM}$ , $V_{IREF} - V_{SUM}$                          | -20   |             | +20   | mV     |
| LOGARITHMIC OUTPUTS                 | Pin 15 and Pin 16: LOG1 and LOG2                                   |       |             |       |        |
| Logarithmic Slope                   |                                                                    | 190   | 200         | 210   | mV/dec |
|                                     | -40°C < T <sub>A</sub> < +85°C                                     | 185   |             | 215   | mV/dec |
| Logarithmic Intercept <sup>1</sup>  |                                                                    | 165   | 300         | 535   | рА     |
|                                     | -40°C < T <sub>A</sub> < +85°C                                     | 40    |             | 1940  | рA     |
| Law Conformance Error               | 10 nA < I <sub>PD</sub> < 1 mA                                     |       | 0.1         | 0.4   | dB     |
|                                     | 3 nA < I <sub>PD</sub> < 3 mA                                      |       | 0.3         | 0.6   | dB     |
| Wideband Noise <sup>2</sup>         | I <sub>PD</sub> > 3 μA; output referred                            |       | 0.5         |       | μV/√Hz |
| Small Signal Bandwidth <sup>2</sup> | $I_{PD} = 3 \mu A$                                                 |       | 1.5         |       | MHz    |
| Maximum Output Voltage              |                                                                    |       | 1.7         |       | V      |
| Minimum Output Voltage              | Limited by $V_N = 0 V$                                             |       | 0.10        |       | V      |
| Output Resistance                   |                                                                    | 4.375 | 5           | 5.625 | kΩ     |
| REFERENCE OUTPUT                    | Pin 7 and Pin 24 (internally shorted): VREF                        |       |             |       |        |
| Voltage wrt Ground                  | ·                                                                  | 2.45  | 2.5         | 2.55  | V      |
|                                     | $-40$ °C < $T_A$ < $+85$ °C                                        | 2.42  |             | 2.58  | V      |
| Maximum Output Current              | Sourcing (grounded load)                                           |       | 20          |       | mA     |
| Incremental Output Resistance       | Load current < 10 mA                                               | 4     |             |       | Ω      |
| OUTPUT BUFFERS                      | Pins 12 to 14 and 17 to 19: OUT2, SCL2, BIN2, BIN1, SCL1, and OUT1 |       |             |       |        |
| Input Offset Voltage                |                                                                    | -20   |             | +20   | mV     |
| Input Bias Current                  | Flowing out of Pins 13, 14, 17, and 18                             |       | 0.4         |       | μΑ     |
| Incremental Input Resistance        |                                                                    |       | 35          |       | MΩ     |
| Incremental Output Resistance       | Load current < 10 mA; gain = 1                                     |       | 0.5         |       | Ω      |
| Output High Voltage                 | $R_L = 1 \text{ k}\Omega$ to ground                                |       | $V_P - 0.1$ |       | V      |
| Output Low Voltage                  | $R_L = 1 \text{ k}\Omega \text{ to ground}$                        |       | 0.10        |       | V      |
| Peak Source/Sink Current            |                                                                    |       | 30          |       | mA     |
| Small-Signal Bandwidth              | Gain = 1                                                           |       | 15          |       | MHz    |
| Slew Rate                           | 0.2 V to 4.8 V output swing                                        |       | 15          |       | V/µs   |
| POWER SUPPLY                        | Pins 8 and 9: VPOS; Pins 10, 11, and 20: VNEG                      |       |             |       |        |
| Positive Supply Voltage             | $(V_P - V_N) \le 12 \text{ V}$                                     | 3     | 5           | 12    | V      |
| Quiescent Current                   | Input currents < 10 μA                                             |       | 9.5         | 11.5  | mA     |
| Negative Supply Voltage (Optional)  | $(V_P - V_N) \le 12 V$                                             | -5.5  | 0           |       | V      |

 $<sup>^1</sup>$  Other values of logarithmic intercept can be achieved by adjustment of  $R_{REF}$ .  $^2$  Output noise and incremental bandwidth are functions of input current; measured using output buffer connected for GAIN = 1.

## **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1        |                     |
|------------------------------------------------|---------------------|
| Parameter                                      | Rating              |
| Supply Voltage V <sub>P</sub> – V <sub>N</sub> | 12 V                |
| Input Current                                  | 20 mA               |
| Internal Power Dissipation                     | 500 mW              |
| $	heta_{JA}$                                   | 35°C/W <sup>1</sup> |
| Maximum Junction Temperature                   | 125°C               |
| Operating Temperature Range                    | −40°C to +85°C      |
| Storage Temperature Range                      | −65°C to +150°C     |
| Lead Temperature Range (Soldering 60 sec)      | 300°C               |

<sup>&</sup>lt;sup>1</sup> With paddle soldered down.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. 24-Lead LFCSP Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No.    | Mnemonic | Function                                                                                                                                                                                                                  |  |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 6       | VSUM     | Guard Pin. Used to shield the INP1 and INP2 input current lines, and for optional adjustment of the input summing node potentials. Pin 1 and Pin 6 are internally shorted.                                                |  |
| 2          | INP1     | Channel 1 Numerator Input. Accepts (sinks) photodiode current IPD1. Usually connected to photodiode anode such that photocurrent flows into INP1.                                                                         |  |
| 3          | IRF1     | Channel 1 Denominator Input. Accepts (sinks) reference current, I <sub>RF1</sub> .                                                                                                                                        |  |
| 4          | IRF2     | Channel 2 Denominator Input. Accepts (sinks) reference current, IRF2.                                                                                                                                                     |  |
| 5          | INP2     | Channel 2 Numerator Input. Accepts (sinks) photodiode current I <sub>PD2</sub> . Usually connected to photodiode anode such that photocurrent flows into INP2.                                                            |  |
| 7, 24      | VREF     | Reference Output Voltage of 2.5 V. Pin 7 and Pin 24 are internally shorted.                                                                                                                                               |  |
| 8, 9       | VPOS     | Positive Supply, $(V_P - V_N) \le 12 \text{ V}$ . Both pins must be connected externally.                                                                                                                                 |  |
| 10, 11, 20 | VNEG     | Optional Negative Supply, V <sub>N</sub> . These pins are usually grounded. For more details, see the General Structure and Applications Information sections. All VNEG pins must be connected externally.                |  |
| 12         | OUT2     | Buffer Output for Channel 2.                                                                                                                                                                                              |  |
| 13         | SCL2     | Buffer Amplifier Inverting Input for Channel 2.                                                                                                                                                                           |  |
| 14         | BIN2     | Buffer Amplifier Noninverting Input for Channel 2.                                                                                                                                                                        |  |
| 15         | LOG2     | Output of the Logarithmic Front End for Channel 2.                                                                                                                                                                        |  |
| 16         | LOG1     | Output of the Logarithmic Front End for Channel 1.                                                                                                                                                                        |  |
| 17         | BIN1     | Buffer Amplifier Noninverting Input for Channel 1.                                                                                                                                                                        |  |
| 18         | SCL1     | Buffer Amplifier Inverting Input for Channel 1.                                                                                                                                                                           |  |
| 19         | OUT1     | Buffer Output for Channel 1.                                                                                                                                                                                              |  |
| 21, 22     | COMM     | Analog Ground. Pin 21 and Pin 22 are internally shorted.                                                                                                                                                                  |  |
| 23         | VRDZ     | Intercept Shift Reference Input. The top of a resistive divider network that offsets VLOG to position the intercept. Normally connected to VREF; may also be connected to ground when bipolar outputs are to be provided. |  |
|            | EPAD     | Exposed Pad. The exposed pad must be connected to analog ground via a low impedance path.                                                                                                                                 |  |

## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_P = 5$  V,  $V_N = 0$  V,  $R_{REF} = 665$  k $\Omega$ ,  $T_A = 25$ °C, unless otherwise noted.



Figure 3.  $V_{LOG}$  vs.  $I_{INP}$  for Multiple Temperatures



Figure 4.  $V_{LOG}$  vs.  $I_{REF}$  for Multiple Temperatures ( $I_{INP} = 3 \mu A$ )



Figure 5.  $V_{LOG}$  vs.  $I_{INP}$  for Multiple Values of  $I_{REF}$ , Decade Steps from 3 nA to 3 mA



Figure 6. Law Conformance Error vs.  $I_{\rm INP}$  for Multiple Temperatures, Normalized to 25°C



Figure 7. Law Conformance Error vs. I<sub>REF</sub> for Multiple Temperatures, Normalized to 25 °C ( $I_{INP}=3~\mu A$ )



Figure 8. Law Conformance Error vs. I<sub>INP</sub> for Multiple Values of I<sub>REF</sub>, Decade Steps from 3 nA to 3 mA



Figure 9. V<sub>LOG</sub> vs. I<sub>REF</sub> for Multiple Values of I<sub>INP</sub>, Decade Steps from 3 nA to 3 mA



Figure 10. Law Conformance Error vs. I<sub>INP</sub> for Various Supply Conditions



Figure 11. Law Conformance Error Distribution (3 $\sigma$  to Either Side of Mean)



Figure 12. Law Conformance Error vs. IREF for Multiple Values of IINP, Decade Steps from 3 nA to 3 mA



Figure 13. Law Conformance Error Distribution (3σ to Either Side of Mean)



Figure 14. Law Conformance Error Distribution (3 $\sigma$  to Either Side of Mean)



Figure 15. Small Signal AC Response,  $I_{INP}$  to  $V_{OUT}$  ( $A_V = 1$ ) (5% Sine Modulation, Decade Steps from 3 nA to 3 mA)



Figure 16. Small Signal AC Response,  $I_{REF}$  to  $V_{OUT}$  ( $A_V = 1$ ) (5% Sine Modulation, Decade Steps from 3 nA to 3 mA)



Figure 17. Spot Noise Spectral Density at  $V_{OUT}$  vs. Frequency ( $A_V = 1$ ) for  $I_{INP}$  in Decade Steps from 3 nA to 3 mA



Figure 18. Pulse Response— $I_{INP}$  to  $V_{OUT}$  ( $A_V = 1$ ) in Consecutive 1-Decade Steps



Figure 19. Pulse Response— $I_{REF}$  to  $V_{OUT}$  ( $A_V = 1$ ) in Consecutive 1-Decade Steps



Figure 20. Total Wideband Noise Voltage at  $V_{OUT}$  vs.  $I_{INP}$  ( $A_V = 1$ )



Figure 21.  $V_{REF}$  Drift vs. Temperature (3 $\sigma$  to Either Side of Mean) Normalized to 25 $^{\circ}$ C



Figure 22. Slope Drift vs. Temperature (3σ to Either Side of Mean) Normalized to 25°C



Figure 23. Intercept Drift vs. Temperature (3 $\sigma$  to Either Side of Mean) Normalized to 25 $^{\circ}$ C



Figure 24. V<sub>INPT</sub> Drift vs. Temperature (3σ to Either Side of Mean) Normalized to 25°C



Figure 25. Slope Mismatch Drift vs. Temperature ( $V_{Y1} - V_{Y2}$ , 3 $\sigma$  to Either Side of Mean) Normalized to 25°C



Figure 26. Intercept Mismatch Drift vs. Temperature ( $I_{Z1} - I_{Z2}$ , 3 $\sigma$  to Either Side of Mean) Normalized to 25 $^{\circ}$ C

04415-0-026



Figure 27. Distribution of Logarithmic Slope



Figure 28. Distribution of Logarithmic Intercept



Figure 29. Distribution of  $V_{REF}$  ( $R_L = 100 \text{ k}\Omega$ )



Figure 30. Distribution of Channel-to-Channel Slope Mismatch ( $V_{Y1} - V_{Y2}$ )



Figure 31. Distribution of Channel-to-Channel Intercept Mismatch ( $I_{Z1} - I_{Z2}$ )



Figure 32. Distribution of Offset Voltage (VINPT – VSUM)

### **GENERAL STRUCTURE**

The ADL5310 addresses a wide variety of interfacing conditions to meet the needs of fiber optic supervisory systems and is useful in many nonoptical applications. These notes explain the structure of this unique style of translinear log amp. Figure 33 shows the key elements of one of the two identical on-board log amps.



Figure 33. Simplified Schematic of Single Log Amp

The photodiode current  $I_{PD}$  is received at either Pin INP1 or Pin INP2. The voltages at these nodes are approximately equal to the voltage on the adjacent guard pins,  $V_{\text{SUM}}$ , as well as reference inputs IRF1 and IRF2, due to the low offset voltage of the JFET operational amplifiers. Transistor Q1 converts  $I_{PD}$  to a corresponding logarithmic voltage, as shown in Equation 1. A finite positive value of  $V_{\text{SUM}}$  is needed to bias the collector of Q1 for the usual case of a single-supply voltage. This is internally set to 0.5 V, one-fifth of the 2.5 V reference voltage that appears on Pin VREF. Both VREF pins are internally shorted, as are both VSUM pins. The resistance at the VSUM pin is nominally  $16~\text{k}\Omega$ ; this voltage is not intended as a general bias source.

The ADL5310 also supports the use of an optional negative supply voltage,  $V_{\rm N}$ , at Pin VNEG. When  $V_{\rm N}$  is 0.5 V or more negative, VSUM may be connected to ground; thus, INP1, INP2, IRF1, and IRF2 assume this potential. This allows operation as a voltage-input logarithmic converter by the inclusion of a series resistor at either or both inputs. Note that the resistor setting  $I_{\rm REF}$  for each channel needs to be adjusted to maintain the intercept value. Also, note that the collector-emitter voltages of Q1 and Q2 are the full  $V_{\rm N}$  and effects due to self-heating cause errors at large input currents.

The input-dependent  $V_{\text{BE1}}$  of Q1 is compared with the reference  $V_{\text{BE2}}$  of a second transistor, Q2, operating at  $I_{\text{REF}}$ .  $I_{\text{REF}}$  is generated externally to a recommended value of 3  $\mu$ A. However, other values over a several-decade range can be used with a slight degradation in law conformance.

#### **THEORY**

The base-emitter voltage of a bipolar junction transistor (BJT) can be expressed by Equation 1, which immediately shows its basic logarithmic nature:

$$V_{BE} = kT/q \ln(I_C/I_S) \tag{1}$$

where:

 $I_C$  is the collector current.

 $I_S$  is a scaling current, typically only  $10^{-17}$  A.

kT/q is the thermal voltage, proportional to absolute temperature (PTAT), and is 25.85 mV at 300 K.

 $I_{\rm S}$  is never precisely defined and exhibits an even stronger temperature dependence, varying by a factor of roughly a billion between  $-35^{\circ}$ C and  $+85^{\circ}$ C. Thus, to make use of the BJT as an accurate logarithmic element, both of these temperature dependencies must be eliminated.

The difference between the base-emitter voltages of a matched pair of BJTs, one operating at the photodiode current  $I_{PD}$  and the other operating at a reference current  $I_{REF}$ , can be written as

$$V_{BEI} - V_{BE2} = kT/q \ln(I_{PD}/I_S) - kT/q \ln(I_{REF}/I_S)$$

$$= \ln(10) kT/q \log_{10}(I_{PD}/I_{REF})$$

$$= 59.5 \text{ mV } \log_{10}(I_{PD}/I_{REF}) (T = 300 \text{ K})$$
(2)

The uncertain, temperature-dependent saturation current, Is, that appears in Equation 1 has therefore been eliminated. To eliminate the temperature variation of kT/q, this difference voltage is processed by what is essentially an analog divider. Effectively, it puts a variable under Equation 2. The output of this process, which also involves a conversion from voltage mode to current mode, is an intermediate, temperature-corrected current:

$$I_{LOG} = I_Y \log_{10}(I_{PD}/I_{REF}) \tag{3}$$

where  $I_Y$  is an accurate, temperature-stable scaling current that determines the slope of the function (change in current per decade).

For the ADL5310,  $I_Y$  is 44  $\mu$ A, resulting in a temperature-independent slope of 44  $\mu$ A/decade for all values of  $I_{PD}$  and  $I_{REF}$ . This current is subsequently converted back to a voltage-mode output,  $V_{LOG}$ , scaled 200 mV/decade.

It is apparent that this output is 0 for  $I_{PD}=I_{REF}$  and must swing negative for smaller values of input current. To avoid this,  $I_{REF}$  would need to be as small as the smallest value of  $I_{PD}$ . Accordingly, an offset voltage is added to  $V_{LOG}$  to shift it upward by 0.8 V when VRDZ is directly connected to VREF. This moves the intercept to the left by four decades (at 200 mV/decade), from 3  $\mu A$  to 300 pA:

$$I_{LOG} = I_Y \log_{10}(I_{PD}/I_{INTC}) \tag{4}$$

where I<sub>INTC</sub> is the operational value of the intercept current.

Because values of  $I_{PD}$  <  $I_{INTC}$  result in a negative  $V_{LOG}$ , a negative supply of sufficient value is required to accommodate this situation.

The voltage  $V_{LOG}$  is generated by applying  $I_{LOG}$  to an internal resistance of 4.55 k $\Omega$ , formed by the parallel combination of a 6.69 k $\Omega$  resistor to ground and a 14.2 k $\Omega$  resistor to Pin VRDZ (typically tied to the 2.5 V reference, VREF). At the LOG1 (LOG2) pin, the output current  $I_{LOG}$  generates a voltage of

$$V_{LOG} = I_{LOG} \times 4.55 \text{ k}\Omega$$

$$= 44 \text{ }\mu\text{A} \times 4.55 \text{ }k\Omega \times \log_{10}(I_{PD}/I_{INTC})$$

$$= V_Y \log_{10}(I_{PD}/I_{INTC})$$
(5)

where  $V_Y = 200 \text{ mV/decade or } 10 \text{ mV/dB}.$ 

Note that any resistive loading on LOG1 (LOG2) lowers this slope and results in an overall scaling uncertainty. This is due to the variability of the on-chip resistors compared to the off-chip load. As a consequence, this practice is not recommended.

 $V_{\rm LOG}$  may also swing below ground when dual supplies ( $V_{\rm P}$  and  $V_{\rm N})$  are used. When  $V_{\rm N}=-0.5$  V or larger, the input Pins INP1 (INP2) and IRF1 (INP2) may be positioned at ground level simply by grounding VSUM. Care must be taken to limit the power consumed by the input BJT devices when using a larger negative supply, because self heating degrades the accuracy at higher currents.

#### MANAGING INTERCEPT AND SLOPE

When using a single supply, VRDZ should be directly connected to VREF to allow operation over the entire 6-decade input current range. As noted in the Theory section, this introduces an accurate offset voltage of 0.8 V at the LOG1 and LOG2 pins, equivalent to four decades, resulting in a logarithmic transfer function that can be written as

$$V_{LOG} = V_Y \log_{10}(10^4 \times I_{PD}/I_{REF}) = V_Y \log_{10}(I_{PD}/I_{INTC})$$
 (6)

where  $I_{INTC} = I_{REF}/10^4$ .

Thus, the effective intercept current  $I_{\rm INTC}$  is only one tenthousandth of  $I_{\rm REF}$ , corresponding to 300 pA when using the recommended value of  $I_{\rm REF}$  = 3  $\mu$ A.

The slope can be reduced by attaching a resistor between the log amp output pin, LOG1 or LOG2, and ground. This is strongly discouraged given that the on-chip resistors do not ratio correctly to the added resistance. In addition, it is rare that one would wish to lower the basic slope of 10 mV/dB; if this is needed, it should be effected at the low impedance output of the buffer amps, which are provided to avoid such miscalibration and to allow higher slopes to be used.

Each buffer of the ADL5310 is essentially an uncommitted operational amplifier with rail-to-rail output swing, good load driving capabilities, and a typical unity-gain bandwidth of 15 MHz. In addition to allowing the introduction of gain, using standard feedback networks and thereby increasing the slope voltage  $V_{\rm Y}$ , the buffer can be used to implement multipole, low-pass filters, threshold detectors, and a variety of other functions. Further details on these applications can be found in the AD8304 data sheet.

#### RESPONSE TIME AND NOISE CONSIDERATIONS

The response time and output noise of the ADL5310 are fundamentally a function of the signal current,  $I_{PD}$ . For small currents, the bandwidth is proportional to  $I_{PD}$ , as shown in Figure 15. The output low frequency voltage-noise spectral-density is a function of  $I_{PD}$  (see Figure 17) and increases for small values of  $I_{REF}$ . Details of the noise and bandwidth performance of translinear log amps can be found in the AD8304 data sheet.

### APPLICATIONS INFORMATION



Figure 34. Basic Connections for Fixed Intercept Use

The ADL5310 is easy to use in optical supervisory systems and in similar situations where a wide-ranging current is to be converted to its logarithmic equivalent, that is, represented in decibel terms. Basic connections for measuring a single current at each input are shown in Figure 34, which also includes various nonessential components, as explained next.

The 2 V difference in voltage between the VREF and Input Pins INP1 and INP2, in conjunction with the external  $665~k\Omega$  resistors  $R_{RF1}$  and  $R_{RF2}$ , provides 3  $\mu A$  reference currents  $I_{RF1}$  and  $I_{RF2}$  into Pins IRF1 and IRF2. Connecting VRDZ to VREF raises the voltage at LOG1 and LOG2 by 0.8 V, effectively lowering each intercept current  $I_{INTC}$  by a factor of  $10^4$  to position it at 300 pA. A wide range of other values for  $I_{REF}$ , from 3 nA to 3 mA, may be used. The effect of such changes is shown in Figure 5 and Figure 8.

Any temperature variation in  $R_{\text{RF1}} \, (R_{\text{RF2}})$  must be taken into account when estimating the stability of the intercept. Also, the overall noise increases when using very low values of  $I_{\text{RF1}} \, (I_{\text{RF2}})$ . In fixed intercept applications, there is little benefit in using a large reference current, because doing so only compresses the low current end of the dynamic range when operated from a single supply. The capacitor between VSUM and ground is strongly recommended to minimize the noise on this node, to reduce channel-to-channel crosstalk, and to help provide clean reference currents.

In addition, each input and reference pin (INP1, INP2, IRF1, and IRF2) has a compensation network made up of a series resistor and capacitor. The junction capacitance of the photodiode along with the network capacitance of the board artwork around the input system creates a pole that varies widely with input current. The RC network stabilizes the system by simultaneously reducing this pole frequency and inserting a zero to compensate an additional pole inherent in the input system. In general, the 1 nF, 1 k $\Omega$  network handles almost any photodiode interface. In situations where larger active area photodiodes are used, or when long input traces are used, the capacitor value may need to be increased to ensure stability. Although the signal and reference input systems are similar, additional care is required to ensure stable operation of the reference inputs at temperature extremes across the full current range of IRF1 (IRF2). It is recommended that filter components of 4.7 nF and 2 k $\Omega$  should be used from Pin IRF1 (IRF2) to ground. Temperature-stable components should always be used in critical locations, such as the compensation networks. Y5V-type chip capacitors are to be avoided due to their poor temperature stability.

The optional capacitor from LOG1 (LOG2) to ground forms a single-pole, low-pass filter in combination with the 5 k $\Omega$  resistance at this pin. For example, when using a C<sub>FLT</sub> of 10 nF, the 3 dB corner frequency is 3.2 kHz. Such filtering is useful in

minimizing the output noise, particularly when  $I_{PD}$  is small. Multipole filters are more effective in reducing the total noise; examples are provided in the AD8304 data sheet.

Because the basic scaling at LOG1 (LOG2) is 0.2 V/decade, and a 4 V swing at the buffer output would correspond to 20 decades, it is often useful to raise the slope to make better use of the rail-to-rail voltage range. For illustrative purposes, both channels in Figure 34 provide a 0.5 V/decade overall slope (25 mV/dB). Thus, using  $I_{REF}=3~\mu A,\,V_{LOG}$  runs from 0.2 V at  $I_{PD}=3$  nA to 1.4 V at  $I_{PD}=3$  mA; the buffer output runs from 0.5 V to 3.5 V, corresponding to a dynamic range of 120 dB (electrical, that is, 60 dB optical power).

Further information on adjusting the slope and intercept, using a negative supply, and additional operations can be found in the AD8305 data sheet.

#### **CALIBRATION**

Each channel of the ADL5310 has a nominal slope and intercept at LOG1 (LOG2) of 200 mV/decade and 300 pA, respectively, when configured as shown in Figure 34. These values are untrimmed and the slope alone may vary by as much as 7.5% over temperature. For this reason, it is recommended that a simple calibration be done to achieve increased accuracy. While the ADL5310 offers improved slope and intercept matching compared to a randomly selected pair of AD8305 log amps, the specified accuracy can only be achieved by calibrating each channel individually.



Figure 35. Using 2-Point Calibration to Increase Measurement Accuracy

Figure 35 shows the improvement in accuracy when using a 2-point calibration method. To perform this calibration, apply two known currents,  $I_1$  and  $I_2$ , in the linear operating range between 10 nA and 1 mA. Measure the resulting output,  $V_1$  and  $V_2$ , respectively, and calculate the slope m and the intercept b:

$$m = (V_1 - V_2)/[\log_{10}(I_1) - \log_{10}(I_2)]$$
(7)

$$b = V_1 - m \times \log_{10}(I_1) \tag{8}$$

The same calibration can be performed with two known optical powers,  $P_1$  and  $P_2$ . This allows for calibration of the entire measurement system while providing a simplified relationship between the incident optical power and  $V_{\rm LOG}$  voltage:

$$m = (V_1 - V_2)/(P_1 - P_2)$$
(9)

$$b = V_1 - m \times P_1 \tag{10}$$

The uncalibrated error line in Figure 35 was generated assuming that the slope of the measured output was 200 mV/decade when in fact it was actually 194 mV/decade. Correcting for this discrepancy decreased measurement error up to 3 dB.

#### MINIMIZING CROSSTALK

Combining two high-dynamic-range logarithmic converters in one IC carries potential pitfalls concerning channel-to-channel isolation. Special care must be taken in several areas to ensure acceptable crosstalk performance, particularly when one or both channels may operate at very low input currents. Fastidious supply bypassing, which is also necessary for overall stability, and careful board layout are important first steps for minimizing crosstalk.

While the shared bias circuitry improves channel-to-channel matching and reduces power consumption, it is also a source of crosstalk that must be mitigated. The VSUM pins, which are internally shorted, should be bypassed with at least 1 nF to ground, and 20 nF is recommended for operation at the lowest currents (<30 nA). VSUM is of particular importance because it acts as a reference voltage input for each input system, but without the bandwidth limitation at low currents that the primary inputs incur. Disturbances at the VSUM pin that are well within the bandwidth of the input are tracked by the loop and do not generate disturbances at the output (aside from the generally minor perturbation in reference currents caused by voltage variations at IRF1 and IRF2).

For this reason, the pole frequency at VSUM, which has a 16 k $\Omega$  typical source resistance, should be set below the minimum input system bandwidth for the lowest input current to be encountered. Because the low frequency noise at VSUM is also tracked by the loop within its available bandwidth, this is also a criterion for reducing the noise contribution at the output from the thermal noise of the 16 k $\Omega$  source resistance at VSUM.

A 10 nF capacitor on each VSUM pin (20 nF parallel equivalent) combined with the 16 k $\Omega$  source resistance yields a 500 Hz pole, which is sufficiently below the bandwidth for the minimum input current of 3 nA.

Residual crosstalk disturbance is particularly problematic at the lowest currents for two reasons. First, the loop is unable to reject summing node disturbances beyond the limited bandwidth. Second, the settling response at the lowest currents to any residual disturbance is significantly slower than that for input currents even one or two decades higher (see Figure 18).



Figure 36. Crosstalk Pulse Response for Various Input Current Values

Figure 36 shows the measured response of an inactive channel (dc input) to a 1-decade current step on the input of the active channel for several inactive channel dc current values. Additional system considerations may be necessary to ensure adequate settling time following a known transient when one or both channels are operating at very low input currents.

# RELATIVE AND ABSOLUTE POWER MEASUREMENTS

When properly calibrated, the ADL5310 provides two independent channels capable of accurate absolute optical power measurements. Often, it is desirable to measure the relative gain or absorbance across an optical network element, such as an optical amplifier or variable attenuator. If each channel has identical logarithmic slopes and intercepts, this can easily be done by differencing the output signals of each channel. In reality, channel mismatch can result in significant errors over a wide range of input levels if left uncompensated. Postprocessing of the signal can be used to account for individual channel characteristics. This requires a simple calculation of the expected input level for a measured log

voltage, followed by differencing of the two signal levels in the digital domain for a relative gain or absorbance measurement. A more straightforward analog implementation includes the use of a current mirror, as shown in Figure 37. The current mirror is used to feed an opposite polarity replica of the cathode photocurrent of PD2 into Channel 2 of the ADL5310. This allows one channel to be used as an absolute power meter for the optical signal incident on PD2, while the opposite channel is used to directly compute the log ratio of the two input signals.



Figure 37. Absolute and Relative Power Measurement Application Using Modified Wilson Current Mirror

The presented current mirror is a modified Wilson mirror. Other current mirror implementations would also work, though the modified Wilson mirror provides fairly constant performance over temperature. It is essential to use matched pair transistors when designing the current mirror to minimize the effects of temperature gradients and beta mismatch.

The solution in Figure 37 is no longer subject to potential channel mismatch issues. Individual channel slope and intercept characteristics can be calibrated independently. The accuracy was verified using a pair of calibrated current sources. The performance of the circuit depicted in Figure 37 is shown in Figure 38 and Figure 39. Multiple transfer functions and error plots are provided for various power levels. The accuracy is better than 0.1 dB over a 5-decade range. The dynamic range is slightly reduced for strong  $I_{\rm IN}$  input currents. This is due to the limited available swing of the VLOG pin and can be recovered through careful selection of input and output optical tap coupling ratios.



Figure 38. Absorbance and Absolute Power Transfer Functions for Wilson Mirror ADL5310 Combination



Figure 39. Log Conformance for Wilson Mirror ADL5310 Combination, Normalized to 10 mA Channel 1 Input Current, I<sub>IN1</sub>

#### **CHARACTERIZATION METHODS**

During the characterization of the ADL5310, the device was treated as a precision current-input logarithmic converter, because it is impractical to generate accurate photocurrents by illuminating a photodiode. The test currents were generated by using either a well calibrated current source, such as the Keithley 236, or a high value resistor from a voltage source to the input pin. Great care is needed when using very small input currents. For example, the triax output connection from the current generator was used with the guard tied to VSUM. The input trace on the PC board was guarded by connecting adjacent traces to VSUM.

These measures are needed to minimize the risk of leakage current paths. With 0.5 V as the nominal bias on the INP1 (INP2) pin, a leakage-path resistance of 1 G $\Omega$  to ground would subtract 0.5 nA from the input, which amounts to a -1.6 dB error for a 3 nA source current. Additionally, the very high sensitivity at the input pins and the long cables commonly needed during characterization allow 60 Hz and RF emissions to introduce substantial measurement errors. Careful guarding techniques are essential to reducing the pickup of these spurious signals.

Additional information, including test setups, can be found in the AD8305 and ADL5306 data sheets.

## **EVALUATION BOARD**

An evaluation board is available for the ADL5310 (Figure 40 shows the schematic). It can be configured for a wide variety of experiments. The gain of each buffer amp is factory-set to unity, providing a slope of 200 mV/dec, and the intercept is set to 300 pA. Table 4 describes the various configuration options.

**Table 4. Evaluation Board Configuration Options** 

| Component                                                                              | Function                                                                                                                                                                                                                                                                                                                                                                                           | Default Condition                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1                                                                                     | Supply Interface. Provides access to the Supply Pins VNEG, COMM, and VPOS.                                                                                                                                                                                                                                                                                                                         | P1 = installed                                                                                                                                                                                                                                                                                                                   |
| P2, R1, R3, R8, R9,<br>R17, R22, R25, R30                                              | Monitor Interface. By adding 0 $\Omega$ resistors to R1, R3, R8, R9, R17, R22, and R25, the VRDZ, VREF, VSUM, BIN1, BIN2, OUT1, and OUT2 pin voltages can be monitored using a high impedance probe. VBIAS allows for the external bias voltages to be applied to J1 and J2. If R30 = 0 $\Omega$ , VBIAS = VREF.                                                                                   | P2 = not installed<br>R1 = R3 = R8 = open (size 0402)<br>R9 = R17 = open (size 0402)<br>R22 = R25 = R30 = open (size 0402)                                                                                                                                                                                                       |
| R5, R6, R7, R16,<br>R18, R19, R20,<br>R21, R31, R32, C4,<br>C14, C15, C16,<br>C19, C20 | Buffer Amplifier/Output Interface. The logarithmic slopes of the ADL5310 can be altered using each buffer's gain-setting resistors, R5 and R6, and R18 and R19. R7, R16, R31, R32, C19, and C20 allow for variation in the buffer loading. R20, R21, C4, C14, C15, and C16 are provided for a variety of filtering applications.                                                                   | R5 = R19 = 0 $\Omega$ (size 0402)<br>R7 = R16 = 0 $\Omega$ (size 0402)<br>R20 = R21 = 0 $\Omega$ (size 0402)<br>R6 = R18 = open (size 0402)<br>R31 = R32 = open (size 0402)<br>C4 = C14 = open (size 0402)<br>C19 = C20 = open (size 0402)<br>C15 = C16 = open (size 0402)<br>LOG1 = OUT1 = installed<br>LOG2 = OUT2 = installed |
| R2, R28, R29                                                                           | Intercept Adjustment. The voltage dropped across Resistors R28 and R29 determines the intercept reference current for each log amp, nominally set to 3 $\mu$ A using a 665 k $\Omega$ 1% resistor. R2 can be used to adjust the output offset voltage at the LOG1 and LOG2 outputs.                                                                                                                | R28 = R29 = 665 k $\Omega$ (size 0402)<br>R2 = 0 $\Omega$ (size 0402)                                                                                                                                                                                                                                                            |
| R4, R10, R11, C2,<br>C3, C5, C6, C8, C9                                                | Supply Decoupling.                                                                                                                                                                                                                                                                                                                                                                                 | C2 = C5 = C9 = 100 pF (size 0402)<br>C3 = C6 = C8 = 0.01 $\mu$ F (size 0402)<br>R4 = R10 = R11 = 0 $\Omega$ (size 0402)                                                                                                                                                                                                          |
| C1, C7                                                                                 | Filtering VSUM.                                                                                                                                                                                                                                                                                                                                                                                    | $C1 = C7 = 0.01 \mu\text{F} \text{ (size 0402)}$                                                                                                                                                                                                                                                                                 |
| R12, R13, R14,<br>R15, C10, C11,<br>C12, C13                                           | Input Compensation. Provides essential HF compensation at the Input Pins INP1, INP2, IRF1, and IRF2.                                                                                                                                                                                                                                                                                               | R12 = R15 = 1 k $\Omega$ (size 0402)<br>R13 = R14 = 2 k $\Omega$ (size 0402)<br>C10 = C13 = 1 nF (size 0402)<br>C11 = C12 = 4.7 nF (size 0402)                                                                                                                                                                                   |
| IREF, INPT                                                                             | Input Interface. The test board is configured to accept current through the SMA connectors labeled INP1 and INP2. Through-holes are provided to connect photodiodes in place of the INP1 and INP2 SMAs for optical interfacing. By removing R28 (R29 for INP2), a second current can be applied to the IRF1 (IRF2 for INP2) input (also SMA) for evaluating the ADL5310 in log ratio applications. | IREF = INPT = installed                                                                                                                                                                                                                                                                                                          |
| J1, J2                                                                                 | SC-Style Photodiode. Provides for the direct mounting of SC-style photodiodes.                                                                                                                                                                                                                                                                                                                     | J1 = J2 = open                                                                                                                                                                                                                                                                                                                   |



Figure 40. Evaluation Board Schematic



Figure 41. Component-Side Layout



Figure 42. Component-Side Silkscreen

## **OUTLINE DIMENSIONS**



Figure 43. 24-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-24-10) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model             | Temperature Range | Package Description                           | Package Option |
|-------------------|-------------------|-----------------------------------------------|----------------|
| ADL5310ACPZ-REEL7 | -40°C to +85°C    | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-10       |
| ADL5310-EVALZ     |                   | Evaluation Board                              |                |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADL5310ACPZ-REEL7