SLLS268D - MARCH 1997 - REVISED JULY 2006

| <ul> <li>3:21 Data Channel Expansion at up to<br/>178.5 Mbytes/s Throughput</li> </ul>                                                                | DGG PACKAGE<br>(TOP VIEW) |                      |                                     |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|-------------------------------------|--|--|
| <ul> <li>Suited for SVGA, XGA, or SXGA Display<br/>Data Transmission From Controller to<br/>Display With Very Low EMI</li> </ul>                      | D17 [<br>D18 [<br>GND [   | 2 47                 | 3 V <sub>CC</sub><br>7 D16<br>6 D15 |  |  |
| <ul> <li>Three Data Channels and Clock<br/>Low-Voltage Differential Channels In and<br/>21 Data and Clock Low-Voltage TTL<br/>Channels Out</li> </ul> | D19 [<br>D20 [<br>NC [    | 4 45<br>5 44<br>6 43 | D14<br>GND<br>D13<br>D13            |  |  |
| <ul> <li>Operates From a Single 3.3-V Supply and<br/>250 mW (Typ)</li> </ul>                                                                          | AOM [                     | 8 41                 | D12                                 |  |  |
| • 5-V Tolerant SHTDN Input                                                                                                                            | 9                         |                      | D10                                 |  |  |
| <ul> <li>ESD Protection Exceeds 4 kV on Bus Pins</li> </ul>                                                                                           | 3                         |                      |                                     |  |  |
| <ul> <li>Packaged in Thin Shrink Small-Outline<br/>Package (TSSOP) With 20-Mil Terminal<br/>Pitch</li> </ul>                                          | LVDSGND [<br>A2M [        | 13 36<br>14 35       | 7 D9<br>6 V <sub>CC</sub><br>6 D8   |  |  |
| <ul> <li>Consumes Less Than 1 mW When Disabled</li> </ul>                                                                                             | A2P [<br>CLKINM [         |                      | ] D7<br>  ] D6                      |  |  |
| <ul> <li>Wide Phase-Lock Input Frequency Range<br/>31 MHz to 68 MHz</li> </ul>                                                                        | 9 9                       | 17 32                | GND<br>D5                           |  |  |
| <ul> <li>No External Components Required for PLL</li> </ul>                                                                                           | PLLGND                    | 19 30                | 0 <b>[</b> ] D4                     |  |  |
| Open-Circuit Receiver Fail-Safe Design                                                                                                                | PLLV <sub>CC</sub>        |                      | D3                                  |  |  |
| <ul> <li>Inputs Meet or Exceed the Requirements of<br/>ANSI EIA/TIA-644 Standard</li> </ul>                                                           | SHTDN [                   | 22 27                | 3 V <sub>CC</sub>                   |  |  |
| <ul> <li>Improved Replacement for the National ™<br/>DS90C562</li> </ul>                                                                              | 9                         |                      | 5 D1<br>5 GND                       |  |  |

#### description

#### NC - Not Connected

The SN75LVDS86 FlatLink receiver contains three serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, '83, '84, or '85, over four balanced-pair conductors, and expansion to 21 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at seven times (7×) the LVDS input clock (CLKIN) rate. The data is then unloaded to a 21-bit-wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop (PLL) clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN75LVDS86 presents valid data on the falling edge of the output clock (CLKOUT).

The SN75LVDS86 requires only four line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user. The only possible user intervention is the use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FlatLink is a trademark of Texas Instruments. All other trademarks are the property of their respective owners

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2006, Texas Instruments Incorporated

#### SLLS268D - MARCH 1997 - REVISED JULY 2006

The LVDS receivers of the SN75LVDS86 include an open-circuit fail-safe design, such that when the inputs are not connected to an LVDS driver, the receiver outputs go to a low level. This occurs even when the line is differentially terminated at the receiver inputs.

The SN75LVDS86 is characterized for operation over ambient free-air temperatures of 0°C to 70°C.

#### functional block diagram





SLLS268D - MARCH 1997 - REVISED JULY 2006



Figure 1. SN75LVDS86 Load and Shift Timing Sequences

#### equivalent input and output schematic diagrams





#### SLLS268D - MARCH 1997 - REVISED JULY 2006

| absolute maximum ratings over operating            | free-air temperature range | (unless otherwise noted) <sup>T</sup> |
|----------------------------------------------------|----------------------------|---------------------------------------|
| Supply voltage range, V <sub>CC</sub> (see Note 1) |                            | –0.5 V to 4 V                         |

| Output voltage range, V <sub>O</sub> (Dxx terminals) | –0.5 V to V <sub>CC</sub> + 0.5 V |
|------------------------------------------------------|-----------------------------------|
| Input voltage range, VI: Any terminal except SHTDN   | –0.5 V to V <sub>CC</sub> + 0.5 V |
| SHTDN                                                | –0.5 V to 5.5 V                   |
| Continuous total power dissipation                   | See Dissipation Rating Table      |
| Storage temperature range, T <sub>stg</sub>          | –65°C to 150°C                    |
| Lead temperature 1,6 mm (1/16 in) from case for 10 s |                                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND, unless otherwise noted.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|------------------------------------|-------------------------------------------------------------|---------------------------------------|
| DGG     | 1316 mW                            | 13.1 mW/°C                                                  | 726 mW                                |

<sup>‡</sup>This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.

### recommended operating conditions (see Figure 2)

|                                                                 | MIN                  | NOM | MAX                      | UNIT |
|-----------------------------------------------------------------|----------------------|-----|--------------------------|------|
| Supply voltage, V <sub>CC</sub>                                 | 3                    | 3.3 | 3.6                      | V    |
| High-level input voltage, VIH (SHTDN)                           | 2                    |     |                          | V    |
| Low-level input voltage, VIL (SHTDN)                            |                      |     | 0.8                      | V    |
| Differential input voltage,  VID                                | 0.1                  |     | 0.6                      | V    |
| Common-mode input voltage, $V_{IC}$ (see Figure 2 and Figure 3) | $\frac{ V_{ID} }{2}$ | 2   | $4 - \frac{ V_{ D} }{2}$ | V    |
|                                                                 |                      | N   | VCC - 0.8                |      |
| Operating free-air temperature, T <sub>A</sub>                  | 0                    |     | 70                       | °C   |

#### timing requirements

|                  |                                  | MIN  | NOM            | MAX  | UNIT |
|------------------|----------------------------------|------|----------------|------|------|
| t <sub>C</sub>   | Cycle time, input clock§         | 14.7 | t <sub>c</sub> | 32.4 | ns   |
| t <sub>su1</sub> | Setup time, input (see Figure 7) | 600  |                |      | ps   |
| <sup>t</sup> h1  | Hold time, input (see Figure 7)  | 600  |                |      | ps   |

 $\$  Parameter  $t_{C}$  is defined as the mean duration of a minimum of 32 000 clock cycles.



SLLS268D - MARCH 1997 - REVISED JULY 2006

|                 | PARAMETER                                                      | TEST CONDITIONS                                                                                      | MIN  | TYP† | MAX  | UNIT |
|-----------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| VIT+            | Positive-going differential input threshold voltage            |                                                                                                      |      |      | 100  | mV   |
| VIT-            | Negative-going differential input threshold voltage $\ddagger$ |                                                                                                      | -100 |      |      | mV   |
| Vон             | High-level output voltage                                      | I <sub>OH</sub> = -4 mA                                                                              | 2.4  |      |      | V    |
|                 | Low-level output voltage                                       | I <sub>OL</sub> = 4 mA                                                                               |      |      | 0.4  | V    |
|                 |                                                                | Disabled, All inputs open                                                                            |      |      | 280  | μΑ   |
|                 |                                                                | Enabled, AnP = 1 V,<br>AnM = 1.4 V, $t_c = 15.38$ ns                                                 |      | 58   | 3 72 |      |
| ICC             | Quiescent current (average)                                    | Enabled,<br>$C_L = 8 \text{ pF}$ ,<br>Grayscale pattern (see Figure 4),<br>$t_c = 15.38 \text{ ns}$  |      | 69   |      | mA   |
|                 |                                                                | Enabled,<br>$C_L = 8 \text{ pF}$ ,<br>Worst-case pattern (see Figure 5),<br>$t_C = 15.38 \text{ ns}$ |      | 94   |      |      |
| IIН             | High-level input current (SHTDN)                               | V <sub>IH</sub> = V <sub>CC</sub>                                                                    |      |      | ±20  | μΑ   |
| ۱ <sub>IL</sub> | Low-level input current (SHTDN)                                | $V_{IL} = 0 V$                                                                                       |      |      | ±20  | μΑ   |
| I               | Input current (LVDS input terminals A and CLKIN)               | $0 \le V_I \le 2.4 V$                                                                                |      |      | ±20  | μΑ   |
| loz             | High-impedance output current                                  | $V_{O} = 0 \text{ or } V_{CC}$                                                                       |      |      | ±10  | μΑ   |

### electrical characteristics over recommended operating conditions (unless otherwise noted)

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

<sup>‡</sup>The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet for the negative-going input voltage threshold only.

#### switching characteristics over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                | TEST CONDITIONS                                                               | MIN | TYP†                | MAX | UNIT |
|--------------------|----------------------------------------------------------|-------------------------------------------------------------------------------|-----|---------------------|-----|------|
| t <sub>su2</sub>   | Set up time, D0–D20 valid to CLKOUT $\downarrow$         | C <sub>L</sub> = 8 pF, See Figure 6                                           | 5   |                     |     | ns   |
| t <sub>h2</sub>    | Hold time, CLKOUT $\downarrow$ to D0–D20 valid           | C <sub>L</sub> = 8 pF, See Figure 6                                           | 5   |                     |     | ns   |
| <sup>t</sup> RSKM  | Receiver input skew margin§ (see Figure 7)               | t <sub>C</sub> = 15.38 ns (±0.2%),<br> Input clock jitter  < 50 ps¶           | 490 |                     |     | ps   |
| td                 | Delay time, CLKIN↑ to CLKOUT↓<br>(see Figure 7)          | $t_{C}$ = 15.38 ns (±0.2%), C <sub>L</sub> = 8 pF                             |     | 3.7                 |     | ns   |
| Δt <sub>c(o)</sub> | Cycle time, change in output clock period#               | t <sub>C</sub> = 15.38 + 0.75 sin (2 $\pi$ 500E3t) ± 0.05 ns,<br>See Figure 8 |     | ±80                 |     | ps   |
| 0(0)               |                                                          | $t_{C}$ = 15.38 + 0.75 sin (2 $\pi$ 3E6t) $\pm$ 0.05 ns, See Figure 8         |     | ±300                |     | ·    |
| t <sub>en</sub>    | Enable time, SHTDN↑ to Dn valid                          | See Figure 9                                                                  |     | 1                   |     | ms   |
| <sup>t</sup> dis   | Disable time, $\overline{SHTDN}\downarrow$ to off state  | See Figure 10                                                                 |     | 400                 |     | ns   |
| tt                 | Transition time, output (10% to 90% $t_{f}$ or $t_{f}$ ) | C <sub>L</sub> = 8 pF                                                         |     | 3                   |     | ns   |
| tw                 | Pulse duration, output clock                             |                                                                               |     | 0.43 t <sub>C</sub> |     | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C.

§ The parameter  $t_{(RSKM)}$  is the timing margin available to the transmitter and interconnection skews and clock jitter. It is defined by  $\frac{t_c}{14} - t_{su1}/t_{h1}$ . ¶ [Input clock jitter] is the magnitude of the change in input clock period.

 $^{\#}\Delta t_{C(0)}$  is the change in the output clock period from one cycle to the next cycle observed over 15000 cycles.



SLLS268D - MARCH 1997 - REVISED JULY 2006









Figure 3. Common-Mode Input Voltage Vs Differential Input Voltage and  $V_{CC}$ 



SLLS268D - MARCH 1997 - REVISED JULY 2006

| PARAMETER MEASUREMENT INFORMATION   |
|-------------------------------------|
|                                     |
| D0, D6, D12                         |
| D1, D7, D13                         |
| D2, D8, D14                         |
| D3, D9, D15                         |
| D18, D19, D20                       |
| All Others                          |
| Figure 4. 16-Grayscale Test Pattern |
|                                     |
| Even Dn                             |
| Odd Dn                              |

NOTE B: The worst-case test pattern produces nearly the maximum switching frequency for all of the LVTTL outputs.

Figure 5. Worst-Case Test Pattern



Figure 6. Setup and Hold Time



SLLS268D - MARCH 1997 - REVISED JULY 2006



#### PARAMETER MEASUREMENT INFORMATION



#### Figure 7. Receiver Input Skew Margin, Setup/Hold Time, and Delay Timing



SLLS268D - MARCH 1997 - REVISED JULY 2006





SLLS268D – MARCH 1997 – REVISED JULY 2006













SLLS268D - MARCH 1997 - REVISED JULY 2006



### **APPLICATION INFORMATION**

NOTES: A. The four 100- $\Omega$  terminating resistors are recommended to be 0603 types. B. NA – not applicable, these unused inputs should be left open.

#### Figure 13. 18-Bit Color Host to Flat Panel Display Application



SLLS268D - MARCH 1997 - REVISED JULY 2006



**APPLICATION INFORMATION** 

NOTES: A. The four  $100-\Omega$  terminating resistors are recommended to be 0603 types.

B. NA - not applicable, these unused inputs should be left open.

#### Figure 14. 24-Bit Color Host to 18-Bit Color LCD Panel Display Application<sup>†</sup>

<sup>†</sup> See the *FlatLink*<sup>™</sup> *Designer's Guide* (SLLA012) for more application information.





10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN75LVDS86DGG    | ACTIVE        | TSSOP        | DGG                | 48   | 40             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | 0 to 70      | SN75LVDS86              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# **DGG0048A**

# DGG0048A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0048A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate

design recommendations. 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated