

## EMIF02-1003M6

# 2 line IPAD™, EMI filter and ESD protection in Micro QFN package

### **Features**

- Dual line EMI symmetrical (I/O) low-pass filter
- High efficiency in EMI filtering
- Very low PCB space consumption: 1.0 mm x 1.45 mm
- Very thin package: 0.6 mm max
- High efficiency in ESD suppression (IEC 61000-4-2 level 4).
- High reliability offered by monolithic integration
- High reduction of parasitic elements through integration and wafer level packaging.
- Lead free package
- Easy layout and flexibility due to single line topology
- Low capacitance

### Complies with following standards

- IEC 61000-4-2 level 4, input and output pins
  - 15 kV (air discharge)
  - 8 kV (contact discharge)
- MIL STD 883G Method 3015-7 Class 3B (all pins)

## **Applications**

Where EMI filtering in ESD sensitive equipment is required:

- Keyboard for mobile phones
- Computers and printers
- Communication systems
- MCU Boards

## Description

The EMIF02-1003M6 is a 2 line highly integrated device designed to suppress EMI/RFI noise in all systems exposed to electromagnetic interference.

This filter includes ESD protection circuitry, which prevents damage to the application when subjected to ESD surges up to 15 kV on all pins.



Figure 1. Pin configuration (top view)



Figure 2. Basic cell configuration



TM: IPAD is a trademark of STMicroelectronics

October 2007 Rev 1 1/10

Characteristics EMIF02-1003M6

# 1 Characteristics

Table 1. Absolute ratings (limiting values at T<sub>amb</sub> = 25 °C unless otherwise specified)

| Symbol           | Parameter                                                                                                                               | Value       | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| $V_{PP}$         | ESD discharge IEC61000-4-2 air discharge on input and output pins ESD discharge IEC61000-4-2 contact discharge on input and output pins | 15<br>8     | kV   |
| Tj               | Junction temperature                                                                                                                    | 125         | °C   |
| T <sub>op</sub>  | Operating temperature range                                                                                                             | -40 to + 85 | °C   |
| T <sub>stq</sub> | Storage temperature range                                                                                                               | -55 to +150 | °C   |

Table 2. Electrical characteristics ( $T_{amb} = 25$  °C)

| Table 2.          | Electrical characteristics (Tamb = 25°C                                  | ,    |                                                |                  |      |
|-------------------|--------------------------------------------------------------------------|------|------------------------------------------------|------------------|------|
| Symbol            | Parameter                                                                |      | I A                                            |                  |      |
| V <sub>BR</sub>   | Breakdown voltage                                                        |      | I <sub>F</sub>                                 |                  |      |
| I <sub>RM</sub>   | Leakage current @ V <sub>RM</sub>                                        |      |                                                |                  |      |
| V <sub>RM</sub>   | Stand-off voltage                                                        |      | VBR                                            | V                |      |
| V <sub>CL</sub>   | Clamping voltage                                                         |      | V <sub>CL</sub> V <sub>RM</sub> I <sub>F</sub> | J V <sup>F</sup> | → V  |
| R <sub>d</sub>    | Dynamic resistance                                                       |      | I <sub>F</sub>                                 | ı                |      |
| I <sub>PP</sub>   | Peak pulse current                                                       |      |                                                |                  |      |
| R <sub>I/O</sub>  | Series resistance between Input & Output                                 |      | ]IF                                            | P                |      |
| C <sub>line</sub> | Input capacitance per line                                               |      | 1                                              |                  |      |
| Symbol            | Test conditions                                                          | Min. | Тур.                                           | Max.             | Unit |
| V <sub>BR</sub>   | I <sub>R</sub> = 1 mA                                                    | 5    | 6.5                                            | 8                | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 3 V per line                                           |      |                                                | 100              | nA   |
| R <sub>I/O</sub>  | Tolerance ± 10%                                                          |      | 100                                            |                  | Ω    |
| C <sub>line</sub> | V <sub>R</sub> = 0 V <sub>DC</sub> , V <sub>OSC</sub> = 30 mV, F = 1 MHz |      | 30                                             | 39               | pF   |
| S21               | F = 900 MHz                                                              |      |                                                | -26              | dB   |

EMIF02-1003M6 Characteristics

Figure 3. S21(db) attenuation measurement Figure 4. Analog cross talk measurements  $(V_{bias} = 0 \ V)$ 



Figure 5. ESD response to IEC 61000-4-2 (+15 kV air discharge) on one input and on one output

Figure 6. ESD response to IEC 61000-4-2 (- 15 kV air discharge) on one input and on one output



Figure 7. Line capacitance versus reverse voltage applied (typical value)



#### **Application schematic** 2

Figure 8. **Application schematic** 



### Ordering information scheme 3

Figure 9. **Ordering information scheme** 



EMIF02-1003M6 Package information

## 4 Package information

### Epoxy meets UL94, V0

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

Table 3. Micro QFN 1.45 x 1.00 6L dimensions



|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| Α    | 0.50        | 0.55 | 0.60 | 0.020  | 0.022 | 0.024 |  |
| A1   | 0.00        | 0.02 | 0.05 | 0.000  | 0.001 | 0.002 |  |
| b    | 0.18        | 0.25 | 0.30 | 0.007  | 0.010 | 0.012 |  |
| D    |             | 1.45 |      |        | 0.057 |       |  |
| Е    |             | 1.00 |      |        | 0.039 |       |  |
| е    |             | 0.50 |      |        | 0.020 |       |  |
| K    | 0.20        |      |      | 0.008  |       |       |  |
| L    | 0.30        | 0.35 | 0.40 | 0.012  | 0.014 | 0.016 |  |

Figure 10. Footprint in mm [inches]



Figure 11. Marking

Dot: Pin 1 Identification

XX = Marking

Package information EMIF02-1003M6



Figure 12. Tape and reel specification

Note:

Product marking may be rotated by 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

## 5 Recommendation on PCB assembly

## 5.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a) Stencil Opening Dimensions: L (Length), W (Width), T (Thickness).

Figure 13. Stencil opening dimensions



b) General Design Rule

Aspect Ratio = 
$$\frac{W}{T} \ge 1.5$$

Aspect Area = 
$$\frac{L \times W}{2T(L+W)} \ge 0.66$$

- 2. Reference design
  - a) Stencil opening thickness: 100 µm
  - b) Stencil opening for central exposed pad: Opening to footprint ratio is 50%.
  - c) Stencil opening for leads: Opening to footprint ratio is 90%.

### 5.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed
- Solder paste with fine particles: powder particle size is 20-45 μm.

57

#### 5.3 **Placement**

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of + 0.05 mm is recommended.
- 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 5.4 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open
- 2. The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.

#### 5.5 Reflow profile



Note: Minimize air convection currents in the reflow oven to avoid component movement.

# 6 Ordering information

Table 4. Ordering information

| F  | Part number  | Marking          | Package   | Weight | Base qty | Delivery mode      |
|----|--------------|------------------|-----------|--------|----------|--------------------|
| ΕN | /IF02-1003M6 | F <sup>(1)</sup> | Micro QFN | 2.2 mg | 3000     | Tape and reel (7") |

<sup>1.</sup> The marking can be rotated by  $90^{\circ}$  to differentiate assembly location

# 7 Revision history

Table 5. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 07-Oct-2007 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

577