**Product data sheet** 

## 1. General description

The 74HC75 is a quad bistable transparent latch with complementary outputs. Two latches are simultaneously controlled by one of two active HIGH enable inputs (LE12 and LE34). When LEnn is HIGH, the data enters the latches and appears at the nQ outputs. The nQ outputs follow the data inputs (nD) as long as LEnn is HIGH (transparent). The data on the nD inputs one set-up time prior to the HIGH-to-LOW transition of the LEnn will be stored in the latches. The latched outputs remain stable as long as the LEnn is LOW. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of  $V_{\rm CC}$ .

### 2. Features and benefits

- Wide supply voltage range from 2.0 V to 6.0 V
- CMOS low power dissipation
- · High noise immunity
- Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
- Complies with JEDEC standards:
  - JESD8C (2.7 V to 3.6 V)
  - JESD7A (2.0 V to 6.0 V)
- Complementary Q and Q outputs
- V<sub>CC</sub> and GND on the center pins
- CMOS input levels
- · ESD protection:
  - HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
  - CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C.

# 3. Ordering information

**Table 1. Ordering information** 

| Type number | Package           |         |                                                                        |          |  |  |  |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|
|             | Temperature range | Name    | Description                                                            | Version  |  |  |  |
| 74HC75D     | -40 °C to +125 °C | SO16    | plastic small outline package; 16 leads;<br>body width 3.9 mm          | SOT109-1 |  |  |  |
| 74HC75PW    | -40 °C to +125 °C | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |  |  |  |



### Quad bistable transparent latch

# 4. Functional diagram



2/16

**Product data sheet** 

Quad bistable transparent latch

# 5. Pinning information

### 5.1. Pinning



## 5.2. Pin description

Table 2. Pin description

| Table 2.1 in description                                              |               |                                                      |  |  |  |  |  |
|-----------------------------------------------------------------------|---------------|------------------------------------------------------|--|--|--|--|--|
| Symbol                                                                | Pin           | Description                                          |  |  |  |  |  |
| $1\overline{Q}$ , $2\overline{Q}$ , $3\overline{Q}$ , $4\overline{Q}$ | 1, 14, 11, 8  | complementary latch output                           |  |  |  |  |  |
| 1D, 2D, 3D, 4D                                                        | 2, 3, 6, 7    | data input                                           |  |  |  |  |  |
| LE34                                                                  | 4             | latch enable input for latches 3 and 4 (active HIGH) |  |  |  |  |  |
| V <sub>CC</sub>                                                       | 5             | positive supply voltage                              |  |  |  |  |  |
| GND                                                                   | 12            | ground (0 V)                                         |  |  |  |  |  |
| LE12                                                                  | 13            | latch enable input for latches 1 and 2 (active HIGH) |  |  |  |  |  |
| 1Q, 2Q, 3Q, 4Q                                                        | 16, 15, 10, 9 | latch output                                         |  |  |  |  |  |
|                                                                       |               |                                                      |  |  |  |  |  |

# 6. Function description

#### Table 3. Function table

H = HIGH voltage level; L = LOW voltage level; X = don't care;

q = lower case letters indicate the state of the referenced output one set-up time prior to the HIGH-to-LOW LEnn transition.

| Operating mode | Input |    | Output |    |  |
|----------------|-------|----|--------|----|--|
|                | LEnn  | nD | nQ     | nQ |  |
| Data enabled   | Н     | L  | L      | Н  |  |
|                | Н     | Н  | Н      | L  |  |
| Data latched   | L     | X  | q      | q  |  |

#### Quad bistable transparent latch

# 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                               | Min  | Max  | Unit |
|------------------|-------------------------|--------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                          | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ [1]              | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ [1]              | -    | ±20  | mA   |
| Io               | output current          | $V_{O} = -0.5 \text{ V to } V_{CC} + 0.5 \text{ V}$                      | -    | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                          | -    | 50   | mA   |
| I <sub>GND</sub> | ground current          |                                                                          | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                          | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ [2] | -    | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions              | Min | Тур  | Max             | Unit |
|------------------|-------------------------------------|-------------------------|-----|------|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      |                         | 2.0 | 5.0  | 6.0             | V    |
| VI               | input voltage                       |                         | 0   | -    | V <sub>CC</sub> | V    |
| V <sub>O</sub>   | output voltage                      |                         | 0   | -    | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                         | -40 | -    | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 2.0 V | -   | -    | 625             | ns/V |
|                  |                                     | V <sub>CC</sub> = 4.5 V | -   | 1.67 | 139             | ns/V |
|                  |                                     | V <sub>CC</sub> = 6.0 V | -   | -    | 83              | ns/V |

## 9. Static characteristics

#### **Table 6. Static characteristics**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                | Conditions              | Min  | Тур | Max  | Unit |  |  |  |  |  |
|----------------------|--------------------------|-------------------------|------|-----|------|------|--|--|--|--|--|
| T <sub>amb</sub> = 2 | T <sub>amb</sub> = 25 °C |                         |      |     |      |      |  |  |  |  |  |
| V <sub>IH</sub>      | HIGH-level input voltage | V <sub>CC</sub> = 2.0 V | 1.5  | 1.2 | -    | V    |  |  |  |  |  |
|                      |                          | V <sub>CC</sub> = 4.5 V | 3.15 | 2.4 | -    | V    |  |  |  |  |  |
|                      |                          | V <sub>CC</sub> = 6.0 V | 4.2  | 3.2 | -    | V    |  |  |  |  |  |
| V <sub>IL</sub>      | LOW-level input voltage  | V <sub>CC</sub> = 2.0 V | -    | 0.8 | 0.5  | V    |  |  |  |  |  |
|                      |                          | V <sub>CC</sub> = 4.5 V | -    | 2.1 | 1.35 | V    |  |  |  |  |  |
|                      |                          | V <sub>CC</sub> = 6.0 V | -    | 2.8 | 1.8  | V    |  |  |  |  |  |

<sup>[2]</sup> For SOT109-1 (SO16) package: P<sub>tot</sub> derates linearly with 12.4 mW/K above 110 °C. For SOT403-1 (TSSOP16) package: P<sub>tot</sub> derates linearly with 8.5 mW/K above 91 °C.

## **Quad bistable transparent latch**

| Symbol               | Parameter                 | Conditions                                           | Min  | Тур  | Max  | Unit |
|----------------------|---------------------------|------------------------------------------------------|------|------|------|------|
| V <sub>OH</sub>      | HIGH-level output voltage | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>  |      |      |      |      |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 2.0 V     | 1.9  | 2.0  | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 4.5 V     | 4.4  | 4.5  | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 6.0 V     | 5.9  | 6.0  | -    | V    |
|                      |                           | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 4.5 V      | 3.98 | 4.32 | -    | V    |
|                      |                           | $I_{O}$ = -5.2 mA; $V_{CC}$ = 6.0 V                  | 5.48 | 5.81 | -    | V    |
| V <sub>OL</sub>      | LOW-level output voltage  | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>  |      |      |      |      |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 2.0 V      | -    | 0    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 4.5 V      | -    | 0    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 6.0 V      | -    | 0    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 4.5 V       | -    | 0.15 | 0.26 | V    |
|                      |                           | I <sub>O</sub> = 5.2 mA; V <sub>CC</sub> = 6.0 V     | -    | 0.16 | 0.26 | V    |
| l <sub>l</sub>       | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$      | -    | -    | ±0.1 | μA   |
| I <sub>CC</sub>      | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 6.0$ V | -    | -    | 8.0  | μΑ   |
| Cı                   | input capacitance         |                                                      | -    | 3.5  | -    | pF   |
| T <sub>amb</sub> = - | 40 °C to +85 °C           |                                                      | 1    | •    |      |      |
| V <sub>IH</sub>      | HIGH-level input voltage  | V <sub>CC</sub> = 2.0 V                              | 1.5  | -    | -    | V    |
| VIН                  |                           | V <sub>CC</sub> = 4.5 V                              | 3.15 | -    | -    | V    |
|                      |                           | V <sub>CC</sub> = 6.0 V                              | 4.2  | -    | -    | V    |
| V <sub>IL</sub>      | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                              | -    | -    | 0.5  | V    |
|                      |                           | V <sub>CC</sub> = 4.5 V                              | -    | -    | 1.35 | V    |
|                      |                           | V <sub>CC</sub> = 6.0 V                              | -    | -    | 1.8  | V    |
| V <sub>OH</sub>      | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                           |      |      |      |      |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 2.0 V     | 1.9  | -    | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 4.5 V     | 4.4  | -    | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 6.0 V     | 5.9  | -    | -    | V    |
|                      |                           | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 4.5 V      | 3.84 | -    | -    | V    |
|                      |                           | $I_{O}$ = -5.2 mA; $V_{CC}$ = 6.0 V                  | 5.34 | -    | -    | V    |
| V <sub>OL</sub>      | LOW-level output voltage  | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>  |      |      |      |      |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 2.0 V      | -    | -    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 4.5 V      | -    | -    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 6.0 V      | -    | -    | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 4.5 V       | -    | -    | 0.33 | V    |
|                      |                           | I <sub>O</sub> = 5.2 mA; V <sub>CC</sub> = 6.0 V     | -    | -    | 0.33 | V    |
| I <sub>I</sub>       | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$      | -    | -    | ±1.0 | μΑ   |
| I <sub>CC</sub>      | supply current            | $V_1 = V_{CC}$ or GND; $I_0 = 0$ A; $V_{CC} = 6.0$ V | -    | -    | 80   | μA   |

# Quad bistable transparent latch

| Symbol               | Parameter                 | Conditions                                           | Min  | Тур | Max  | Unit |
|----------------------|---------------------------|------------------------------------------------------|------|-----|------|------|
| T <sub>amb</sub> = - | 40 °C to +125 °C          |                                                      |      |     |      | '    |
| V <sub>IH</sub>      | HIGH-level input voltage  | V <sub>CC</sub> = 2.0 V                              | 1.5  | -   | -    | V    |
|                      |                           | V <sub>CC</sub> = 4.5 V                              | 3.15 | -   | -    | V    |
|                      |                           | V <sub>CC</sub> = 6.0 V                              | 4.2  | -   | -    | V    |
| V <sub>IL</sub>      | LOW-level input voltage   | V <sub>CC</sub> = 2.0 V                              | -    | -   | 0.5  | V    |
|                      |                           | V <sub>CC</sub> = 4.5 V                              | -    | -   | 1.35 | V    |
|                      |                           | V <sub>CC</sub> = 6.0 V                              | -    | -   | 1.8  | V    |
| V <sub>OH</sub>      | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                           |      | -   |      |      |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 2.0 V     | 1.9  | -   | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 4.5 V     | 4.4  | -   | -    | V    |
|                      |                           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 6.0 V     | 5.9  | -   | -    | V    |
|                      |                           | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 4.5 V      | 3.7  | -   | -    | V    |
|                      |                           | $I_{O}$ = -5.2 mA; $V_{CC}$ = 6.0 V                  | 5.2  | -   | -    | V    |
| V <sub>OL</sub>      | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                           |      | -   |      |      |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 2.0 V      | -    | -   | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 4.5 V      | -    | -   | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 6.0 V      | -    | -   | 0.1  | V    |
|                      |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 4.5 V       | -    | -   | 0.4  | V    |
|                      |                           | I <sub>O</sub> = 5.2 mA; V <sub>CC</sub> = 6.0 V     | -    | -   | 0.4  | V    |
| l <sub>l</sub>       | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$      | -    | -   | ±1.0 | μΑ   |
| I <sub>CC</sub>      | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 6.0$ V | -    | -   | 160  | μΑ   |

### Quad bistable transparent latch

# 10. Dynamic characteristics

**Table 7. Dynamic characteristics** 

GND = 0 V;  $t_r = t_f = 6$  ns;  $C_L = 50$  pF; unless otherwise specified, for test circuit see Fig. 9.

| Symbol               | Parameter                     | Conditions                                         |     | Min | Тур | Max | Unit |
|----------------------|-------------------------------|----------------------------------------------------|-----|-----|-----|-----|------|
| T <sub>amb</sub> = 2 | 25 °C                         |                                                    |     |     |     |     |      |
| t <sub>pd</sub>      | propagation delay             | nD to nQ; see Fig. 5                               | [1] |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | -   | 33  | 110 | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | -   | 12  | 22  | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | -   | 10  | 19  | ns   |
|                      |                               | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF    |     | -   | 11  | -   | ns   |
|                      |                               | nD to nQ; see Fig. 6                               | [1] |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | -   | 39  | 120 | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | -   | 14  | 24  | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | -   | 11  | 20  | ns   |
|                      |                               | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF    |     | -   | 11  | -   | ns   |
|                      |                               | LEnn to nQ; see Fig. 8                             | [1] |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | -   | 33  | 120 | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | -   | 12  | 24  | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | -   | 10  | 20  | ns   |
|                      |                               | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF    |     | -   | 11  | -   | ns   |
|                      |                               | LEnn to nQ; see Fig. 8                             | [1] |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | -   | 39  | 125 | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | -   | 14  | 25  | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | -   | 11  | 21  | ns   |
|                      |                               | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF    |     | -   | 11  | -   | ns   |
| t <sub>t</sub>       | transition time               | nQ, nQ; see Fig. 5 and Fig. 6                      | [2] |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | -   | 19  | 75  | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | -   | 7   | 15  | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | -   | 6   | 13  | ns   |
| t <sub>W</sub>       | pulse width                   | LEnn HIGH; see Fig. 8                              |     |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | 80  | 17  | -   | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | 16  | 6   | -   | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | 14  | 5   | -   | ns   |
| t <sub>su</sub>      | set-up time                   | nD to LEnn; see Fig. 7                             |     |     |     |     |      |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | 60  | 14  | -   | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | 12  | 5   | -   | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | 10  | 4   | -   | ns   |
| t <sub>h</sub>       | hold time                     | nD to LEnn; see Fig. 7                             |     |     |     |     | 1    |
|                      |                               | V <sub>CC</sub> = 2.0 V                            |     | 3   | -8  | -   | ns   |
|                      |                               | V <sub>CC</sub> = 4.5 V                            |     | 3   | -3  | -   | ns   |
|                      |                               | V <sub>CC</sub> = 6.0 V                            |     | 3   | -2  | -   | ns   |
| C <sub>PD</sub>      | power dissipation capacitance | per latch; V <sub>I</sub> = GND to V <sub>CC</sub> | [3] | -   | 42  | -   | pF   |

# Quad bistable transparent latch

| Symbol               | Parameter         | Conditions                    |     | Min | Тур | Max | Unit |
|----------------------|-------------------|-------------------------------|-----|-----|-----|-----|------|
| T <sub>amb</sub> = - | 40 °C to +85 °C   |                               |     |     |     |     |      |
| t <sub>pd</sub>      | propagation delay | nD to nQ; see Fig. 5          | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 140 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 28  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 24  | ns   |
|                      |                   | nD to nQ; see Fig. 6          | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 150 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 30  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 26  | ns   |
|                      |                   | LEnn to nQ; see Fig. 8        | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 150 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 30  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 26  | ns   |
|                      |                   | LEnn to nQ; see Fig. 8        | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 155 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 31  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 26  | ns   |
| t <sub>t</sub>       | transition time   | nQ, nQ; see Fig. 5 and Fig. 6 | [2] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 95  | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 19  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 16  | ns   |
| t <sub>W</sub>       | pulse width       | LEnn HIGH; see Fig. 8         |     |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 100 | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 20  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 17  | -   | -   | ns   |
| t <sub>su</sub>      | set-up time       | nD to LEnn; see Fig. 7        |     |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 75  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 15  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 13  | -   | -   | ns   |
| t <sub>h</sub>       | hold time         | nD to LEnn; see Fig. 7        |     |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 3   | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 3   | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 3   | -   | -   | ns   |

### Quad bistable transparent latch

| Symbol               | Parameter         | Conditions                    |     | Min | Тур | Max | Unit |
|----------------------|-------------------|-------------------------------|-----|-----|-----|-----|------|
| T <sub>amb</sub> = - | 40 °C to +125 °C  |                               | ·   |     |     |     |      |
| t <sub>pd</sub>      | propagation delay | nD to nQ; see Fig. 5          | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 165 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 33  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 28  | ns   |
|                      |                   | nD to nQ; see Fig. 6          | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 180 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 36  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 31  | ns   |
|                      |                   | LEnn to nQ; see Fig. 8        | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 180 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 36  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 31  | ns   |
|                      |                   | LEnn to nQ; see Fig. 8        | [1] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 190 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 38  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 32  | ns   |
| t <sub>t</sub>       | transition time   | nQ, nQ; see Fig. 5 and Fig. 6 | [2] |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | -   | -   | 110 | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | -   | -   | 22  | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | -   | -   | 19  | ns   |
| t <sub>W</sub>       | pulse width       | LEnn HIGH; see Fig. 8         |     |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 120 | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 24  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 20  | -   | -   | ns   |
| t <sub>su</sub>      | set-up time       | nD to LEnn; see Fig. 7        |     |     |     |     |      |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 90  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 18  | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 15  | -   | -   | ns   |
| t <sub>h</sub>       | hold time         | nD to LEnn; see Fig. 7        |     |     |     |     | 1    |
|                      |                   | V <sub>CC</sub> = 2.0 V       |     | 3   | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 4.5 V       |     | 3   | -   | -   | ns   |
|                      |                   | V <sub>CC</sub> = 6.0 V       |     | 3   | -   | -   | ns   |

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs.}$ 

#### Quad bistable transparent latch

### 10.1. Waveforms and test circuit



 $V_M = 0.5 \times V_I$ 

Fig. 5. Waveforms showing the data input (nD) to output (nQ) propagation delays and the output transition times



 $V_M = 0.5 \times V_I$ 

Fig. 6. Waveforms showing the data input (nD) to output  $(n\overline{Q})$  propagation delays and the output transition times



The shaded areas indicate when the input is permitted to change for predictable output performance.

 $V_M = 0.5 \times V_I$ 

Fig. 7. Waveforms showing the data set-up and hold times for nD input to LEnn input

#### **Quad bistable transparent latch**



Fig. 8. Waveforms showing the latch enable input (LEnn) pulse width, the latch enable input to outputs (nQ, n $\overline{Q}$ ) propagation delays and the output transition times



Test data is given in Table 8

Definitions for test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator;

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

Fig. 9. Test circuit for measuring switching times

Table 8. Test data

| Supply          | Input           |                                 | Load  |
|-----------------|-----------------|---------------------------------|-------|
| V <sub>CC</sub> | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> | CL    |
| 2.0 V           | V <sub>CC</sub> | 6 ns                            | 50 pF |
| 4.5 V           | V <sub>CC</sub> | 6 ns                            | 50 pF |
| 6.0 V           | V <sub>CC</sub> | 6 ns                            | 50 pF |
| 5.0 V           | V <sub>CC</sub> | 6 ns                            | 15 pF |

#### Quad bistable transparent latch

# 11. Package outline



Fig. 10. Package outline SOT109-1 (SO16)

#### Quad bistable transparent latch



Fig. 11. Package outline SOT403-1 (TSSOP16)

### Quad bistable transparent latch

# 12. Abbreviations

#### **Table 9. Abbreviations**

| Acronym | Abbreviation                                   |
|---------|------------------------------------------------|
| CDM     | Charged Device Model                           |
| CMOS    | Complementary Metal Oxide Semiconductor        |
| DUT     | Device Under Test                              |
| ESD     | ElectroStatic Discharge                        |
| HBM     | Human Body Model                               |
| LSTTL   | Low-power Schottky Transistor-Transistor Logic |

# 13. Revision history

## Table 10. Revision history

| Document ID        | Release date                                                                                                                                                                                                                                    | Data sheet status     | Change notice | Supersedes         |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|--------------------|--|
| 74HC75 v.6         | 20240117                                                                                                                                                                                                                                        | Product data sheet    | -             | 74HC75 v.5         |  |
| Modifications:     | <ul> <li><u>Section 2</u>: ESD specification updated according to the latest JEDEC standard.</li> <li><u>Fig. 10</u>, <u>Fig. 11</u>: Aligned SO and TSSOP package outline drawings to JEDEC MS-012 and MO-153</li> </ul>                       |                       |               |                    |  |
| 74HC75 v.5         | 20210317                                                                                                                                                                                                                                        | Product data sheet    | -             | 74HC75 v.4         |  |
| Modifications:     | <ul> <li><u>Section 2</u> updated.</li> <li><u>Section 7</u>: Derating values for P<sub>tot</sub> total power dissipation updated.</li> <li>Type number 74HC75DB (SOT338-1 / SSOP16) removed.</li> </ul>                                        |                       |               |                    |  |
| 74HC75 v.4         | 20160224                                                                                                                                                                                                                                        | Product data sheet    | -             | 74HC75 v.3         |  |
| Modifications:     | Type number 74HC75N (SOT38-4) removed.                                                                                                                                                                                                          |                       |               |                    |  |
| 74HC75 v.3         | 20041112                                                                                                                                                                                                                                        | Product data sheet    | -             | 74HC_HCT75_CNV v.2 |  |
| Modifications:     | <ul> <li>The format of this data sheet has been redesigned to comply with the current presentation and information standard of Philips Semiconductors.</li> <li>Removed type number 74HCT75.</li> <li>Inserted family specification.</li> </ul> |                       |               |                    |  |
| 74HC_HCT75_CNV v.2 | 19970918                                                                                                                                                                                                                                        | Product specification | -             | 74HC_HCT75 v.1     |  |
| 74HC_HCT75 v.1     | 19901201                                                                                                                                                                                                                                        | Product specification | -             | -                  |  |

#### Quad bistable transparent latch

## 14. Legal information

#### Data sheet status

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

74HC75

All information provided in this document is subject to legal disclaimers

© Nexperia B.V. 2024. All rights reserved

### Quad bistable transparent latch

# **Contents**

| . 1             |
|-----------------|
| . 1             |
| . 1             |
| 2               |
| . 3             |
| . 3             |
| . 3             |
| . 3             |
| . 4             |
| .4              |
| .4              |
| . 7             |
|                 |
| 10              |
| 10<br><b>12</b> |
|                 |
| 12              |
|                 |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 17 January 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved