

Sample &

Buy



#### UC28023, UC28025

SLUS557G - MARCH 2003 - REVISED DECEMBER 2016

# UC2802x Economy High-Speed PWM Controller

Technical

Documents

### 1 Features

- Peak Current Mode, Average Current Mode, or Voltage Mode (With FeedForward) Control Methods
- Practical Operation Up to 1 MHz
- 50-ns Propagation Delay to Output
- ±1.5-A Peak Totem Pole Outputs
- 9-V to 30-V Nominal Operational Voltage
- Wide Bandwidth Error Amplifier
- Fully Latched Logic With Double Pulse
  Suppression
- Pulse-by-Pulse Current Limiting
- Programmable Maximum Duty Cycle Control
- Undervoltage Lockout With Hysteresis
- Trimmed 5.1-V Reference With UVLO
- Same Functionality as UC3823 and UC3825

### 2 Applications

- Off-Line and DC-DC Power Supplies
- Converters Using Voltage Mode, Peak Current Mode, or Average Current Mode Control Methods
- Single-Ended or Two-Switch Topology Designs

### **3** Description

The UC28023 and UC28025 are fixed-frequency PWM controllers optimized for high-frequency switched-mode power-supply applications. The UC28023 is a single output PWM for single-ended topologies while the UC28025 offers dual alternating outputs for double-ended and full bridge topologies.

Targeted for cost-effective solutions with minimal external components. UC2802x devices include an oscillator, a temperature compensated reference, a wide bandwidth error amplifier, a high-speed current-sense comparator, and high-current, active-high, totem-pole outputs to directly drive external MOSFETs.

Support &

Community

**.**...

Tools &

Software

Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft-start pin which doubles as a maximum duty-cycle clamp. The logic is fully latched to provide jitter-free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start-up current. During undervoltage lockout, the outputs are high impedance. Propagation delays through the comparators and logic circuitry have been minimized while maximizing bandwidth and slew rate of the error amplifier.

Devices are available in the industrial temperature range of -40°C to 105°C. Package offerings are 16-pin SOIC (DW), or 16-pin PDIP (N) packages.

| Device | Information <sup>(</sup> | 1) |
|--------|--------------------------|----|
|        | mormation                |    |

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
|             | SOIC (16) | 10.30 mm × 7.50 mm |
| UC2802x     | PDIP (16) | 19.30 mm × 6.35 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

2

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Para | ameter Measurement Information     |
|   | 7.1  | Control Methods and Test Circuits  |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |
|   | 8.2  | Functional Block Diagram 10        |
|   |      |                                    |

|    | 8.3  | Feature Description                             | 11 |
|----|------|-------------------------------------------------|----|
|    | 8.4  | Device Functional Modes                         | 14 |
| 9  | App  | lication and Implementation                     | 15 |
|    |      | Application Information                         |    |
|    | 9.2  | Typical Application                             | 15 |
| 10 | Pow  | er Supply Recommendations                       | 17 |
| 11 |      | out                                             |    |
|    | 11.1 | Layout Guidelines                               | 18 |
|    | 11.2 | Layout Example                                  | 18 |
| 12 | Dev  | ice and Documentation Support                   | 19 |
|    | 12.1 | Documentation Support                           | 19 |
|    | 12.2 | Related Links                                   | 19 |
|    | 12.3 | Receiving Notification of Documentation Updates | 19 |
|    | 12.4 | Community Resources                             | 19 |
|    | 12.5 | Trademarks                                      | 19 |
|    | 12.6 | Electrostatic Discharge Caution                 | 19 |
|    | 12.7 | Glossary                                        | 19 |
| 13 |      | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 19 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (August 2010) to Revision G

# Page

| • | Added Device Information table, Pin Configuration and Functions section, Specifications section, ESD Ratings table,<br>Recommended Operating Conditions table, Switching Characteristics table, Typical Characteristics section, Detailed<br>Description section, Application and Implementation section, Power Supply Recommendations section, Layout<br>section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Deleted Ordering Information table; see POA at the end of the data sheet                                                                                                                                                                                                                                                                                                                                                                                                  | 1 |
| • | Moved Delay to output time parameters from <i>Electrical Characteristics</i> to <i>Switching Characteristics</i>                                                                                                                                                                                                                                                                                                                                                          | 1 |
| • | Moved rise and fall time parameters from <i>Electrical Characteristics</i> to <i>Switching Characteristics</i>                                                                                                                                                                                                                                                                                                                                                            | 1 |
| • | Deleted Lead temperature soldering rating in the Absolute Maximum Ratings table                                                                                                                                                                                                                                                                                                                                                                                           | 4 |
| • | Added Thermal Information table                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4 |
| • | Changed R <sub>0JA</sub> values for DW (SOIC) package From: 50°C/W to 100°C/W To: 70.5°C/W and for N (PDIP) package From: 90°C/W To: 44.5°C/W                                                                                                                                                                                                                                                                                                                             | 4 |
| • | Changed R <sub>0JC(top)</sub> values for DW (SOIC) package From: 27°C/W To: 31.8°C/W and for N (PDIP) package From: 45°C/W To: 34.3°C/W                                                                                                                                                                                                                                                                                                                                   | 4 |





## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |         | PIN     |     | PIN                                                                                                                                                                                                                                                            |  | PIN |  | DECODIDION |
|----------|---------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|--|------------|
| NAME     | UC28023 | UC28025 | I/O | DESCRIPTION                                                                                                                                                                                                                                                    |  |     |  |            |
| CLOCK    | 4       | 4       | 0   | Output of the internal oscillator                                                                                                                                                                                                                              |  |     |  |            |
| СТ       | 6       | 6       | Ι   | Timing capacitor connection pin for oscillator frequency programming. The timing capacitor must be connected to the device ground using minimal trace length.                                                                                                  |  |     |  |            |
| EAOUT    | 3       | 3       | 0   | Output of the error amplifier for compensation                                                                                                                                                                                                                 |  |     |  |            |
| GND      | 10      | 10      | _   | Analog ground return pin.                                                                                                                                                                                                                                      |  |     |  |            |
| ILIM/REF | 11      | —       | I   | Pin to set the current limit threshold externally.                                                                                                                                                                                                             |  |     |  |            |
| ILIM/SD  | 9       | 9       | I   | Input to the current limit comparator and the shutdown comparator.                                                                                                                                                                                             |  |     |  |            |
| INV      | 1       | 1       | I   | Inverting input to the error amplifier                                                                                                                                                                                                                         |  |     |  |            |
| NI       | 2       | 2       | I   | Noninverting input to the error amplifier                                                                                                                                                                                                                      |  |     |  |            |
| OUT      | 14      | —       | 0   | High current totem pole output of the on-chip drive stage.                                                                                                                                                                                                     |  |     |  |            |
| OUTA     | —       | 11      | 0   | High current totem pole output A of the on-chip drive stage.                                                                                                                                                                                                   |  |     |  |            |
| OUTB     | —       | 14      | 0   | High current totem pole output B of the on-chip drive stage                                                                                                                                                                                                    |  |     |  |            |
| PGND     | 12      | 12      | —   | Ground return pin for the output driver stage                                                                                                                                                                                                                  |  |     |  |            |
| RAMP     | 7       | 7       | Ι   | Noninverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation this serves as the input voltage feedforward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. |  |     |  |            |
| RT       | 5       | 5       | Ι   | Timing resistor connection pin for oscillator frequency programming                                                                                                                                                                                            |  |     |  |            |
| SS       | 8       | 8       | I   | Soft-start input pin.                                                                                                                                                                                                                                          |  |     |  |            |
| VC       | 13      | 13      | —   | Power supply pin for the output stage. This pin must be bypassed with a $0.1$ - $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                       |  |     |  |            |
| VCC      | 15      | 15      | —   | Power supply pin for the device. This pin must be bypassed with a $0.1$ - $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths                                                                                                              |  |     |  |            |
| VREF     | 16      | 16      | 0   | 5.1-V reference. For stability, the reference must be bypassed with a $0.1-\mu F$ monolithic ceramic low ESL capacitor and minimal trace length to the ground plane.                                                                                           |  |     |  |            |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                      |                                                              |                               | MIN             | MAX                    | UNIT |
|----------------------|--------------------------------------------------------------|-------------------------------|-----------------|------------------------|------|
|                      | Input voltage                                                | VC, VCC                       |                 | 30                     | V    |
|                      | Analog inputs                                                | INV, NI, RAMP                 | -0.3            | 7                      | V    |
|                      | Analog inputs                                                | SS, ILIM/SD                   | $V_{REF} - 0.3$ | V <sub>REF</sub> + 0.3 | v    |
| I <sub>OUT(DC)</sub> | Output current                                               | OUT (UC28023), OUTB (UC28025) |                 | ±0.5                   | А    |
|                      | Peak output current, pulsed 0.5 ms (I <sub>OUT</sub> pulsed) | OUT (UC28023), OUTB (UC28025) |                 | ±2                     | А    |
| I <sub>REF</sub>     | Output current                                               | VREF                          |                 | 10                     | mA   |
| I <sub>CLOCK</sub>   | Output current                                               | CLOCK                         |                 | -5                     | mA   |
| I <sub>SINK_SS</sub> | Soft-start sink current                                      | SS                            |                 | 5                      | mA   |
| I <sub>OUT(EA)</sub> | Output current                                               | EAOUT                         |                 | 20                     | mA   |
| I <sub>OSC_CHG</sub> | Oscillator charging current                                  | RT                            |                 | -5                     | mA   |
| C <sub>LOAD</sub>    | Capacitive load                                              |                               |                 | 200                    | pF   |
|                      | Power Dissipation at $T_A = 25^{\circ}C$ (all packages)      |                               |                 | 1                      | W    |
| TJ                   | Operating junction temperature                               |                               | -55             | 150                    | °C   |
| T <sub>stg</sub>     | Storage temperature                                          |                               | -65             | 150                    | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND. All currents are positive into and negative out of the specified terminal.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatia discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                               | MIN | NOM MAX | UNIT |
|-----------------------------------------------|-----|---------|------|
| VCC input voltage from a low-impedance source |     | 12      | V    |
| Operating temperature                         | -40 | 105     | °C   |

#### 6.4 Thermal Information

|                                                                                                                                                                                                                                                                 |                                              | UC2       |          |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------|----------|------|
| THERMAL METRIC <sup>(1)</sup> $R_{\theta JA}$ Junction-to-ambient thermal resistance $R_{\theta JC(top)}$ Junction-to-case (top) thermal resistance $R_{\theta JB}$ Junction-to-board thermal resistance $\psi_{JT}$ Junction-to-top characterization parameter | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | N (PDIP) | UNIT |
|                                                                                                                                                                                                                                                                 |                                              | 16 PINS   | 16 PINS  |      |
| $R_{\thetaJA}$                                                                                                                                                                                                                                                  | Junction-to-ambient thermal resistance       | 70.5      | 44.5     | °C/W |
| R <sub>0JC(top)</sub>                                                                                                                                                                                                                                           | Junction-to-case (top) thermal resistance    | 31.8      | 34.3     | °C/W |
| $R_{\theta JB}$                                                                                                                                                                                                                                                 | Junction-to-board thermal resistance         | 35.2      | 24.6     | °C/W |
| ΨJT                                                                                                                                                                                                                                                             | Junction-to-top characterization parameter   | 7.7       | 14.7     | °C/W |
| Ψјв                                                                                                                                                                                                                                                             | Junction-to-board characterization parameter | 34.7      | 24.4     | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

 $T_A = -40^{\circ}$ C to 105°C,  $T_J = T_A$ ,  $R_T = 3.65 \text{ k}\Omega$ ,  $C_T = 1 \text{ nF}$ ,  $V_{CC} = 15 \text{ V}$  (unless otherwise noted)

|                       | PARAMETER                              |                   | TEST CONDITIONS                                   | MIN  | TYP  | MAX  | UNIT  |
|-----------------------|----------------------------------------|-------------------|---------------------------------------------------|------|------|------|-------|
| REFERENC              | E                                      |                   |                                                   |      |      |      |       |
| V <sub>REF</sub>      | Reference voltage                      |                   | T <sub>J</sub> = 25°C, I <sub>REF</sub> = 1 mA    | 5.05 | 5.1  | 5.15 | V     |
|                       | Line regulation voltage                |                   | $V_{CC} = 10 \text{ V to } 30 \text{ V}$          |      | 2    | 15   | mV    |
|                       | Load regulation voltage                |                   | $I_{\text{REF}} = 1 \text{ mA to } 10 \text{ mA}$ |      | 5    | 15   | mV    |
|                       | Temperature stability <sup>(1)</sup>   |                   | $T_A = -40^{\circ}C$ to 105°C                     |      | 0.2  | 0.4  | mV/°C |
|                       | Total output voltage variation         | on <sup>(1)</sup> | Line and load temperature                         | 4.95 |      | 5.25 | V     |
|                       | Output noise voltage <sup>(1)</sup>    |                   | f = 10 Hz to 10 kHz                               |      | 50   |      | μV    |
|                       | Long-term stability voltage            | 1)                | T <sub>J</sub> = 125°C, 1000 hours                |      | 5    | 25   | mV    |
| I <sub>SS</sub>       | Short-circuit current                  |                   | $V_{REF} = 0 \text{ V}$                           | -20  | -50  | -100 | mA    |
| OSCILLATO             | DR                                     |                   |                                                   |      |      |      |       |
| fosc                  | Initial accuracy <sup>(1)</sup>        |                   | $T_J = 25^{\circ}C$                               | 360  | 400  | 440  | kHz   |
|                       | Voltage stability <sup>(1)</sup>       |                   | V <sub>CC</sub> =10 V to 30 V                     |      | 0.2% | 2%   |       |
|                       | Temperature stability <sup>(1)</sup>   |                   | $T_{A} = -40^{\circ}C$ to 105°C                   |      | 5%   |      |       |
|                       | Total voltage variation <sup>(1)</sup> |                   | Line temperature                                  | 340  |      | 460  | kHz   |
| V <sub>CLOCK_H</sub>  | High-level clock output volt           | age               |                                                   | 3.9  | 4.5  |      | V     |
| V <sub>CLOCK_L</sub>  | Low-level clock output volta           | ige               |                                                   |      | 2.3  | 2.9  | V     |
| V <sub>RAMP(P)</sub>  | Ramp peak voltage <sup>(1)</sup>       |                   |                                                   | 2.6  | 2.8  | 3    | V     |
| V <sub>RAMP(V)</sub>  | Ramp valley voltage <sup>(1)</sup>     |                   |                                                   | 0.7  | 1    | 1.25 | V     |
| V <sub>RAMP(VP)</sub> | Ramp valley-to-peak voltag             | e <sup>(1)</sup>  |                                                   | 1.6  | 1.8  | 2    | V     |
| ERROR AM              | PLIFIER                                |                   |                                                   |      |      |      |       |
| V <sub>IN</sub>       | Input offset voltage                   |                   |                                                   |      |      | 15   | mV    |
| I <sub>BIAS</sub>     | Input bias current                     |                   |                                                   |      | 0.6  | 3    | μA    |
| I <sub>IN</sub>       | Input offset current                   |                   |                                                   |      | 0.1  | 1    | μA    |
| A <sub>VOL</sub>      | Open-loop gain                         |                   | V <sub>OUT</sub> = 1 V to 4 V                     | 60   | 95   |      | dB    |
| CMRR                  | Common-mode rejection ra               | tio               | V <sub>CM</sub> = 1.5 V to 5.5 V                  | 75   | 95   |      | dB    |
| PSRR                  | Power supply rejection ratio           | )                 | V <sub>CC</sub> = 10 V to 30 V                    | 85   | 110  |      | dB    |
| IOUT(SINK)            | Output sink current                    |                   | V <sub>(EAOUT)</sub> = 1 V                        | 1    | 2.5  |      | mA    |
| I <sub>OUT(SRC)</sub> | Output source current                  |                   | $V_{(EAOUT)} = 4 V$                               | -0.5 | -1.3 |      | mA    |
| V <sub>OH</sub>       | High-level output voltage              |                   | $I_{(EAOUT)} = -0.5 V$                            | 4    | 4.7  | 5    | V     |
| V <sub>OL</sub>       | Low-level output voltage               |                   | $I_{(EAOUT)} = 1 \text{ mA}$                      | 0    | 0.5  | 1    | V     |
|                       | Unity gain bandwidth <sup>(1)</sup>    |                   |                                                   | 3    | 5.5  |      | MHz   |
|                       | Slew rate <sup>(1)</sup>               |                   |                                                   | 6    | 12   |      | V/µs  |
| РШМ СОМ               | PARATOR                                |                   |                                                   | ·    |      |      |       |
| IBIAS_RAMP            | RAMP bias current                      |                   | V <sub>RAMP</sub> = 0 V                           |      | -1   | -5   | μA    |
|                       | Movimum duty ovela                     | UC28023           |                                                   | 80%  | 90%  |      |       |
|                       | Maximum duty cycle                     | UC28025           | See <sup>(2)</sup>                                | 40%  | 45%  |      |       |
|                       | Minimum dute such                      | UC28023           |                                                   |      |      | 0%   |       |
|                       | Minimum duty cycle                     | UC28025           |                                                   |      |      | 0%   |       |
|                       | EAOUT zero DC threshold                |                   | V <sub>RAMP</sub> = 0 V                           | 1.1  | 1.25 | 1.4  | V     |
| SOFT STAF             | RT                                     |                   |                                                   | ·    |      |      |       |
| I <sub>CHG</sub>      | Charge current                         |                   | V <sub>SS</sub> = 0.5 V                           | 3    | 9    | 20   | μA    |
| IDISCHG               | Discharge current                      |                   | V <sub>SS</sub> = 1 V                             | 1    | 7.5  |      | mA    |

Specified by design. Not production tested.
 Tested as 80% minimum for the oscillator which is the equivalent of 40% for UC28025.

TRUMENTS

EXAS

### **Electrical Characteristics (continued)**

 $T_A = -40^{\circ}C$  to 105°C,  $T_J = T_A$ ,  $R_T = 3.65 \text{ k}\Omega$ ,  $C_T = 1 \text{ nF}$ ,  $V_{CC} = 15 \text{ V}$  (unless otherwise noted)

|                    | PARAMETER                       |         | TEST CONDITIONS            | MIN  | ТҮР  | MAX  | UNIT |
|--------------------|---------------------------------|---------|----------------------------|------|------|------|------|
| CURRENT            | LIMIT AND SHUTDOWN              |         |                            | 1    |      |      |      |
| I <sub>LIMIT</sub> | Current limit bias current      |         | $V_{ILIM/SD} = 0 V to 4 V$ |      |      | ±10  | μA   |
| I <sub>LIMIT</sub> | Offset voltage                  | UC28023 |                            |      |      | 15   | mV   |
| ILIMITREF          | Common mode <sup>(1)</sup>      | UC28023 |                            | 1    |      | 1.25 | V    |
|                    | Current limit threshold voltage | UC28025 |                            | 0.9  | 1    | 1.1  | V    |
|                    | Shutdown threshold voltage      |         |                            | 1.25 | 1.4  | 1.55 | V    |
| OUTPUT             |                                 |         |                            |      |      |      |      |
| V                  | DL Low-level output voltage     |         | I <sub>OUT</sub> = 20 mA   |      | 0.25 | 0.4  | V    |
| V <sub>OL</sub>    |                                 |         | I <sub>OUT</sub> = 200 mA  |      | 1.2  | 2.2  |      |
|                    |                                 |         | $I_{OUT} = -20 \text{ mA}$ | 13   | 13.5 |      |      |
| V <sub>OH</sub>    | High-level output voltage       |         | I <sub>OUT</sub> = -200 mA | 12   | 13   |      | V    |
|                    | Collector leakage               |         | V <sub>C</sub> = 30 V      | 100  | 500  |      | μA   |
| UNDERVO            | LTAGE LOCKOUT (UVLO)            |         |                            | •    |      |      |      |
|                    | Start threshold voltage         |         |                            | 8.8  | 9.2  | 9.6  | V    |
|                    | Hysteresis                      |         |                            | 0.4  | 0.8  | 1.2  | V    |
| SUPPLY C           | URRENT                          |         | ·                          | · ·  |      |      |      |
|                    | Start-up current                |         | V <sub>CC</sub> = 8 V      |      | 1.1  | 2    | mA   |
| I <sub>CC</sub>    | Operating current               |         |                            |      | 25   | 35   | mA   |

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                              | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------|----------------------------|-----|-----|-----|------|
| t <sub>DELAY</sub> | Delay to output time $(1)$             | PWM comparator             |     | 50  | 100 | ns   |
|                    | Delay to output time <sup>(1)</sup>    | Current limit and shutdown |     | 50  | 80  | ns   |
|                    | Rise time and Fall time <sup>(1)</sup> | C <sub>LOAD</sub> = 1 nF   | 30  | 60  |     | ns   |

(1) Specified by design. Not production tested.



#### 6.7 Typical Characteristics





### 7 Parameter Measurement Information

#### 7.1 Control Methods and Test Circuits



Figure 7. Voltage Mode Control



A small filter may be required to suppress switch noise.

Figure 8. Peak Current Mode Control



## **Control Methods and Test Circuits (continued)**



Figure 9. Oscillator Circuit



Figure 10. Feedforward Technique for Off-Line Voltage-Mode Applications



### 8 Detailed Description

#### 8.1 Overview

The UC28023 and UC28025 (UC2802x) are fixed-frequency PWM controllers optimized for high-frequency switched-mode power-supply applications. Targeted for cost-effective solutions with minimal external components. UC2802x devices include an oscillator, a temperature-compensated reference, a wide band width error amplifier, a high-speed current-sense comparator, and high-current active-high totem-pole outputs to directly drive external MOSFETs.

Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft-start pin which doubles as a maximum duty cycle clamp. The logic is fully latched to provide jitter free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start-up current. During undervoltage lockout, the outputs are high impedance. Propagation delays through the comparators and logic circuitry have been minimized while maximizing bandwidth and slew rate of the error amplifier.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Error Amplifier

Figure 11 shows a simplified schematic of the UC2802x error amplifier and Figure 2 and Figure 3 show its characteristics.



Copyright © 2016, Texas Instruments Incorporated

Figure 11. Simplified Error Amplifier Schematic

#### 8.3.2 Synchronization

Figure 12 shows a generalized synchronization. Figure 13 shows a synchronized operation of two units in close proximity.



Copyright © 2016, Texas Instruments Incorporated

Figure 12. Generalized Synchronization



#### Feature Description (continued)



Copyright © 2016, Texas Instruments Incorporated

Figure 13. Synchronization of Two Units in Close Proximity

#### 8.3.3 Constant Volt-Second Clamp Circuit

The circuit for the UC28023 shown in Figure 14 describes achievement a constant volt-second product clamp over varying input voltages. The ramp generator components, RT and CR are chosen so that the ramp at Pin 9 (ILIM/SD) crosses the 1-V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional inverter block must be such that the ramp capacitor can be completely discharged during the minimum deadtime.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 14. Achieving Constant Volt-Second Product Clamp With the UC28023

The circuit for the UC28025 shown in Figure 15 describes achievement a constant volt-second product clamp over varying input voltages. The ramp generator components, RT and CR are chosen so that the ramp at Pin 9 (ILIM/SD) crosses the 1-V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional inverter block must be such that the ramp capacitor can be completely discharged during the minimum deadtime.



### **Feature Description (continued)**



Figure 15. Achieving Constant Volt-Second Product Clamp With the UC28025

#### 8.3.4 Outputs

UC28023 has one output and UC28025 has dual alternating outputs.



Figure 16. Simplified Schematic

# Feature Description (continued)

SLUS557G -MARCH 2003-REVISED DECEMBER 2016

UC28023, UC28025

# 8.3.5 Open-Loop Laboratory Test Fixture

The following test fixture is useful for exercising many of the UC28025's functions and measuring their specifications. As with any wideband circuit, careful ground and bypass procedures must be followed. TI highly recommends using a ground plane

Copyright © 2016, Texas Instruments Incorporated Figure 17. Laboratory Test Fixture

## 8.4 Device Functional Modes

There are no functional modes for this device.







### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The UC28023 and UC28025 are fixed-frequency PWM controllers optimized for high-frequency switched-mode power supply applications. The UC28023 is a single output PWM for single-ended topologies while the UC28025 offers dual alternating outputs for double-ended and full bridge topologies.

#### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 18. DC-DC Push-Pull Converter Using UC28025

SLUS557G - MARCH 2003 - REVISED DECEMBER 2016

Copyright © 2003–2016, Texas Instruments Incorporated

### Typical Application (continued)

## 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 1 as the input parameters.

| PARAMETER            | EXAMPLE VALUE               |  |  |  |  |  |  |  |
|----------------------|-----------------------------|--|--|--|--|--|--|--|
| Input voltage        | 42 V to 56 V (48-V typical) |  |  |  |  |  |  |  |
| Output voltage       | 5 V                         |  |  |  |  |  |  |  |
| Output current       | 1 A to 10 A                 |  |  |  |  |  |  |  |
| Oscillator frequency | 1.5 MHz                     |  |  |  |  |  |  |  |
| Switching frequency  | 750 kHz                     |  |  |  |  |  |  |  |
| Timing resistance    | 1.5 kΩ                      |  |  |  |  |  |  |  |
| Timing capacitance   | 470 pF                      |  |  |  |  |  |  |  |

#### **Table 1. Design Parameters**

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Timing Resistor and Capacitor Selection

Generally, a higher switching frequency results in a smaller size but has higher switching losses. Operation at 750 kHz is used in this example as a reasonable compromise between size and efficiency. The values for timing resistance ( $R_T$ ) and timing capacitance ( $C_T$ ) are selected for the 1.5-MHz oscillator based on Figure 1.

#### 9.2.2.2 Turns Ratio Selection

The maximum primary-to-secondary turns ratio (N<sub>MAX</sub>) can be determined with the target output voltage, minimum input voltage, and the estimated maximum duty cycle. D<sub>LIM</sub> = 0.35 is used for this example. N<sub>MAX</sub> can be calculated using Equation 1.

$$N_{MAX} = \frac{2 \times D_{LIM} \times V_{INMIN}}{V_{OUT} + V_{F}} = \frac{2 \times 0.35 \times 42 \text{ V}}{5 \text{ V} + 0.3 \text{ V}} = 5.55$$
(1)

Rounding  $N_{MAX}$  down to the next lowest integer results in a turns ratio of N = 5.

#### 9.2.2.3 Inductor Selection

The maximum inductor ripple current occurs at the maximum input voltage. Typically, 20% to 40% of the full load current ripple is a good compromise between core loss and copper loss of the inductor. Higher ripple current allows for smaller inductor size, but places more burden on the output capacitor to smooth the ripple voltage on the output. In this example a ripple current of 25% of 10 A is used. The inductor value can be calculated with Equation 2.

$$L_{O} = \frac{V_{OUT} + V_{F}}{\Delta I_{L} \times f_{SW}} \times \left(\frac{1}{2} - \frac{N \times (V_{OUT} + V_{F})}{2 \times V_{INMAX}}\right) = 0.745 \,\mu\text{H}$$
(2)

The closest standard value of 0.8 µH is chosen for L<sub>O</sub>, this step is necessary if the chosen L<sub>O</sub> differs significantly from the value calculated in Equation 2. The actual  $\Delta I_{L}$  is based upon this selected inductor which must be calculated with Equation 3.

$$\Delta I_{L} = \frac{V_{OUT} + V_{F}}{L_{O} \times f_{SW}} \times \left(\frac{1}{2} - \frac{N \times (V_{OUT} + V_{F})}{2 \times V_{INMAX}}\right) = 2.327 \text{ A}$$
(3)

#### 9.2.2.4 Rectifier Diode Selection

A rectifier diode must always possess low-forward voltage drop. When used in high-frequency switching applications, however, the diode must also posses a short recovery time. Schottky diodes meet both requirements and TI recommends their use for push-pull converter designs.

www.ti.com



#### 9.2.2.5 Snubber Components Selection

A resistor-capacitor snubber network crossing the low-side MOSFET reduces ringing and spikes at the switching node. Excessive ringing and spikes can cause erratic operation and may couple noise to the output voltage. Selecting the values for the snubber is best accomplished through empirical methods. First, make sure the lead lengths for the snubber connections are very short. Start with a resistor value between 5  $\Omega$  and 50  $\Omega$ . Increasing the value of the snubber capacitor results in more damping, but higher snubber losses. Select a minimum value for the snubber capacitor that provides adequate damping of the spikes on the switch node waveform at heavy load. A snubber may not be necessary with an optimized layout.

#### 9.2.2.6 VCC and VC Capacitor Selection

The primary purpose of the VCC and VC capacitor is to supply the peak transient currents of the drivers as well as provide stability for the VCC and VC regulator. These peak currents can be several amperes. The value of the VCC and VC capacitor must at least 0.47  $\mu$ F, and must be a good quality, low ESR, ceramic capacitor. The VCC and VC capacitor must be placed at the pins of the IC to minimize potentially damaging voltage transients caused by trace inductance. A value of 4.7  $\mu$ F is used in this design.

#### 9.2.2.7 Output Capacitor Selection

The output capacitors smooth the output voltage ripple caused by inductor ripple current and provide a source of charge during load transient conditions. In this design example, a  $6-\mu F$  capacitor is selected as the main output capacitor.

#### 9.2.2.8 Input Capacitor Selection

The input supply voltage typically has high source impedance at the switching frequency. Good quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during the on-time. The input capacitor must be selected for RMS current rating and minimum ripple voltage. In this example, a 4.7-µF capacitor is used. With ceramic capacitors, the input ripple voltage is triangular.



#### 9.2.3 Application Curves

### **10** Power Supply Recommendations

The UC28023 and UC28025 operate from an external bias supply. TI recommends powering the device from a regulated auxiliary supply. (This device is not intended to be used from a bootstrap bias supply. A bootstrap bias supply is fed from the input high voltage through a resistor with sufficient capacitance on VCC to hold up the voltage on VCC until current can be supplied from a bias winding on the boost inductor. For that reason, the minimal hysteresis on VCC would require an unreasonable value of hold-up capacitance.)

Copyright © 2003–2016, Texas Instruments Incorporated

UC28023, UC28025 SLUS557G – MARCH 2003 – REVISED DECEMBER 2016

### 11 Layout

#### 11.1 Layout Guidelines

High speed circuits demand careful attention to layout and component placement. To assure proper performance of the UC2802x follow these rules:

- 1. Use a ground plane.
- 2. Damp or clamp parasitic inductive kick energy from the gate of driven MOSFETs. Do not allow the output pins to ring below ground. A series gate resistor or a shunt 1-A Schottky diode at the output pin serves this purpose.
- 3. Bypass VCC, VC, and VREF. Use 0.1-µF monolithic ceramic capacitors with low equivalent series inductance. Allow less than 1 cm of total lead length for each capacitor between the bypassed pin and the ground plane.
- 4. Treat the timing capacitor  $(C_T)$  as a bypass capacitor.

### 11.2 Layout Example



Figure 21. Layout Recommendation



### **12 Device and Documentation Support**

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- 1.5-MHz Current Mode IC Controlled 50--Watt Power Supply (SLUA053)
- The UC3823A, B and UC3825A, B Enhanced Generation of PWM Controllers (SLUA125)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### Table 2. Related Links

| PARTS   | RTS PRODUCT FOLDER |            | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |
|---------|--------------------|------------|------------------------|---------------------|------------------------|--|
| UC28023 | Click here         | Click here | Click here             | Click here          | Click here             |  |
| UC28025 | Click here         | Click here | Click here             | Click here          | Click here             |  |

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2003–2016, Texas Instruments Incorporated



## PACKAGING INFORMATION

| Orderable Device |        | Package Type |         | Pins | -    |              | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| UC28023DW        | ACTIVE | SOIC         | DW      | 16   | 40   | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UC28023DW      | Samples |
| UC28023DWR       | ACTIVE | SOIC         | DW      | 16   | 2000 | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UC28023DW      | Samples |
| UC28025DW        | ACTIVE | SOIC         | DW      | 16   | 40   | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UC28025DW      | Samples |
| UC28025DWG4      | ACTIVE | SOIC         | DW      | 16   | 40   | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UC28025DW      | Samples |
| UC28025DWR       | ACTIVE | SOIC         | DW      | 16   | 2000 | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | UC28025DW      | Samples |
| UC28025N         | ACTIVE | PDIP         | Ν       | 16   | 25   | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 105   | UC28025N       | Samples |
| UC28025NG4       | ACTIVE | PDIP         | N       | 16   | 25   | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 105   | UC28025N       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated