

# HITFET - BTS3035EJ

# Smart Low-Side Power Switch



## 1 Overview

### **Basic Features**

- Single channel device
- Very low output leakage current in OFF state
- Electrostatic discharge protection (ESD)
- Embedded protection functions (see below)
- ELV compliant package
- Green Product (RoHS compliant)
- AEC Qualified

### Applications

- Suitable for resistive, inductive and capacitive loads
- Replaces electromechanical relays, fuses and discrete circuits

### Description

The BTS3035EJ is a 35 m $\Omega$  single channel Smart Low-Side Power Switch with in a PG-TDSO8-31 package providing embedded protective functions. The power transistor is built by an N-channel vertical power MOSFET.

The device is monolithically integrated. The BTS3035EJ is automotive qualified and is optimized for 12 V automotive applications.

| Туре      | Package     | Marking |
|-----------|-------------|---------|
| BTS3035EJ | PG-TDSO8-31 | S3035EJ |

### Table 1 Product Summary

| Operating voltage range                                              | V <sub>OUT</sub>     | 031V  |
|----------------------------------------------------------------------|----------------------|-------|
| Maximum load voltage                                                 | V <sub>BAT(LD)</sub> | 40 V  |
| Maximum input voltage                                                | V <sub>IN</sub>      | 5.5 V |
| Maximum On-State resistance at $T_J = 150^{\circ}$ C, $V_{IN} = 5$ V | R <sub>DS(ON)</sub>  | 70 mΩ |
| Nominal load current                                                 | I <sub>L(NOM)</sub>  | 5 A   |
| Minimum current limitation                                           | I <sub>L(LIM)</sub>  | 20 A  |
| Maximum OFF state load current at $T_{J} \leq 85^{\circ}$ C          | I <sub>L(OFF)</sub>  | 2 μΑ  |



#### Overview



#### **Diagnostic Functions**

open-drain status output

#### **Protection Functions**

- Over temperature shut-down with automatic-restart
- Active clamp over voltage protection
- Current limitation

#### **Detailed Description**

The device is able to switch all kind of resistive, inductive and capacitive loads, limited by maximum clamping energy and maximum current capabilities.

The BTS3035EJ offers ESD protection on the IN pin which refers to the Source pin (Ground).

The over temperature protection prevents the device from overheating due to overload and/or bad cooling conditions. The temperature information is given by a temperature sensor in the power MOSFET.

The BTS3035EJ has an auto-restart thermal shut-down function. The device will turn on again, if input is still high, after the measured temperature has dropped below the thermal hysteresis.

The over voltage protection can be activated during load dump or inductive turn off conditions. The power MOSFET is limiting the drain-source voltage, if it rises above the  $V_{OUT(CLAMP)}$ .



## **Table of Contents**

| 1                                                                      | Overview                                                                                                                                                                                                                                                         | . 1                                    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|                                                                        | Table of Contents                                                                                                                                                                                                                                                | . 3                                    |
| 2                                                                      | Block Diagram                                                                                                                                                                                                                                                    | . 5                                    |
| <b>3</b><br>3.1<br>3.2<br>3.3                                          | Pin ConfigurationPin Assignment BTS3035EJPin Definitions and FunctionsVoltage and current definition                                                                                                                                                             | .6<br>.6                               |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.3.1<br>4.3.2                        | General Product Characteristics<br>Absolute Maximum Ratings<br>Functional Range<br>Thermal Resistance<br>PCB set up<br>Transient Thermal Impedance                                                                                                               | . 8<br>10<br>11<br>11                  |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.3.1<br>5.3.1.1<br>5.4<br>5.5<br>5.6 | Power Stage         Output On-state Resistance         Resistive Load Output Timing         Inductive Load         Output Clamping         Maximum Load Inductance         Reverse Current capability         Inverse Current capability         Characteristics | 14<br>14<br>15<br>15<br>16<br>16<br>17 |
| <b>6</b><br>6.1<br>6.2<br>6.3<br>6.4                                   | Protection Functions<br>Over Voltage Clamping on OUTput<br>Thermal Protection<br>Short Circuit Protection / Current limitation<br>Characteristics                                                                                                                | 18<br>18<br>18                         |
| <b>7</b><br>7.1<br>7.2                                                 | Input Stage<br>Input Circuit<br>Characteristics                                                                                                                                                                                                                  | 20                                     |
| 8                                                                      | Diagnostics                                                                                                                                                                                                                                                      | 21                                     |
| <b>9</b><br>9.1<br>9.2<br>9.3<br>9.4                                   | Electrical Characteristics         Power Stage         Protection         Input Stage         Diagnostics (STATUS Pin)                                                                                                                                           | 22<br>24<br>25                         |
| <b>10</b><br>10.1<br>10.2<br>10.3<br>10.4                              | Characterization Results<br>Power Stage<br>Protection<br>Input Stage<br>Diagnosis                                                                                                                                                                                | 26<br>37<br>38<br>40                   |
| 11                                                                     | Application Information                                                                                                                                                                                                                                          | 42                                     |

Downloaded from Arrow.com.



| 11.1 | Application Diagram | 42 |
|------|---------------------|----|
| 12   | Package Outlines    | 43 |
| 13   | Revision History    | 44 |



**Block Diagram** 

# 2 Block Diagram





**Pin Configuration** 



## **3** Pin Configuration

### 3.1 Pin Assignment BTS3035EJ



Figure 2 Pin Configuration

### 3.2 Pin Definitions and Functions

| Pin            | Symbol | Function                                   |
|----------------|--------|--------------------------------------------|
| 1              | IN     | Input pin                                  |
| 2              | NC     | not connected                              |
| 3              | STATUS | Open-drain status feedback (low active)    |
| 4              | NC     | not connected                              |
| 5              | NC     | not connected                              |
| 6, 7, 8        | GND    | Ground, Source of power DMOS <sup>1)</sup> |
| cooling<br>tab | OUT    | Drain, Load connection for power DMOS      |

1) All GND pins must be connected together.



#### **Pin Configuration**

### 3.3 Voltage and current definition

**Figure 3** shows all external terms used in this datasheet, with associated convention for positive values.



Figure 3 Naming definition of electrical parameters



**General Product Characteristics** 

## 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

### Table 2 Absolute Maximum Ratings 1)

 $T_j$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                  | Symbol                |          | Value     | S                   | Unit | Note or Test Condition                                                                                                                                                                                                | Number   |  |
|------------------------------------------------------------|-----------------------|----------|-----------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                                                            |                       | Min.     | Min. Typ. |                     |      |                                                                                                                                                                                                                       |          |  |
| Voltages                                                   | 1                     | <u>.</u> | -         | +                   | +    |                                                                                                                                                                                                                       |          |  |
| Output voltage                                             | V <sub>OUT</sub>      | -        | -         | 40                  | V    | internally clamped                                                                                                                                                                                                    | P_4.1.1  |  |
| Battery voltage for short<br>circuit protection            | V <sub>BAT(SC)</sub>  | -        | -         | 31                  | V    | $l = 0 \text{ or } 5 \text{ m}$ $R_{SC} = 20 \text{ m}\Omega + R_{Cable}$ $R_{Cable} = l * 16 \text{ m}\Omega/\text{m}$ $L_{SC} = 5 \mu\text{H} + L_{Cable}$ $L_{Cable} = l * 1 \mu\text{H/m}$ $V_{IN} = 5 \text{ V}$ | P_4.1.2  |  |
| Battery voltage for load<br>dump protection                | V <sub>BAT(LD)</sub>  | _        | -         | 40                  | V    | <sup>2)</sup><br>$R_1 = 2 \Omega$<br>$R_L = 4.5 \Omega$<br>$t_D = 400 \text{ ms}$<br>suppressed pulse                                                                                                                 | P_4.1.4  |  |
| Input Pin                                                  |                       |          |           |                     |      |                                                                                                                                                                                                                       |          |  |
| Input Voltage                                              | V <sub>IN</sub>       | -0.3     | -         | 5.5                 | V    | -                                                                                                                                                                                                                     | P_4.1.7  |  |
| Input current<br>in inverse condition on OUT<br>to GND)    | I <sub>IN</sub>       | -        | -         | 2                   | mA   | <sup>3)</sup><br>V <sub>OUT</sub> < -0.3 V                                                                                                                                                                            | P_4.1.10 |  |
| Status Pin                                                 | 1                     |          | -         | -1                  | -1   |                                                                                                                                                                                                                       |          |  |
| Status Voltage                                             | V <sub>STATUS</sub>   | -0.3     | -         | 5.5                 | V    | -                                                                                                                                                                                                                     | P_4.1.11 |  |
| Status current                                             | I <sub>STATUS</sub>   | -        | -         | 5                   | mA   | -0.3 V < V <sub>STATUS</sub> < 5.5 V                                                                                                                                                                                  | P_4.1.12 |  |
| Status current in inverse<br>current condition on STATUS   | I <sub>status_L</sub> | -1       | -         | -                   | mA   | V <sub>STATUS</sub> < -0.3 V                                                                                                                                                                                          | P_4.1.13 |  |
| Power Stage                                                |                       |          |           |                     |      |                                                                                                                                                                                                                       |          |  |
| Load current                                               | <i>I</i> _            | -        | -         | I <sub>L(LIM)</sub> | А    | -                                                                                                                                                                                                                     | P_4.1.14 |  |
| Energies                                                   |                       |          |           |                     |      |                                                                                                                                                                                                                       |          |  |
| Unclamped single inductive<br>energy single pulse          | E <sub>AS</sub>       | -        | -         | 105                 | mJ   | $I_{L(0)} = I_{L(NOM)}$<br>$V_{BAT} = 13.5 V$<br>$T_{J(0)} = 150^{\circ}C$                                                                                                                                            | P_4.1.18 |  |
| Unclamped repetitive<br>inductive energy pulse with<br>10k | E <sub>AR(10k)</sub>  | -        | -         | 105                 | mJ   | $I_{L(0)} = I_{L(NOM)}$<br>$V_{BAT} = 13.5 V$<br>$T_{J(0)} = 105 °C$                                                                                                                                                  | P_4.1.30 |  |



#### **General Product Characteristics**

#### Table 2Absolute Maximum Ratings 1) (cont'd)

 $T_j$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                          | Symbol                | Values |             |      | Unit | <b>Note or Test Condition</b>                                        | Number   |  |
|--------------------------------------------------------------------|-----------------------|--------|-------------|------|------|----------------------------------------------------------------------|----------|--|
|                                                                    |                       | Min.   | Min. Typ. M |      |      |                                                                      |          |  |
| Unclamped repetitive<br>inductive energy pulse with<br>100k cycles | E <sub>AR(100k)</sub> | -      | -           | 84   | mJ   | $I_{L(0)} = I_{L(NOM)}$<br>$V_{BAT} = 13.5 V$<br>$T_{J(0)} = 105 °C$ | P_4.1.36 |  |
| Unclamped repetitive<br>inductive energy pulse with<br>1M          | E <sub>AR(1M)</sub>   | -      | -           | 67   | mJ   | $I_{L(0)} = I_{L(NOM)}$<br>$V_{BAT} = 13.5 V$<br>$T_{J(0)} = 105 °C$ | P_4.1.42 |  |
| Temperatures                                                       |                       |        |             |      |      |                                                                      |          |  |
| Operating temperature                                              | TJ                    | -40    | -           | +150 | °C   | -                                                                    | P_4.1.52 |  |
| Storage temperature                                                | T <sub>STG</sub>      | -55    | _           | +150 | °C   | -                                                                    | P_4.1.53 |  |
| ESD Susceptibility                                                 |                       |        |             |      |      |                                                                      |          |  |
| ESD susceptibility (all pins)                                      | V <sub>ESD</sub>      | -3     | -           | 3    | kV   | HBM <sup>4)</sup>                                                    | P_4.1.54 |  |
| ESD susceptibility OUT-pin to GND                                  | V <sub>ESD</sub>      | -10    | -           | 10   | kV   | HBM <sup>5)</sup>                                                    | P_4.1.55 |  |
| ESD susceptibility                                                 | V <sub>ESD</sub>      | -1     | -           | 1    | kV   | CDM <sup>6)</sup>                                                    | P_4.1.56 |  |
| ESD susceptibility non-<br>corner pins                             | V <sub>ESD</sub>      | -1     | -           | 1    | kV   | CDM <sup>7)</sup>                                                    | P_4.1.57 |  |

1) Not subject to production test, specified by design.

 V<sub>BAT(LD)</sub> is setup without the DUT connected to the generator per ISO 7637-1; R<sub>1</sub> is the internal resistance of the load dump test pulse generator; t<sub>D</sub> is the pulse duration time for load dump pulse (pulse 5) according ISO 7637-1, -2.

3) Maximum allowed value. Consider also inverse input current in inverse condition I<sub>IN(-VOUT)</sub> in Chapter 9

4) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF)

5) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF)

6) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

7) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



#### **General Product Characteristics**

### 4.2 Functional Range

#### Table 3Functional Range 1)

Please refer to "Electrical Characteristics" on Page 22 for test conditions

| Parameter                                      | Symbol                |      | Value | S    | Unit | Note or                       | Number  |
|------------------------------------------------|-----------------------|------|-------|------|------|-------------------------------|---------|
|                                                |                       | Min. | Тур.  | Max. |      | Test Condition                |         |
| Battery Voltage Range for<br>Nominal Operation | V <sub>BAT(NOR)</sub> | 6.0  | 13.5  | 18.0 | V    | -                             | P_4.2.1 |
| Extended Battery Voltage Range for Operation   | V <sub>BAT(EXT)</sub> | 0    | -     | 31   | V    | parameter deviations possible | P_4.2.2 |
| Input Voltage Range for Nominal Operation      | V <sub>IN(NOR)</sub>  | 3.0  | -     | 5.5  | V    | -                             | P_4.2.3 |
| Junction Temperature                           | TJ                    | -40  | -     | 150  | °C   | -                             | P_4.2.5 |

1) Not subject to production test, specified by design

*Note:* Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.



**General Product Characteristics** 

### 4.3 Thermal Resistance

*Note:* This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to **www.jedec.org**.

#### Table 4 Thermal Resistance PG-TDSO8-31

| Parameter                                            | Symbol                  |      | Value | S    | Unit | Note or<br>Test Condition | Number   |
|------------------------------------------------------|-------------------------|------|-------|------|------|---------------------------|----------|
|                                                      |                         | Min. | Тур.  | Max. |      |                           |          |
| Junction to Soldering Point                          | R <sub>thJSP</sub>      | -    | 1.9   | _    | K/W  | 1) 2)                     | P_4.3.3  |
| Junction to Ambient (2s2p)                           | R <sub>thJA(2s2p)</sub> | -    | 34    | -    | K/W  | 1) 3)                     | P_4.3.9  |
| Junction to Ambient<br>(1s0p+600 mm <sup>2</sup> Cu) | R <sub>thJA(1s0p)</sub> |      | 45    | -    | K/W  | 1) 4)                     | P_4.3.15 |
| Junction to Ambient<br>(1s0p+300 mm <sup>2</sup> Cu) | R <sub>thJA(1s0p)</sub> | -    | 55    | -    | K/W  | 1) 5)                     | P_4.3.21 |

1) Not subject to production test, specified by design

2) Specified  $R_{\text{thJSP}}$  value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature).

 $T_A = 85^{\circ}$ C. Device is loaded with 1 W power.

3) Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (Chip + Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 μm Cu, 2 x 35 μm Cu). Where applicable a thermal via array under the ex posed pad contacted the first inner copper layer. T<sub>A</sub> = 85°C, Device is loaded with 1 W power.

- 4) Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 1s0p board; The product (Chip + Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 600 mm<sup>2</sup> and 70 µm thickness.  $T_A = 85^{\circ}$ C, Device is loaded with 1 W power.
- 5) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 1s0p board; The product (Chip + Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 300 mm<sup>2</sup> and 70  $\mu$ m thickness.  $T_{A}$  = 85°C, Device is loaded with 1 W power.

### 4.3.1 PCB set up

The following PCB set up was implemented to determine the transient thermal impedance<sup>1)</sup>



<sup>1) (\*)</sup> means percentual Cu metalization on each layer

#### **General Product Characteristics**









Figure 6 PCB layout

### 4.3.2 Transient Thermal Impedance



#### **General Product Characteristics**



Figure 7 Typical transient thermal impedance  $Z_{thJA} = f(t_p)$ ,  $T_A = 85^{\circ}C$ Value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip + Package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 x 70 µm Cu, 2 x 35 µm Cu). Device is dissipating 1 W power.





**Power Stage** 



### 5 Power Stage

### 5.1 Output On-state Resistance

The on-state resistance depends on the junction temperature  $T_J$ . The Figure below show this dependencies in terms of temperature and voltage for the typical on-state resistance  $R_{DS(ON)}$ . The behavior in reverse polarity is described in **"Reverse Current capability" on Page 16** 



Figure 9 Typical On-State Resistance,  $R_{DS(ON)} = f(T_J), V_{IN} = 3 V; V_{IN} = 5 V$ 

### 5.2 Resistive Load Output Timing

Figure 10 shows the typical timing when switching a resistive load.





**Power Stage** 



### 5.3 Inductive Load

### 5.3.1 Output Clamping

When switching off inductive loads with low side switches, the Drain-Source voltage  $V_{OUT}$  rises above battery potential, because the inductance intends to continue driving the current. To prevent unwanted high voltages the device has a voltage clamping mechanism to keep the voltage at  $V_{OUT(CLAMP)}$ . During this clamping operation mode the device heats up as it dissipates the energy from the inductance. Therefore the maximum allowed load inductance is limited. See **Figure 11** and **Figure 12** for more details.



Figure 11 Output Clamp Circuitry



Figure 12 Switching an Inductive Load

**Power Stage** 



### 5.3.1.1 Maximum Load Inductance

While demagnetization of inductive loads, energy has to be dissipated in the BTS3035EJ. This energy can be calculated by the following equation:

$$\mathbf{E} = V_{OUT(CLAMP)} \times \left[ \frac{V_{BAT} - V_{OUT(CLAMP)}}{R_L} \times \ln \left( 1 - \frac{R_L \times I_L}{V_{BAT} - V_{OUT(CLAMP)}} \right) + I_L \right] \times \frac{L}{R_L}$$
(5.1)

Following equation simplifies under assumption of  $R_{\rm L} = 0$ 

$$E = \frac{1}{2} L I_{L}^{2} \times \left( 1 - \frac{V_{BAT}}{V_{BAT} - V_{OUT(CLAMP)}} \right)$$
(5.2)

#### For maximum single avalanche energy please also refer to EAS value in "Energies" on Page 8



Figure 13 Maximum load inductance for single pulse  $L = f(I_L), T_{J(0)} = T_{J, start} = 150^{\circ}C, V_{BAT} = 13.5 V$ 

#### 5.4 Reverse Current capability

A reverse battery situation means the OUT pin is pulled below GND potentials to  $-V_{BAT}$  via the load  $Z_L$ .



#### **Power Stage**

In this situation the load is driven by a current through the intrinsic body diode of the BTS3035EJ. During Reverse Battery all protection functions like current limitation, over temperature shut down and over voltage clamping are not available.

The device is dissipating a power loss which is defined by the driven current and the voltage drop on the DMOS reverse body diode " $-V_{OUT}$ ".

### 5.5 Inverse Current capability

An inverse current situation means the OUT pin is pulled below GND potential by a current flowing from GND to OUT (for example in half-bridge configuration and inductive load using freewheeling via the low side path).

In this situation the load is driven by a current through the intrinsic body diode (device off) of the BTS3035EJ. During Inverse operation all protection functions like current limitation, over temperature shut down and over voltage clamping are not available.

The device is dissipating a power loss which is defined by the driven current and the voltage drop on the DMOS reverse body diode " $-V_{OUT}$ ".

#### Input current behavior during inverse condition on Output

Please note that during inverse current on drain an increased input current can flow ( $I_{IN(-VOUT)}$ ). To limit this current it is needed to place a resistor ( $R_{IN}$ ) in line with the input, also to prevent the microcontroller I/O pins from latching up in this case. The value of this resistor is a compromise of input voltage level in normal operation and maximum allowed device input current  $I_{IN}$  or I/O current (for example of microcontroller).

$$R_{IN\,(\rm min)} = \frac{V_{OHuC\,(\rm max)}}{I_{IN\,(\rm max)}}$$
(5.3)

with  $I_{IN(max)} = 2$  mA (see also **"Absolute Maximum Ratings" on Page 8**) allow for the device;  $V_{OH\mu C(max)}$  maximum high level voltage of the control signal (microcontroller I/O)

and assuming  $-V_{OUT} = 1.1 V$  (worst case) in inverse condition on the output

If inverse current occurs while the STATUS is active (LOW), the STATUS will be reset (HIGH) after the inverse current disappears.

### 5.6 Characteristics

Please see **"Power Stage" on Page 14** for electrical characteristic table.



**Protection Functions** 

## 6 Protection Functions

The device provides embedded protection functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operation. Protection functions are not designed for continuous repetitive operation.

### 6.1 Over Voltage Clamping on OUTput

The BTS3035EJ is equipped with a voltage clamp circuitry that keeps the drain-source (output to GND) voltage  $V_{\text{DS}}$  at a certain level  $V_{\text{OUT(CLAMP)}}$ . The over voltage clamping is overruling the other protection functions. Power dissipation has to be limited to not exceed the maximum allowed junction temperature.

This function is also used in terms of inductive clamping. Please see also **Chapter 5.3.1** for more details.

### 6.2 Thermal Protection

The device is protected against over temperature due to overload and / or bad cooling conditions. To ensure this a temperature sensor is located in the power MOSFET.

The BTS3035EJ has a thermal protection function with automatic restart. After the device has switched off due to over temperature the device will stay off until the junction temperature has dropped down below the thermal hysteresis **"Thermal Protection" on Page 18**.



Figure 14 Thermal protective switch OFF scenario with thermal restart

The device also features a digital feedback on the dedicated status pin. This feedback is latched and can be read out easily by the microcontroller. Please see **"Diagnostics" on Page 21** for details on this feedback.

### 6.3 Short Circuit Protection / Current limitation

The condition short circuit is an overload condition to the device. If the load current reaches the limitation value of  $I_{L(LIM)}$  the device limits the current and therefore will start heating up. When the thermal shutdown temperature is reached, the device turns off.

The time from the beginning of current limitation until the over temperature switch off depends strongly on the cooling conditions.



#### **Protection Functions**

If input is still high the device will turn on again after the measured temperature has dropped below the thermal hysteresis.

Figure 15 shows this simplified behavior.



Figure 15 Short circuit protection via current limitation and over temperature switch off with autorestart

#### 6.4 Characteristics

Please see "Protection Functions" on Page 18 for electrical characteristic table.

19

**Input Stage** 



### 7 Input Stage

### 7.1 Input Circuit

**Figure 16** shows the input circuit of the BTS3035EJ. In case of open or floating input pin the device will automatically switch off and remain off. An ESD Zener structure protects the input circuit against ESD pulses.



Figure 16 Simplified Input circuitry

### 7.2 Characteristics

Please see "Input Stage" on Page 25 for electrical characteristic table.

Diagnostics



### 8 Diagnostics

The BTS3035EJ provides a latching digital status signal via an open drain style feedback on the STATUS pin.

In case of a detected over temperature condition, the device pulls the STATUS pin down to GND (pin) by an internal pull-down intend to signal a low level to the micro controller. This pull-down signal stays active also during thermal restart until the input pin is pulled-down below the input threshold.

In normal operation the status needs to be externally pulled up to a 3 V/5 V supply to signal a high level. **Figure 17** shows this simplified behavior.



Figure 17 Short circuit protection via current limitation and over temperature switch off with autorestart and signaling via STATUS pin

infineon

**Electrical Characteristics** 

## 9 Electrical Characteristics

#### 9.1 Power Stage

Please see Chapter "Power Stage" on Page 14 for parameter description and further details.

#### Table 5 Electrical Characteristics: Power Stage

 $T_j$  = -40°C to +150°C, V<sub>BAT</sub> =6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                            | Symbol                  |      | Value      | s    | Unit | Note or<br>Test Condition                                                                                         | Number   |
|------------------------------------------------------|-------------------------|------|------------|------|------|-------------------------------------------------------------------------------------------------------------------|----------|
|                                                      |                         | Min. | Тур.       | Max. |      |                                                                                                                   |          |
| Power Stage                                          |                         |      | - <u>+</u> |      |      | •                                                                                                                 |          |
| On-State resistance<br>at hot temperature (150°C)    | R <sub>DS(ON)_150</sub> | -    | 58         | 70   | mΩ   | $T_{\rm J} = 150^{\circ}\rm C;$ $V_{\rm IN} = 5 \rm V;$ $I_{\rm L} = I_{\rm L(NOM)}$                              | P_9.1.3  |
| On-State resistance<br>at ambient temperature (25°C) | R <sub>DS(ON)_25</sub>  | -    | 30         | _    | mΩ   | $T_{\rm J} = 25^{\circ}\rm{C};$ $V_{\rm IN} = 5 \rm{V};$ $I_{\rm L} = I_{\rm L(NOM)}$                             | P_9.1.9  |
| Nominal load current                                 | I <sub>L(NOM)</sub>     | -    | 5          | -    | A    | <sup>1)</sup><br>$T_{\rm J} < 150^{\circ}{\rm C};$<br>$T_{\rm A} = 85^{\circ}{\rm C}$<br>$V_{\rm IN} = 5 {\rm V}$ | P_9.1.39 |
| OFF state load current,<br>Output leakage current    | Ι <sub>L(OFF)_85</sub>  | -    | -          | 0.6  | μΑ   | 2)<br>$V_{BAT} = 13.5 V;$<br>$V_{IN} = 0 V;$<br>$T_{J} \le 85^{\circ}C$                                           | P_9.1.45 |
| OFF state load current,<br>Output leakage current    | Ι <sub>L(OFF)_150</sub> | -    | 1.3        | 4.3  | μA   | V <sub>BAT</sub> = 18 V;<br>V <sub>IN</sub> = 0 V;<br>T <sub>J</sub> = 150°C                                      | P_9.1.51 |
| Reverse body diode forward voltage                   | -V <sub>out</sub>       | -    | 0.8        | 1.1  | V    | $I_{L} = -I_{L(NOM)};$ $V_{IN} = 0 V$                                                                             | P_9.1.67 |



#### **Electrical Characteristics**

#### Table 5 Electrical Characteristics: Power Stage (cont'd)

 $T_j$  = -40°C to +150°C, V<sub>BAT</sub> =6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                      | Symbol                        |      | Value | S    | Unit | Note or                                                                                                                | Number     |
|--------------------------------------------------------------------------------|-------------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------|------------|
|                                                                                |                               | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                                  |            |
| Dynamic characteristics - switching<br>for definition details see Figure 10 "I | -                             | -    |       | -    | -    |                                                                                                                        | on Page 14 |
| Turn-on time                                                                   | t <sub>on</sub>               | 35   | 75    | 115  | μs   | <sup>3)</sup><br>$V_{\rm IN} = 0 \text{ V to 5 V;}$<br>$V_{\rm OUT} = 10\% V_{\rm BAT}$                                | P_9.1.68   |
| Turn-off time                                                                  | t <sub>OFF</sub>              | 70   | 135   | 210  | μs   | 4)<br>$V_{\rm IN} = 5 V \text{ to } 0 V;$<br>$V_{\rm OUT} = 90\% V_{\rm BAT}$                                          | P_9.1.69   |
| Turn-on delay time                                                             | t <sub>DON</sub>              | 5    | 15    | 25   | μs   | $V_{IN} = 0 V \text{ to } 5 V;$<br>$V_{OUT} = 90\% V_{BAT}$                                                            | P_9.1.70   |
| Turn-off delay time                                                            | t <sub>DOFF</sub>             | 40   | 75    | 120  | μs   | V <sub>IN</sub> = 5 V to 0 V;<br>V <sub>OUT</sub> = 10% V <sub>BAT</sub>                                               | P_9.1.71   |
| Fall time, Falling output voltage (turn-<br>on)                                | t <sub>F</sub>                | 30   | 60    | 90   | μs   | $V_{\rm IN} = 0 V \text{ to } 5 V;$<br>$V_{\rm OUT} = 90\% V_{\rm BAT} \text{ to}$<br>$V_{\rm OUT} = 10\% V_{\rm BAT}$ | P_9.1.72   |
| Rise time, Rising output voltage                                               | t <sub>R</sub>                | 30   | 60    | 90   | μs   | $V_{IN} = 5 V \text{ to } 0 V;$<br>$V_{OUT} = 10\% V_{BAT} \text{ to}$<br>$V_{OUT} = 90\% V_{BAT}$                     | P_9.1.73   |
| Turn-on Slew rate                                                              | -(ΔV/Δt) <sub>ON</sub>        | 0.22 | 0.45  | 0.65 | V/µs | 5)<br>$V_{OUT} = 90\% V_{BAT}$ to<br>$V_{OUT} = 50\% V_{BAT}$                                                          | P_9.1.74   |
| Turn-off Slew rate                                                             | $(\Delta V / \Delta t)_{OFF}$ | 0.22 | 0.45  | 0.65 | V/µs | 6)<br>$V_{OUT} = 50\% V_{BAT}$ to<br>$V_{OUT} = 90\% V_{BAT}$                                                          | P_9.1.75   |

1) Not subject to production test, calculated by  $R_{\text{thJA}}$  (JEDEC 2s2p, PCB) and  $R_{\text{DS(ON)}}$ 

2) Not subject to production test, specified by design;

3) Not subject to production test, calculated with delay time ON and fall time

4) Not subject to production test, calculated with delay time OFF and rise time

5) Not subject to production test, calculated slew rate between 90% and 50%  $V_{OUT}$ 

6) Not subject to production test, calculated slew rate between 50% and 90%  $V_{\text{OUT}}$ 



#### **Electrical Characteristics**

#### 9.2 Protection

Please see Chapter "Protection Functions" on Page 18 for parameter description and further details.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

#### Table 6 Electrical Characteristics: Protection

 $T_{\rm j}$  = -40°C to +150°C, V<sub>BAT</sub> =6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                 | Symbol                  |      | Value | S    | Unit | Note or<br>Test Condition                       | Number   |
|-------------------------------------------|-------------------------|------|-------|------|------|-------------------------------------------------|----------|
|                                           |                         | Min. | Тур.  | Max. |      |                                                 |          |
| Thermal Protection                        | I                       |      |       | 4    | -    |                                                 |          |
| Thermal shut down<br>junction temperature | T <sub>J(SD)</sub>      | 150  | 175   | -    | °C   | <sup>1)</sup><br>3 V < $V_{\rm IN}$ < 5.5 V     | P_9.2.1  |
| Thermal hysteresis                        | $\Delta T_{\rm J_HYS}$  | _    | 15    | -    | K    | 1)                                              | P_9.2.3  |
| Minimum status latch reset time           | t <sub>RESET</sub>      | 50   | -     | -    | μs   | 1) 2)<br>V <sub>IN</sub> < 0.8 V;               | P_9.2.8  |
| Overvoltage Protection                    |                         |      |       | 4    |      |                                                 |          |
| Drain clamp voltage                       | V <sub>OUT(CLAMP)</sub> | 40   | 45    | -    | V    | V <sub>IN</sub> = 0 V;<br>/ <sub>L</sub> =14 mA | P_9.2.11 |
| Current limitation (see also Figure       | e 15)                   |      |       |      |      |                                                 | L.       |
| Current limitation                        | I <sub>L(LIM)</sub>     | 20   | 30    | 40   | A    | V <sub>IN</sub> = 5 V                           | P_9.2.17 |
| 1) Not subject to production test, spec   | <br>cified by design.   |      | 1     | 1    | 1    |                                                 |          |

Not subject to production test, specified by design.

2) Minimum time needed to reset the STATUS latch feedback signal



**Electrical Characteristics** 

#### 9.3 Input Stage

Please see Chapter "Input Stage" on Page 20 for description and further details.

#### Table 7 Electrical Characteristics: Input

 $T_{\rm j}$  = -40°C to +150°C, V<sub>BAT</sub> =6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                         | Symbol                 | Values |      |      | Unit | Note or                                                     | Number   |
|---------------------------------------------------|------------------------|--------|------|------|------|-------------------------------------------------------------|----------|
|                                                   |                        | Min.   | Тур. | Max. |      | Test Condition                                              |          |
| Input                                             |                        | L      |      |      |      |                                                             | L.       |
| Input Current,<br>normal ON state                 | I <sub>IN(ON)</sub>    | -      | 82   | 120  | μA   | V <sub>IN</sub> = 5.0 V;                                    | P_9.3.1  |
| Input Current,<br>protection mode                 | I <sub>IN(PROT)</sub>  | -      | 191  | 260  | μA   | V <sub>IN</sub> = 5.0 V;                                    | P_9.3.5  |
| Input current, inverse condition on<br>OUT to GND | I <sub>IN(-VOUT)</sub> | -      | 15   | -    | mA   | 1) 2)<br>$V_{OUT} < -0.3 V;$<br>$-0.3 V \le V_{IN} < 5.5 V$ | P_9.3.9  |
| Input pull down current                           | I <sub>IN-GND</sub>    | 10     | -    | -    | μA   | <sup>3)</sup><br>$V_{\rm IN} = V_{\rm IN(TH)}$              | P_9.3.10 |
| Input Voltage on-threshold                        | V <sub>IN(TH)</sub>    | 0.8    | 2.3  | 3    | V    | I <sub>L</sub> =1.4 mA;<br>Power DMOS<br>active             | P_9.3.11 |

1) Not subject to production test, specified by design

2) Input current must not exceed the maximum ratings in Chapter 4, P\_4.1.10

3) Not subject to production test, specified by design

### 9.4 Diagnostics (STATUS Pin)

Please see Chapter "Diagnostics" on Page 21 for description and further details.

#### Table 8 Electrical Characteristics: Diagnostics

 $T_{\rm j}$  = -40°C to +150°C, V<sub>BAT</sub> =6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                             | Symbol                        | Values |      |      | Unit | Note or                                                                                                                                | Number  |
|---------------------------------------|-------------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                       |                               | Min.   | Тур. | Max. |      | <b>Test Condition</b>                                                                                                                  |         |
| Status pin voltage drop               | V <sub>STATUS(ON)</sub>       | -      | -    | 0.65 | V    | $I_{\text{STATUS}} = 1 \text{ mA};$<br>latched fault;<br>$3 \text{ V} \le V_{\text{IN}} < 5.5 \text{ V}$                               | P_9.4.1 |
| Status pin leakage current<br>(85°C)  | I <sub>STATUS(OFF)_85</sub>   | -      | 1.5  | 6    | μΑ   | 1)<br>$V_{\text{STATUS}} \le 5.5 \text{ V}; T_{\text{J}} \le 85^{\circ}\text{C};$<br>$3 \text{ V} \le V_{\text{IN}} \le 5.5 \text{ V}$ | P_9.4.2 |
| Status pin leakage current<br>(150°C) | I <sub>STATUS</sub> (OFF)_150 | -      | 6    | 12   | μA   | $V_{\text{STATUS}} \le 5.0 \text{ V};$<br>$T_{\text{J}} = 150^{\circ}\text{C};$<br>$3 \text{ V} \le V_{\text{IN}} < 5.5 \text{ V}$     | P_9.4.3 |

1) Not subject to production test, specified by design.

infineon

**Characterization Results** 

## 10 Characterization Results

Typical performance characteristics.

### 10.1 Power Stage



Figure 18 Typical  $R_{DS(ON)}$  vs.  $V_{IN} @ T_J = -40 ... 150^{\circ}C, I_L = I_{L(NOM)}$ 





Figure 19 typical  $R_{DS(ON)}$  vs.  $T_{J} @ V_{IN} = 3 ... 5.5 V; I_{L} = I_{L(NOM)}$ 



Figure 20 Typical Reverse Diode  $|V_{OUT}|$  vs.  $T_J @ I_L = -I_{L(NOM)}$ 



#### **Characterization Results**



Figure 21 Typical  $I_{L(OFF)}$  vs.  $V_{DS} @ T_J = -40 ... 150^{\circ}C, V_{IN} = 0 V$ 



Figure 22 Typical  $I_{L(OFF)}$  vs.  $V_{IN} @ T_J = -40 \dots 150^{\circ}C$ ,  $V_{BAT} = 6 \dots 18 V$ 





Figure 23 Typical destruction point.  $E_{AS}$  vs.  $I_L @ T_{J(0)} = 25^{\circ}C$  and 150°C,  $V_{BAT} = 13.5 V$ 





#### **Characterization Results**



Figure 25 Typical  $E_{AR}$  vs. Nr of cycles @  $T_{J(0)}$  = 25°C and 105°C,  $V_{BAT}$  = 13.5 V

### Dynamic characteristics (switching times):



Figure 26 Typical  $t_{\rm F}$ ,  $t_{\rm R}$  vs  $V_{\rm IN}$  @  $T_{\rm J}$  = -40 ... 150°C





Figure 27 Typical  $t_{DON}$ ,  $t_{DOFF}$  vs  $V_{IN} @ T_{J} = -40 ... 150^{\circ}C$ 



Figure 28 Typical  $-(\Delta V/\Delta t)_{ON}$ ,  $(\Delta V/\Delta t)_{OFF}$  vs  $V_{IN} @ T_J = -40 \dots 150^{\circ}C$ 





Figure 29 Typical *t*<sub>F</sub>, *t*<sub>R</sub> vs *V*<sub>BAT</sub> @ *V*<sub>IN</sub> = 5 V, *T*<sub>J</sub> = -40 ... 150°C



Figure 30 Typical  $t_{DON}$ ,  $t_{DOFF}$  vs  $V_{BAT}$  @  $V_{IN}$  = 5 V,  $T_{J}$  = -40 ... 150°C





Figure 31 Typical - $(\Delta V/\Delta t)_{ON}$ ,  $(\Delta V/\Delta t)_{OFF}$  vs  $V_{BAT}$  @  $V_{IN}$  = 5 V,  $T_{J}$  = -40 ... 150°C



Figure 32 Tyipical  $t_{\rm F}$ ,  $t_{\rm R}$  vs  $l_{\rm L} @ V_{\rm IN} = 5 \text{ V}$ ,  $T_{\rm J} = -40 \dots 150^{\circ}\text{C}$ 





Figure 33 Typical  $t_{DON}$ ,  $t_{DOFF}$  vs  $I_{L} @ V_{IN} = 5 V$ ,  $T_{J} = -40 ... 150^{\circ}C$ 



Figure 34 Typical  $-(\Delta V/\Delta t)_{ON}$ ,  $(\Delta V/\Delta t)_{OFF}$  vs  $I_{L} @ V_{IN} = 5 V$ ,  $T_{J} = -40 \dots 150^{\circ}C$ 



#### **Characterization Results**







Figure 36 Typical  $t_{\text{DON}}$ ,  $t_{\text{DOFF}}$  vs  $T_{\text{J}} @ V_{\text{IN}} = 5 \text{ V}$ 





Figure 37 Typical  $-(\Delta V/\Delta t)_{ON}$ ,  $(\Delta V/\Delta t)_{OFF}$  vs  $T_{J} @ V_{IN} = 5 V$ 



**Characterization Results** 

### 10.2 Protection



Figure 38 Typical  $V_{OUT(CLAMP)}$  vs.  $T_J @ I_L = 14 \text{ mA}$ 



Figure 39 Typical  $I_{L(LIM)}$  vs.  $V_{BAT} @ T_J = -40 ... 150^{\circ}C$ ,  $V_{IN} = 3 V$  and 5 V



**Characterization Results** 

### 10.3 Input Stage



Figure 40 Typical  $V_{IN(TH)}$  vs.  $T_J @ I_L = 1.4 \text{ mA}$ 



Figure 41 Typical  $I_{IN(ON)}$  vs.  $V_{IN} @ T_J = -40 ... 150^{\circ}C, I_L = I_{L(NOM)}$ 





Figure 42 Typical  $I_{IN(PROT)}$  vs.  $V_{IN} @ T_J = -40 ... 150^{\circ}C, I_L = I_{L(NOM)}$ 



**Characterization Results** 

### 10.4 Diagnosis



Figure 43 Typical  $V_{\text{STATUS}(ON)}$  vs.  $V_{\text{IN}} @ T_{\text{J}} = -40 \dots 150^{\circ}\text{C}$ 



Figure 44 Typical  $I_{\text{STATUS}(\text{OFF})}$  vs.  $T_{\text{J}} @ V_{\text{STATUS}} = 3 \dots 5.5 \text{ V}, V_{\text{IN}} = 0 \text{ V}$ 





Figure 45Typical  $t_{RESET}$  vs  $T_J @ V_{IN} = 0 \dots 0.8 V$ 



**Application Information** 

## **11** Application Information

*Note:* The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

### 11.1 Application Diagram

An application example with the BTS3035EJ is shown below.



Figure 46 Application example circuitry

Recommended values for  $V_{IN}$ = 5 V and  $V_{DD}$ = 5 V:  $R_{STATUS}$ =4.7 kΩ  $R_{STATUS(PROT)}$ =3.3 kΩ  $R_{IN}$ =3.3 kΩ

*Note:* This is a very simplified example of an application circuit. The function must be verified in the real application.



**Package Outlines** 

## 12 Package Outlines



Figure 47 PG-TDSO8-31

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.

Rev. 1.0 2016-09-12

**Revision History** 



# **13** Revision History

| Version  | Date       | Changes            |
|----------|------------|--------------------|
| Rev. 1.0 | 2016-09-12 | Datasheet released |

#### **Trademarks of Infineon Technologies AG**

µHVIC<sup>™</sup>, µIPM<sup>™</sup>, µPFC<sup>™</sup>, AU-ConvertIR<sup>™</sup>, AURIX<sup>™</sup>, C166<sup>™</sup>, CanPAK<sup>™</sup>, CIPOS<sup>™</sup>, CIPURSE<sup>™</sup>, CoolDP<sup>™</sup>, CoolGaN<sup>™</sup>, COOLIR<sup>™</sup>, CoolMOS<sup>™</sup>, CoolSeT<sup>™</sup>, CoolSiC<sup>™</sup>, DAVE<sup>™</sup>, DI-POL<sup>™</sup>, DirectFET<sup>™</sup>, DrBlade<sup>™</sup>, EasyPIM<sup>™</sup>, EconoBRIDGE<sup>™</sup>, EconoDUAL<sup>™</sup>, EconoPACK<sup>™</sup>, EconoPIM<sup>™</sup>, EiceDRIVER<sup>™</sup>, eupec<sup>™</sup>, FCOS<sup>™</sup>, GaNpowIR<sup>™</sup>, HEXFET<sup>™</sup>, HITFET<sup>™</sup>, HybridPACK<sup>™</sup>, iMOTION<sup>™</sup>, ISOFACE<sup>™</sup>, IsoPACK<sup>™</sup>, LEDrivIR<sup>™</sup>, LITIX<sup>™</sup>, MIPAQ<sup>™</sup>, ModSTACK<sup>™</sup>, my-d<sup>™</sup>, NovalithIC<sup>™</sup>, OPTIGA<sup>™</sup>, OptiMOS<sup>™</sup>, ORIGA<sup>™</sup>, PowIRaudio<sup>™</sup>, PowIRStage<sup>™</sup>, PrimePACK<sup>™</sup>, PrimeSTACK<sup>™</sup>, PROFET<sup>™</sup>, PRO-SIL<sup>™</sup>, RASIC<sup>™</sup>, REAL3<sup>™</sup>, SmartLEWIS<sup>™</sup>, SOLID FLASH<sup>™</sup>, SPOC<sup>™</sup>, StrongIRFET<sup>™</sup>, SupIRBuck<sup>™</sup>, TEMPFET<sup>™</sup>, TRENCHSTOP<sup>™</sup>, TriCore<sup>™</sup>, UHVIC<sup>™</sup>, XHP<sup>™</sup>, XMC<sup>™</sup>.

Trademarks updated November 2015

#### **Other Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2016-09-12 Published by Infineon Technologies AG 81726 Munich, Germany

© 2016 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.