



# **Dual High Efficiency Synchronous MOSFET Driver**

Check for Samples: TPS51601A

## **FEATURES**

- High Voltage Synchronous Buck Driver
- Integrated Boost Switch for Bootstrap Action
- Adaptive Dead Time Control and Shootthrough Protection
- 0.4-Ω Sink Resistance for Low-side Drive
- 1.0-Ω Source Resistance for High-side Drive
- SKIP Pin to Improve Light-Load Efficiency
- Adaptive Zero-Crossing Detection for Optimal Light-Load Efficiency
- 8-Pin 3 mm × 3 mm SON (DRB) Package

## **APPLICATIONS**

- Mobile core regulator products
- High frequency DC-DC Converters
- · High input voltage DC-DC converters
- Multiphase DC-DC converters

## **DESCRIPTION**

The TPS51601A is a synchronous buck MOSFET driver with integrated boost switch. This high-performance driver is capable of driving high-side and low-side side N-channel FETs with the highest speed and lowest switching loss. Adaptive dead-time control and shoot-through protection are included.

The TPS51601A is available in the space-saving 8-pin 3 mm  $\times$  3 mm SON package and operates between  $-40^{\circ}$ C and  $105^{\circ}$ C.

## SIMPLIFIED APPLICATION $V_{IN}$ TPS51601A **BST** DRVH Vout SKIP SW SKIP **PWM** VDD **PWM GND DRVL PGND** UDG-11212 **PGND PGND**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ORDERING INFORMATION(1)(2)

| T <sub>A</sub> | PACKAGE                  | ORDERABLE<br>NUMBER | PINS | TRANSPORT MEDIA       | MINIMUM<br>QUANTITY | ECO PLAN        |
|----------------|--------------------------|---------------------|------|-----------------------|---------------------|-----------------|
|                | Plastic Small            | TPS51601ADRBT       |      | Tape-and-reel (large) | 250                 | Green (RoHS and |
| –40°C to 105°C | Outline No-Lead<br>(SON) | TPS51601ADRBR       | 8    | Tape-and-reel (small) | 3000                | no Sb/Br)       |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- 2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)(3)

|                    |                                                      | MIN  | MAX | UNIT |
|--------------------|------------------------------------------------------|------|-----|------|
| lanut valtana      | VDD                                                  | -0.3 | 6   | V    |
| Input voltage      | PWM, SKIP                                            | -0.3 | 6   | V    |
|                    | BST to SW                                            | -0.3 | 6   |      |
| 0                  | DRVH to SW                                           | -0.3 | 6   | V    |
| Output voltages    | DRVL                                                 | -0.3 | 6   | V    |
|                    | SW                                                   | -1   | 32  |      |
| Ground             | GND                                                  | -0.3 | 0.3 | V    |
| Operating junction | perating junction temperature, T <sub>J</sub> -40 12 |      | 125 | °C   |
| Storage temperatu  | torage temperature, T <sub>stg</sub> -55 15          |      | 150 | °C   |

- (1) Stresses beyond those listed in this table may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the RECOMMENDED OPERATING CONDITIONS table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to the network ground terminal unless otherwise noted.
- (3) Voltage values are with respect to the corresponding LL terminal.

## THERMAL INFORMATION

|                         |                                                             | TPS51601 |       |
|-------------------------|-------------------------------------------------------------|----------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                               | DRB      | UNITS |
|                         |                                                             | 8 PINS   |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 42.6     |       |
| θ <sub>JCtop</sub>      | Junction-to-case (top) thermal resistance (3)               | 3.0      |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance (4)                    | 18.9     | °C/W  |
| ΨЈТ                     | Junction-to-top characterization parameter (5)              | 62.1     | *C/VV |
| ΨЈВ                     | Junction-to-board characterization parameter <sup>(6)</sup> | 19.1     |       |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance (7)            | 12.7     |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



## **RECOMMENDED OPERATING CONDITIONS**

|                    |                                                      | MIN  | TYP MAX | UNIT |
|--------------------|------------------------------------------------------|------|---------|------|
| Input voltages     | VDD                                                  | 4.5  | 5.5     | V    |
|                    | PWM, SKIP                                            | -0.1 | 5.5     | V    |
|                    | BST to SW                                            | -0.1 | 5.5     |      |
| Output valtages    | DRVH to SW                                           | -0.1 | 5.5     | V    |
| Output voltages    | DRVL                                                 | -0.1 | 5.5     | V    |
|                    | SW                                                   | -1   | 30      |      |
| Ground             | GND                                                  | -0.1 | 0.1     | V    |
| Operating junction | perating junction temperature, T <sub>J</sub> -40 10 |      | 105     | °C   |



## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range,  $V_{VDD} = 5.0 \text{ V}$  (unless otherwise noted)

|                        | PARAMETER                          | CONDITIONS                                                                                                   | MIN  | TYP | MAX | UNIT |
|------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| SUPPLY, L              | JNDERVOLTAGE LOCKOUT               |                                                                                                              | •    |     |     |      |
|                        |                                    | PWM = HI                                                                                                     |      | 160 | 220 |      |
| $I_{VDD}$              | VDD bias current                   | PWM = LO                                                                                                     |      | 500 |     | μΑ   |
| .55                    |                                    | PWM = float                                                                                                  |      | 50  |     | ·    |
| V <sub>UVLO(h)</sub>   | VDD UVLO 'OK' threshold            |                                                                                                              | 3.5  | 3.7 | 3.9 | V    |
| V <sub>UVLO(I)</sub>   | VDD UVLO fault threshold           |                                                                                                              | 3.3  | 3.5 | 3.7 | V    |
| V <sub>UVLO(hys)</sub> | VDD UVLO hysteresis                |                                                                                                              |      | 0.2 |     | V    |
| PWM INPU               | ·                                  |                                                                                                              |      |     |     |      |
| V <sub>IH(pwm)</sub>   | HIGH-level PWM input               |                                                                                                              | 4.0  |     |     | V    |
| V <sub>IL(pwm)</sub>   | LOW-level PWM input                |                                                                                                              |      |     | 0.7 | V    |
| R <sub>VDD-PWM</sub>   | VDD-to-PWM resistance              |                                                                                                              |      | 30  | 0   | kΩ   |
| R <sub>PWM-GND</sub>   | PWM-to-GND resistance              |                                                                                                              |      | 20  |     | kΩ   |
| V <sub>PWM(tri)</sub>  | PWM tri-state voltage              | PWM floating                                                                                                 | 1.5  | 20  | 2.5 | V    |
| SKIP INPU              |                                    | 1 WW Hoaling                                                                                                 | 1.0  |     | 2.0 |      |
|                        | HIGH-level SKIP input logic        |                                                                                                              | 2.2  |     |     | V    |
| V <sub>IH(skip)</sub>  | LOW-level SKIP input logic         |                                                                                                              | ۷.۷  |     | 0.7 | V    |
| V <sub>IL(skip)</sub>  |                                    | V 5 V                                                                                                        |      |     | 2   |      |
| IL <sub>SKIP-GND</sub> | SKIP-to-GND leakage                | $V_{SKIP} = 5 V$                                                                                             |      |     | 2   | μA   |
| GATE DRIV              | VE OUTPUT                          | Source resistance (V V V V V F V                                                                             |      |     |     |      |
|                        |                                    | Source resistance, $(V_{BST} - V_{LL}) = 5 \text{ V}$ ,<br>HIGH-state $(V_{BST} - V_{DRVH}) = 0.1 \text{ V}$ |      | 1.0 | 2.5 |      |
| $R_{DRVH}$             | DRVH on resistance                 | Sink resistance, $(V_{BST} - V_{LL}) = 5 \text{ V}$ ,                                                        |      |     |     | Ω    |
|                        |                                    | LOW-state $(V_{DRVH} - V_{LL}) = 0.1 \text{ V}$                                                              |      | 0.5 | 1.5 |      |
|                        |                                    | Source resistance, $(V_{VDD} - GND) = 5 \text{ V}$ ,                                                         |      | 0.0 | 4.5 |      |
| D                      | DRVL on resistance                 | HIGH-state, $V_{VDD} - V_{DRVL}$ ) = 0.1V                                                                    |      | 8.0 | 1.5 | Ω    |
| $R_{DRVL}$             | DRVL off resistance                | Sink resistance, VDD – GND = 5 V                                                                             |      | 0.4 | 1.0 | 12   |
|                        |                                    | LOW-state, VDRVL – GND = 0.1 V                                                                               |      | 0.4 | 1.0 |      |
| TIMING CH              | IARACTERISTICS                     |                                                                                                              | Т    |     |     |      |
| t <sub>DRVH</sub>      | DRVH transition time               | DRVH rising, C <sub>DRVH</sub> = 3.3 nF                                                                      | 15 3 |     |     | ns   |
| יטאטרי                 | Divir danolion limb                | DRVH falling, $C_{DRVH} = 3.3 \text{ nF}$                                                                    | 10   | 35  |     |      |
| t <sub>DRVL</sub>      | DRVL transition time               | DRVL rising, $C_{DRVL} = 3.3 \text{ nF}$                                                                     |      | 15  | 35  | ns   |
| URVL                   | DIVE transition time               | DRVL, falling, C <sub>DRVL</sub> = 3.3 nF                                                                    |      | 10  | 35  |      |
| l <del>t</del>         | Driver non-overlap time            | DRVH LOW to DRVL HIGH                                                                                        | 5    | 20  |     | ns   |
| <sup>t</sup> NONOVLP   | Briver non overlap time            | DRVL LOW to DRVH HIGH                                                                                        | 5    | 20  |     | 113  |
| <b>t</b>               | PWM rising to drive output delay   | DCM mode: PWM rising to DRVH rising                                                                          |      | 25  |     | ne   |
| t <sub>DLY(rise)</sub> | r www haing to drive output delay  | CCM mode: PWM rising to DRVL falling                                                                         |      | 25  |     | ns   |
| t <sub>DLY(fall)</sub> | PWM falling to drive output delay  | PWM falling to DRVH falling                                                                                  |      | 25  |     | ns   |
| t <sub>DLY1</sub>      | 3-state propagation delay to LOW   | PWM floating to PWM LOW                                                                                      |      | 40  |     | ns   |
| t <sub>DLY2</sub>      | 3-state propagation delay to HIGH  | PWM floating ti PWM HIGH                                                                                     |      | 50  |     | ns   |
| t <sub>TS(hold)</sub>  | 3-state hold-off time              | PWM entering tri-state from HIGH or LOW                                                                      |      | 150 |     | ns   |
| tSKIP(pdh)             | SKIP LOW-to-HIGH propagation delay |                                                                                                              |      | 15  |     | ns   |
| t <sub>SKIP(pdI)</sub> | SKIP HIGH-to-LOW propagation delay |                                                                                                              |      | 15  |     | ns   |
| t <sub>DRVH(min)</sub> | Minimum DRVH width                 |                                                                                                              |      |     | 80  | ns   |
| t <sub>DRVL(min)</sub> | Minimum DRVL width                 | Minimum DRVL width before Zero-crossing can turn OFF DRVL                                                    |      | 400 | 500 | ns   |
| BOOT-STR               | RAP SWITCH (BST)                   | 1                                                                                                            | 1    |     |     |      |
| R <sub>BST</sub>       | BST switch on-resistance           | I <sub>BST</sub> = 10 mA                                                                                     | 4    | 10  | 20  | Ω    |
| I <sub>BST(leak)</sub> | BST switch leakage current         | V <sub>BST</sub> = 34 V, V <sub>SW</sub> = 28 V                                                              | -    |     | 2   | μA   |



## **DEVICE INFORMATION**

### QFN (DRB) PACKAGE 8 PINS (TOP VIEW)



## **PIN FUNCTIONS**

| PIN    | I/O | DESCRIPTION                                                                                                                                                                                                                                                              |
|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                              |
| BST    | I   | High-side, N-channel FET bootstrap voltage input, supply for high-side driver                                                                                                                                                                                            |
| DRVH   | 0   | High-side, N-channel FET gate drive output.                                                                                                                                                                                                                              |
| DRVL   | 0   | Low-side, synchronous N-channel FET gate drive output                                                                                                                                                                                                                    |
| GND    | -   | Low-side, synchronous N-channel FET gate drive return and device ground.                                                                                                                                                                                                 |
| PWM    | I   | PWM input. This defines the on-time for the high-side FET of the converter. Input is coming from PWM controller. A 3-state voltage on this pin turns OFF both the high-side (DRVH) and low-side drivers (DRVL)                                                           |
| PwrPAD | -   | Thermal pad. This is a non-electrical pad and is recommended to be connected to GND.                                                                                                                                                                                     |
| SKIP   | I   | If SKIP is LOW, then the inductor current zero-crossing is active and DRVL turns off when inductor current goes to zero. (discontinuous conduction mode active)  If SKIP is HIGH, then the DRVL stays HIGH as long as PWM stays LOW. (forced continuous conduction mode) |
| SW     | I/O | High-side N-channel FET gate drive return. Also used as input for sensing inductor current for zero-crossing.                                                                                                                                                            |
| VDD    | I   | 5-V power supply input for the device.                                                                                                                                                                                                                                   |



## **FUNCTIONAL BLOCK DIAGRAM**









Figure 1. PWM Rising to DRVL Falling

Figure 2. DRVL Falling to DRVH rising



Figure 3. PWM Falling to DRVH Falling

Figure 4. SW-Node Falling to DRVL Rising



Figure 5. 3-State Entry on DRVL

Figure 6. 3-State Entry on DRVH

Copyright © 2012, Texas Instruments Incorporated





Figure 7. 3-State Exit on DRVL

Figure 8. 3-State Exit on DRVH



Figure 9. FCCM Exit and SKIP Mode Entry

Figure 10. SKIP Mode Exit and FCCM Entry

Submit Documentation Feedback



#### TYPICAL CHARACTERISTICS

For Figure 11 through Figure 16 high-side FET used is CSD17302Q5A and low-side FET used is CSD17303Q5.



Figure 11. Efficiency vs. Output Current



Figure 12. Efficiency vs. Output Current



Figure 13. Efficiency vs. Output Current



Figure 14. Efficiency vs. Output Current



Figure 15. Gate Driver Waveforms Using TPS51640 Controller and TPS51601A Driver at V<sub>IN</sub> = 9 V



Figure 16. Gate Driver Waveforms Using TPS51640 Controller and TPS51601A Driver at  $V_{\rm IN} = 20~{\rm V}$ 



#### DETAILED DESCRIPTION

## **UVLO**

The TPS51601A includes an undervoltage lockout circuit that disables the driver and external power FETs in an OFF state when the input supply voltage, (V<sub>VDD</sub>) is insufficient to drive external power FET reliably. During the power-up sequence, both gate drive outputs remain low until the VDD voltage reaches UVLO-H threshold, typically 3.7 V. Once the UVLO threshold is reached, the condition of the gate drive outputs is defined by the input PWM and SKIP signals. During the power-down sequence, the UVLO threshold is set lower, typically 3.5 V.

## **PWM Input**

Once the input supply voltage is above the UVLO threshold, the gate drive outputs are defined by the PWM input and SKIP input. Prior to PWM going HIGH, both the gate drive outputs, (DRVH and DRVL) are held LOW. The DRVL is LOW until the first PWM HIGH pulse to support pre-biased start-up. Once PWM goes HIGH for the first time, DRVH goes HIGH. Then, when PWM goes LOW, DRVH goes LOW first. After the non-overlap time, DRVL goes HIGH.





**Figure 17. Continuous Conduction Mode Waveforms** 

Figure 18. Discontinuous Conduction Mode **Waveforms** 

## **SKIP/FCCM Mode Operation**

The TPS51601A can be configured in two ways. When used as the external driver for Phase 1, this pin connects to the corresponding SKIP pin of the PWM controller. The SKIP pin is active low signal. This means when SKIP is low, then the zero crossing detection circuit of the driver is active. When SKIP is high, the zero-crossing detector is disabled and the converter operates in forced continuous conduction mode (FCCM).

### **Adaptive Zero-Crossing**

The TPS51601A has an adaptive zero-crossing detector. Zero crossing accuracy is detected by checking the switch-node voltage at an appropriate time after the low-side FET is turned OFF by DRVL going low. Then the zero-crossing comparator offset is updated based on previous result. After several zero-crossing events, the comparator offset is optimized to give the best efficiency.

#### Adaptive Dead-Time Control (Anti-Cross Conduction)

The TPS51601A has an adaptive dead-time control logic to minimize the non-overlap time between DRVH and DRVL signals. The internal signal to the low-side driver goes HIGH only when the DRVH-SW voltage goes below approximately 1 V and DRVH goes below approximately 1 V to ensure the high-side MOSFET has turned OFF. Additional driver delays ensure that there is some non-overlap time between DRVH falling edge and DRVL rising edge. Similarly, the internal signal to the DRVH goes high only after DRVL-GND goes below 1 V.

10



## **Integrated Boost-Switch**

To maintain a BST-SW voltage close to VDD (to get lower conduction losses on the high-side FET), the conventional diode from VDD to BST is replaced by a FET which is gated by DRVL signal.

## **APPLICATION INFORMATION**

Figure 19 shows a typical application. Resistors R1 and R2 can be used if necessary to reduce the switch-node ringing.



Figure 19. Typical Application



## **PCB Layout Guidelines**

Figure 20 shows the primary current loops in each phase, numbered in order of importance. The most important loop to minimize the area of is Loop 1, the path from the input capacitor through the high-side and low-side FETs, and back to the capacitor through ground. Loop 2 is from the inductor through the output capacitor, ground and Q2. The layout of the low side gate drive (loops 3a and 3b) is important. The guidelines for gate drive layout are:

- Make the low-side gate drive as short as possible (1 inch or less preferred).
- Make the DRVL width to length ratio of 1:10, wider (1:5) if possible.
- · If changing layers is necessary, use at least two vias.
- Decouple VDD to GND (C<sub>D</sub> in Figure 20) with at ceramic capacitor with a value of least a 2.2-μF.



Figure 20. Minimizing Current Loops

12



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS51601ADRBR    | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | 601A                    | Samples |
| TPS51601ADRBT    | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | 601A                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51601ADRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51601ADRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51601ADRBR | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 33.0        |
| TPS51601ADRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated