## FEATURES

Low power: $1.1 \mathrm{~mA} / \mathrm{amp}$
Low wideband noise
2.1 nV/JHz
$1.4 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$
Low 1/f noise
7 nV/VHz @ 10 Hz
$13 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ @ 10 Hz
Low distortion: - $\mathbf{1 0 5} \mathbf{~ d B c ~ @ ~} \mathbf{1 0 0} \mathbf{~ k H z}, \mathrm{V}_{\mathrm{o}}=\mathbf{2}$ V p-p
High speed
$80 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth ( $\mathbf{G}=+1$ )
$12 \mathrm{~V} / \mu \mathrm{s}$ slew rate
175 ns settling time to $0.1 \%$
Low offset voltage: $\mathbf{0 . 3} \mathbf{~ m V}$ maximum
Rail-to-rail output
Power down
Wide supply range: 2.7 V to 12 V

## APPLICATIONS

Low power, low noise signal processing Battery-powered instrumentation 16-bit PuISAR ${ }^{\circledR}$ ADC drivers

## GENERAL DESCRIPTION

The ADA4841-1/ADA4841-2 are unity gain stable, low noise and distortion, rail-to-rail output amplifiers that have a quiescent current of 1.5 mA maximum. In spite of their low power consumption, these amplifiers offer low wideband voltage noise performance of $2.1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and $1.4 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ current noise, along with excellent spurious-free dynamic range (SFDR) of -105 dBc at 100 kHz . To maintain a low noise environment at lower frequencies, the amplifiers have low $1 / \mathrm{f}$ noise of $7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and $13 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ at 10 Hz .

The ADA4841-1/ADA4841-2 output can swing to less than 50 mV of either rail. The input common-mode voltage range extends down to the negative supply. The ADA4841-1/ ADA4841-2 can drive up to 10 pF of capacitive load with minimal peaking.
The ADA4841-1/ADA4841-2 provide the performance required to efficiently support emerging 16-bit to 18-bit ADCs and are ideal for portable instrumentation, high channel count, industrial measurement, and medical applications. The ADA4841-1/ ADA4841-2 are ideally suited to drive the AD7685/AD7686,

[^0]
## CONNECTION DIAGRAMS



Figure 1. 8-Lead SOIC (R)


Figure 2. 6-Lead SOT-23 (RJ)


NOTES

1. FOR 8-LEAD LFCSP_WD, CONNECT EXPOSED PADDLE TO GND.

Figure 3. 8-Lead MSOP (RM), 8-Lead SOIC_N (R), and 8-Lead LFCSP_WD (CP)

16-bit PulSAR ADCs.
The ADA4841-1/ADA4841-2 packages feature RoHS compliant lead finishes. The amplifiers are rated to work over the industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$.


Figure 4. Harmonic Distortion

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2005-2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

Features .....  1
Applications .....  1
Connection Diagrams .....  1
General Description ..... 1
Revision History .....  2
Specifications .....  3
Absolute Maximum Ratings .....  6
Thermal Resistance ..... 6
Maximum Power Dissipation .....  .6
ESD Caution .....  6
Typical Performance Characteristics ..... 7
Theory of Operation ..... 13
Amplifier Description ..... 13
DC Errors ..... 13
Noise Considerations ..... 13
REVISION HISTORY
3/2017—Rev. F to Rev. G
Updated Outline Dimensions ..... 20
Changes to Ordering Guide ..... 20
3/2014—Rev. E to Rev. F
Changes to Figure 14 .....  8
Updated Outline Dimensions ..... 20
Changes to Ordering Guide ..... 20
12/2010—Rev. D to Rev. E
Changes to Negative Power Supply Rejection Ration Conditions .. .....  3
Changes to Ordering Guide ..... 20
1/2010—Rev. C to Rev. D
Added LFCSP Package ..... Universal
Changes to Operating Temperature Range Parameter,
Table 4 .....  6
Updated Outline Dimensions ..... 19
Changes to Ordering Guide ..... 20
3/2006—Rev. B to Rev. C
Added SOT-23 Package ..... Universal
Changes to General Description .....  1
Changes to Table 1 ..... 3
Changes to Table 2 .....  4
Changes to Table 3 ..... 5
Changes to Input Protection Section ..... 15
Changes to Ordering Guide ..... 20
10/2005-Rev. A to Rev. B
Added ADA4841-2 ..... Universal
Changes to General Description and Features .....  1
Headroom Considerations ..... 14
Capacitance Drive ..... 15
Input Protection ..... 15
Power-Down Operation ..... 16
Applications Information ..... 17
Typical Performance Values ..... 17
16-Bit ADC Driver ..... 17
Reconstruction Filter ..... 17
Layout Considerations ..... 18
Ground Plane. ..... 18
Power Supply Bypassing ..... 18
Outline Dimensions ..... 19
Ordering Guide ..... 20
Changes to Table 1 .....  .3
Changes to Table 2 .....  4
Changes to Table 3 .....  5
Changes to Table 4, Table 5, and Figure 4 .....  .6
Changes to Figure 6 .....  .7
Changes to Figure 12, Figure 13, Figure 15, and Figure 16 .....  8
Deleted Figure 25; Renumber Sequentially ..... 10
Changes to Figure 24 and Figure 28 ..... 10
Changes to Figure 31 ..... 11
Inserted Figure 37; Renumber Sequentially. ..... 12
Changes to Amplifier Description Section and Figure 39 ..... 13
Changed DC Performance Considerations Section to DC Errors Section ..... 13
Changes to Noise Considerations Section ..... 14
Changes to Headroom Considerations Section and Figure 3915
Changes to Power-Down Operation Section ..... 16
Changes to 16-Bit ADC Driver Section, Figure 48, and Figure 491
Changes to Power Supply Bypassing Section ..... 18
Updated Outline Dimensions. ..... 19
Changes to Ordering Guide ..... 20
9/2005—Rev. 0 to Rev. A
Changes to Features ..... 1
Changes to Figure 2 .....  1
Changes to Figure 12 .....  8
Changes to Figure 40 ..... 14
Changes to Headroom Considerations Section ..... 15
7/2005—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, Gain $=+1$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Settling Time to 0.1\% <br> Settling Time to 0.01\% | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{Vp-p} \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=9 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=8 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=8 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 3 \\ & 13 \\ & 650 \\ & 1000 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion HD2/HD3 <br> Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{G}=+1 \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -111 /-105 \\ & -80 /-67 \\ & 2.1 \\ & 1.4 \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{0}= \pm 4 \mathrm{~V}$ | 103 | $\begin{aligned} & 40 \\ & 1 \\ & 3 \\ & 0.1 \\ & 120 \end{aligned}$ | $\begin{aligned} & 300 \\ & 5.3 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ dB |
| INPUT CHARACTERISTICS <br> Input Resistance, Common Mode Input Resistance, Differential Mode Input Capacitance, Common Mode Input Capacitance, Differential Mode Input Common-Mode Voltage Range Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\mathrm{CM}}=\Delta 4 \mathrm{~V}$ | $\begin{aligned} & -5.1 \\ & 95 \end{aligned}$ | $\begin{aligned} & 90 \\ & 25 \\ & 1 \\ & 3 \\ & \\ & 115 \\ & \hline \end{aligned}$ | +4 | $\mathrm{M} \Omega$ <br> k $\Omega$ <br> pF <br> pF <br> V <br> dB |
| MATCHING CHARACTERISTICS (ADA4841-2) Input Offset Voltage Input Bias Current |  |  | $\begin{aligned} & 70 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} \\ & \mathrm{nA} \end{aligned}$ |
| ```POWER DOWN PIN (ADA4841-1) \(\overline{\text { POWER DOWN }}\) Voltage \(\overline{\text { POWER DOWN }}\) Voltage Input Current Enable Power Down Switching Speed Enable Power Down``` | Enabled <br> Power down $\begin{aligned} & \overline{\text { POWER DOWN }}=+5 \mathrm{~V} \\ & \text { POWER DOWN } \end{aligned}=-5 \mathrm{~V}$ |  | $\begin{aligned} & >3.6 \\ & <3.2 \\ & 1 \\ & -13 \\ & 1 \\ & 40 \\ & \hline \end{aligned}$ | 2 $-30$ | V V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Output Current Limit <br> Capacitive Load Drive | $G>+1$ <br> Sourcing, $\mathrm{V}_{\mathbb{I N}}=+\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to GND <br> Sinking, $\mathrm{V}_{\mathrm{IN}}=-\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to GND <br> 30\% overshoot | $\pm 4.9$ | $\begin{aligned} & \pm 4.955 \\ & 30 \\ & 60 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current/Amplifier <br> Positive Power Supply Rejection Ratio Negative Power Supply Rejection Ratio | $\begin{aligned} & \overline{\text { POWER DOWN }}=+5 \mathrm{~V} \\ & \hline \text { POWER DOWN }=-5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V} \text { to }+6 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V} \text { to }-6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.7 \\ & \\ & 95 \\ & 96 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 40 \\ & 110 \\ & 120 \end{aligned}$ | $\begin{aligned} & 12 \\ & 1.5 \\ & 90 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## ADA4841-1/ADA4841-2

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, Gain $=+1, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Settling Time to $0.1 \%$ <br> Settling Time to 0.01\% | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0.02 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=4 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \end{aligned}$ | $\square$ | $\begin{aligned} & 80 \\ & 3 \\ & 12 \\ & 175 \\ & 550 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion HD2/HD3 <br> Input Voltage Noise Input Current Noise Crosstalk | $\begin{aligned} & \mathrm{fc}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{0}=2 \mathrm{~V}-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -109 /-105 \\ & -78 /-66 \\ & 2.1 \\ & 1.4 \\ & -117 \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> dB |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 4.5 V | 103 | $\begin{aligned} & 40 \\ & 1 \\ & 3 \\ & 0.1 \\ & 124 \\ & \hline \end{aligned}$ | $\begin{aligned} & 300 \\ & 5.3 \\ & 0.4 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance, Common Mode Input Resistance, Differential Mode Input Capacitance, Common Mode Input Capacitance, Differential Mode Input Common-Mode Voltage Range Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\text {См }}=\Delta 1.5 \mathrm{~V}$ | $\begin{aligned} & -0.1 \\ & 88 \end{aligned}$ | $\begin{aligned} & 90 \\ & 25 \\ & 1 \\ & 3 \\ & \\ & 115 \\ & \hline \end{aligned}$ | +4 | $\mathrm{M} \Omega$ <br> k $\Omega$ <br> pF <br> pF <br> V <br> dB |
| MATCHING CHARACTERISTICS (ADA4841-2) Input Offset Voltage Input Bias Current |  |  | $\begin{aligned} & 70 \\ & 70 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} \\ & \mathrm{nA} \end{aligned}$ |
| ```\(\overline{\text { POWER DOWN }}\) PIN (ADA4841-1) \(\overline{\text { POWER DOWN }}\) Voltage POWER DOWN Voltage Input Current Enable Power Down Switching Speed Enable Power Down``` | Enabled <br> Power down $\begin{aligned} & \overline{\text { POWER DOWN }}=5 \mathrm{~V} \\ & \overline{\text { POWER DOWN }}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & >3.6 \\ & <3.2 \\ & 1 \\ & -13 \\ & 1 \\ & 40 \\ & \hline \end{aligned}$ | 2 $-30$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Output Current Limit <br> Capacitive Load Drive | $G>+1$ <br> Sourcing, $\mathrm{V}_{\mathbb{N}}=+\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ <br> Sinking, $\mathrm{V}_{\mathbb{I N}}=-\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ <br> 30\% overshoot | 0.08 to 4.92 | $\begin{aligned} & 0.029 \text { to } 4.974 \\ & 30 \\ & 60 \\ & 15 \end{aligned}$ |  | V <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current/Amplifier <br> Positive Power Supply Rejection Ratio Negative Power Supply Rejection Ratio | $\begin{aligned} & \overline{\text { POWER DOWN }}=5 \mathrm{~V} \\ & \overline{\text { POWER DOWN }}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V} \text { to }+6 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \text { to }-1 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.7 \\ & \\ & 95 \\ & 96 \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 35 \\ & 110 \\ & 120 \end{aligned}$ | $\begin{aligned} & 12 \\ & 1.4 \\ & 70 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, Gain $=+1, \mathrm{~V}_{\mathrm{CM}}=1.5 \mathrm{~V}$, unless otherwise noted.
Table 3.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Settling Time to 0.1\% <br> Settling Time to 0.01\% | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0.02 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V} \text { step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V} \text { step } \end{aligned}$ | 52 10 | $\begin{aligned} & 80 \\ & 12 \\ & 120 \\ & 250 \end{aligned}$ |  | MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion HD2/HD3 <br> Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{o}}=1 \mathrm{Vp-p} \\ & \mathrm{fc}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=1 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -97 /-100 \\ & -79 /-80 \\ & 2.1 \\ & 1.4 \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathrm{o}}=0.5 \mathrm{~V}$ to 2.5 V | $101$ | $\begin{aligned} & 40 \\ & 1 \\ & 3 \\ & 0.1 \\ & 123 \end{aligned}$ | $\begin{aligned} & 300 \\ & 5.3 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ dB |
| INPUT CHARACTERISTICS <br> Input Resistance, Common Mode Input Resistance, Differential Mode Input Capacitance, Common Mode Input Capacitance, Differential Mode Input Common-Mode Voltage Range Common-Mode Rejection Ratio (CMRR) | $\mathrm{V}_{\text {cm }}=\Delta 0.4 \mathrm{~V}$ | $\begin{aligned} & -0.1 \\ & 86 \end{aligned}$ | 90 <br> 25 <br> 1 <br> 3 <br> 115 | +2 | $\mathrm{M} \Omega$ <br> k $\Omega$ <br> pF <br> pF <br> V <br> dB |
| MATCHING CHARACTERISTICS (ADA4841-2) Input Offset Voltage Input Bias Current |  |  | $\begin{aligned} & 70 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} \\ & \mathrm{nA} \end{aligned}$ |
| ```\overline{POWER DOWN PIN (ADA4841-1)} POWER DOWN Voltage POWER DOWN Voltage Input Current Enable Power Down Switching Speed Enable Power Down``` | Enabled <br> Power down $\begin{aligned} & \overline{\text { POWER DOWN }}=3 \mathrm{~V} \\ & \overline{\text { POWER DOWN }}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & >1.6 \\ & <1.2 \\ & 1 \\ & -10 \\ & 1 \\ & 40 \end{aligned}$ | $\begin{aligned} & 2 \\ & -30 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Output Current Limit <br> Capacitive Load Drive | $G>+1$ <br> Sourcing, $\mathrm{V}_{\mathrm{IN}}=+\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ <br> Sinking, $\mathrm{V}_{\mathrm{IN}}=-\mathrm{V}_{\mathrm{S}}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ <br> 30\% overshoot | 0.045 to 2.955 | $\begin{aligned} & 0.023 \text { to } 2.988 \\ & 30 \\ & 60 \\ & 30 \end{aligned}$ |  | V <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current/Amplifier <br> Positive Power Supply Rejection Ratio Negative Power Supply Rejection Ratio | $\begin{aligned} & \overline{\text { POWER DOWN }}=3 \mathrm{~V} \\ & \overline{\text { POWER DOWN }}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+3 \mathrm{~V} \text { to }+4 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=+3 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V} \text { to }-1 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.7 \\ & \\ & 95 \\ & 96 \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 25 \\ & 110 \\ & 120 \end{aligned}$ | $\begin{aligned} & 12 \\ & 1.3 \\ & 60 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A}$ <br> dB <br> dB |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Power Dissipation | See Figure 5 |
| Common-Mode Input Voltage | $-\mathrm{V}_{\mathrm{s}}-0.5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 1.8 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature | $J E D E C ~ J-S T D-20$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for surface-mount packages.
Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-lead SOIC_N | 125 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6-Lead SOT-23 | 170 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-lead MSOP | 130 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead LFCSP_WD | 103 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation for the ADA4841-1/ ADA4841-2 is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the amplifiers. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the die due to the amplifier's drive at the output. The quiescent power is the voltage between the supply pins $\left(\mathrm{V}_{\mathrm{s}}\right)$ times the quiescent current (Is).

$$
\begin{aligned}
& P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power }) \\
& P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
\end{aligned}
$$

RMS output voltages should be considered. If $R_{L}$ is referenced to $-\mathrm{V}_{\mathrm{s}}$, as in single-supply operation, the total drive power is $\mathrm{V}_{\mathrm{s}} \times$ Iour. If the rms signal levels are indeterminate, consider the worst case, when $V_{\text {out }}=V_{S} / 4$ for $\mathrm{R}_{\mathrm{L}}$ to midsupply.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $-\mathrm{V}_{\mathrm{S}}$, worst case is $V_{\text {out }}=V_{s} / 2$.

Airflow increases heat dissipation, effectively reducing $\theta_{J A}$. In addition, more metal directly in contact with the package leads and through holes under the device reduces $\theta_{\text {JA }}$.

Figure 5 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC_N $\left(125^{\circ} \mathrm{C} / \mathrm{W}\right)$, the 6 -lead SOT- $23\left(170^{\circ} \mathrm{C} / \mathrm{W}\right), 8$-lead MSOP $\left(145^{\circ} \mathrm{C} / \mathrm{W}\right)$, and 8 -lead LFCSP_WD $\left(103^{\circ} \mathrm{C} / \mathrm{W}\right)$ on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 5. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, unless otherwise noted.


Figure 6. Large Signal Frequency Response vs. Gain


Figure 7. Small Signal Frequency Response vs. Capacitive Load


Figure 8. Small Signal Frequency Response vs. Gain


Figure 9. Small Signal Frequency Response vs. Temperature


Figure 10. Small Signal Frequency Response vs. Supply Voltage


Figure 11. Frequency Response for Various Vout


Figure 12. Open-Loop Gain and Phase vs. Frequency


Figure 13. Harmonic Distortion vs. Frequency for Various Gains


Figure 14. Harmonic Distortion vs. Frequency for Various Output Voltages


Figure 15. Harmonic Distortion vs. Frequency for Various Supplies


Figure 16. Voltage Noise vs. Frequency


Figure 17. Current Noise vs. Frequency


Figure 18. Input Offset Voltage Drift Distribution


Figure 19. Nonlinearity vs. VIN


Figure 20. Input Error Voltage vs. Output Voltage


Figure 21. Small Signal Transient Response for Various Supplies


Figure 22. Small Signal Transient Response for Various Capacitive Loads


Figure 23. Small Signal Transient Response for Various Supplies


Figure 24. Input Overdrive Recovery


Figure 25. Output Overdrive Recovery


Figure 26. Large Signal Transient Response for Various Gains


Figure 27. Slew Rate vs. Temperature


Figure 28. Settling Time


Figure 29. Power-Up Time vs. Temperature


Figure 30. $\overline{P O W E R ~ D O W N ~}$ Time vs. Temperature


Figure 31. Supply Current per Amplifier vs. $\overline{\text { POWER DOWN }}$ Pin Voltage


Figure 32. CMR vs. Frequency


Figure 33. PSR vs. Frequency


Figure 34. Output Impedance vs. Frequency


Figure 35. Input Offset Voltage vs. Temperature for Various Supplies


Figure 36. Input Bias Current vs. Temperature for Various Supplies


Figure 37. Supply Current vs. Temperature for Various Supplies

## THEORY OF OPERATION

## AMPLIFIER DESCRIPTION

The ADA4841-1/ADA4841-2 are low power, low noise, precision voltage-feedback op amps for single or dual voltage supply operation. The ADA4841-1/ADA4841-2 are fabricated on ADI's second generation XFCB process and feature trimmed supply current and offset voltage. The $2.1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ voltage noise (very low for a 1.1 mA supply current amplifier), $40 \mu \mathrm{~V}$ offset voltage, and sub $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ offset drift is accomplished with an input stage made of an undegenerated PNP input pair driving a symmetrical folded cascode. A rail-to-rail output stage provides the maximum linear signal range possible on low voltage supplies and has the current drive capability needed for the relatively low resistance feedback networks required for low noise operation. CMRR, PSRR, and open-loop gain are all typically above 100 dB , preserving the precision performance in a variety of configurations. Gain bandwidth is kept high for this power level to preserve the outstanding linearity performance for frequencies up to 100 kHz . The ADA4841-1 has a powerdown function to further reduce power consumption. All this results in a low noise, power efficient, precision amplifier that is well-suited for high resolution and precision applications.

## DC ERRORS

Figure 39 shows a typical connection diagram and the major dc error sources. The ideal transfer function (all error sources set to 0 and infinite dc gain) can be written as

$$
\begin{equation*}
V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P}-\left(\frac{R_{F}}{R_{G}}\right) \times V_{I N} \tag{1}
\end{equation*}
$$



Figure 39. Typical Connection Diagram and DC Error Sources
This reduces to the familiar forms for inverting and noninverting op amp gain expressions

$$
\begin{equation*}
V_{O U T}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P} \tag{2}
\end{equation*}
$$

(Noninverting gain, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ )

$$
\begin{equation*}
V_{\text {OUT }}=\left(\frac{-R_{F}}{R_{G}}\right) \times V_{I N} \tag{3}
\end{equation*}
$$

(Inverting gain, $\mathrm{V}_{\mathrm{IP}}=0 \mathrm{~V}$ )

The total output voltage error is the sum of errors due to the amplifier offset voltage and input currents. The output error due to the offset voltage can be estimated as

$$
\begin{align*}
& V_{\text {OUT }_{\text {ERROR }}}= \\
& \left(V_{\text {OFFSET }_{\text {NOM }}}+\frac{V C M}{C M R R}+\frac{V_{P}-V_{P N O M}}{P S R R}+\frac{V_{O U T}}{A}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right) \tag{4}
\end{align*}
$$

where:
$V_{\text {OFFSET }}^{\text {NOM }}$ is the offset voltage at the specified supply voltage.
This is measured with the input and output at midsupply.
$V C M$ is the common-mode voltage.
$V_{P}$ is the power supply voltage.
$V_{p_{\text {NOM }}}$ is the specified power supply voltage.
$C M R R$ is the common-mode rejection ratio.
$P S R R$ is the power supply rejection ratio.
$A$ is the dc open-loop gain.
The output error due to the input currents can be estimated as

$$
\begin{equation*}
V_{O U T_{E R R O R}}=\left(R_{F} \| R_{G}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right) I_{B-}-R_{S} \times\left(1+\frac{R_{F}}{R_{G}}\right) \times I_{B+} \tag{5}
\end{equation*}
$$

Note that setting $R_{S}$ equal to $R_{F} \| R_{G}$ compensates for the voltage error due to the input bias current.

## NOISE CONSIDERATIONS

Figure 40 illustrates the primary noise contributors for the typical gain configurations. The total rms output noise is the root-mean-square of all the contributions.


Figure 40. Noise Sources in Typical Connection

The output noise spectral density can be calculated by
vout_en =
$\sqrt{4 k T R f+\left(1+\frac{R_{F}}{R_{G}}\right)^{2}\left[4 k T R s+\overline{i e n}^{2} R_{S}{ }^{2}+\overline{v e n}^{2}\right]+\left(\frac{R_{F}}{R_{G}}\right)^{2} 4 k T R g+\overline{i e n}^{2} R_{F}{ }^{2}}$
where:
$k$ is Boltzmann's Constant.
$T$ is the absolute temperature, degrees Kelvin.
$\overline{i e n}$ is the amplifier input current noise spectral density, $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$.
$v e n$ is the amplifier input voltage spectral density, $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$.
$R_{S}$ is the source resistance as shown in Figure 40.
$R_{F}$ and $R_{G}$ are the feedback network resistances, as shown in Figure 40.

Source resistance noise, amplifier voltage noise ( $\overline{\text { ven }})$, and the voltage noise from the amplifier current noise ( $\overline{\mathrm{ien}} \times \mathrm{R}_{\mathrm{s}}$ ) are all subject to the noise gain term $\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$. Note that with a $2.1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and $1.4 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ input current, the noise contributions of the amplifier are relatively small for source resistances between approximately $200 \Omega$ and $30 \mathrm{k} \Omega$. Figure 41 shows the total RTI noise due to the amplifier vs. the source resistance. In addition, the value of the feedback resistors used impacts the noise. It is recommended to keep the value of feedback resistors between $250 \Omega$ and $1 \mathrm{k} \Omega$ to keep the total noise low.


Figure 41. RTI Noise vs. Source Resistance

## HEADROOM CONSIDERATIONS

The ADA4841-1/ADA4841-2 are designed to provide maximum input and output signal ranges with 16 -bit to 18 -bit dc linearity. As the input or output headroom limits are reached, the signal linearity degrades.

The input stage positive limit is almost exactly a volt below the positive supply at room temperature. Input voltages above that start to show clipping behavior. The positive input voltage limit increases with temperature with a coefficient of about $2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. The lower supply limit is nominally below the minus supply; therefore, in a standard gain configuration, the output stage limits the signal headroom on the negative supply side. Figure 42 and Figure 43 show the nominal CMRR behavior at the limits of the input headroom for three temperatures-this is generated using the subtractor topology shown in Figure 44, which avoids the output stage limitation.


Figure 42. + CMV vs. Common-Mode Error vs. Vos


Figure 43. -CMV vs. Common-Mode Error vs. Vos


Figure 44. Common-Range Subtractor

Figure 45 shows the amplifier frequency response as a $\mathrm{G}=-1$ inverter with the input and output stage biased near the negative supply rail.


Figure 45. Small Signal Frequency Response vs. Negative Supply Bias
The input voltage ( $\mathrm{V}_{\text {IN }}$ ) and reference voltage $\left(\mathrm{V}_{\text {IP }}\right)$ are both at 0 V , (see Figure 39). $+\mathrm{V}_{s}$ is biased at +5 V , and $-\mathrm{V}_{s}$ is swept from -200 mV to -20 mV . With the input and output voltages biased 200 mV above the bottom rail, the $\mathrm{G}=-1$ inverter frequency response is not much different from what is seen with the input and output voltages biased near midsupply. At 150 mV bias, the frequency response starts to decrease and at 20 mV , the inverter bandwidth is less than half its nominal value.

## CAPACITANCE DRIVE

Capacitance at the output of an amplifier creates a delay within the feedback path that, if within the bandwidth of the loop, can create excessive ringing and oscillation. The $\mathrm{G}=+1$ follower topology has the highest loop bandwidth of any typical configuration and, therefore, is the most vulnerable to the effects of capacitance load.

A small resistor in series with the amplifier output and the capacitive load mitigates the problem. Figure 46 plots the recommended series resistance vs. capacitance for gains of $+1,+2$, and +5 .


Figure 46. Series Resistance vs. Capacitance Load

## INPUT PROTECTION

The ADA4841-1/ADA4841-2 are fully protected from ESD events, withstanding human body model ESD events of 2.5 keV and charge device model events of 1 keV with no measured performance degradation. The precision input is protected with an ESD network between the power supplies and diode clamps across the input device pair, as shown in Figure 47.


Figure 47. Input Stage and Protection Diodes
For differential voltages above approximately 1.4 V , the diode clamps start to conduct. Too much current can cause damage due to excessive heating. If large differential voltages need to be sustained across the input terminals, it is recommended that the current through the input clamps be limited to below 150 mA . Series input resistors sized appropriately for the expected differential overvoltage provide the needed protection.

The ESD clamps start to conduct for input voltages more than 0.7 V above the positive supply and input voltages more than 0.7 V below the negative supply. It is recommended that the fault current be limited to less than 150 mA if an overvoltage condition is expected.

## POWER-DOWN OPERATION

Figure 48 shows the ADA4841-1 power-down circuitry. If the POWER DOWN pin is left unconnected, then the base of the input PNP transistor is pulled high through the internal pull-up resistor to the positive supply, and the part is turned on. Pulling the $\overline{\text { POWER DOWN }}$ pin approximately 1.7 V below the positive supply turns the part off, reducing the supply current to approximately $40 \mu \mathrm{~A}$.


Figure 48. $\overline{P O W E R D O W N}$ Circuit

The $\overline{\text { POWER DOWN }}$ pin is protected with ESD clamps, as shown in Figure 48. Voltages beyond the power supplies cause these diodes to conduct. The guidelines for limiting the overload current in the input protection section should also be followed for the POWER DOWN pin .

## APPLICATIONS INFORMATION

## TYPICAL PERFORMANCE VALUES

To reduce design time and eliminate uncertainty Table 6 provides a convenient reference for typical gains, component values, and performance parameters.

## 16-BIT ADC DRIVER

The combination of low noise, low power, and high speed make the ADA4841-1/ADA4841-2 the perfect driver solution for low power, 16-bit ADCs, such as the AD7685. Figure 50 shows a typical 16-bit single-supply application.

There are different challenges to a single-supply, high resolution design, and the ADA4841-1/ADA4841-2 address these nicely. In a single-supply system, a main challenge is using the amplifier in buffer mode with the lowest output noise and preserving linearity compatible with the ADC.

Rail-to-rail input amplifiers are usually higher noise than the ADA4841-1/ADA4841-2 and cannot be used in this mode because of the nonlinear region around the crossover point of their input stages. The ADA4841-1/ADA4841-2, which have no crossover region but have a wide linear input range from 100 mV below ground to 1 V below positive rail, solve this problem, as shown in Figure 50. The amplifier, when configured as a follower, has a linear signal range from 0.25 V above the minus supply voltage (limited by the amplifier's output stage) to 1 V below the positive supply (limited by the amplifier input stage). A 0 V to +4.096 V signal range can be accommodated with a positive supply as low as +5.2 V and a negative power supply of -0.25 V . The 5.2 V supply also allows the use of a small, low dropout, low temperature drift ADR364 reference voltage. If ground is used as the amplifier negative supply, then note that at the low end of the input range close to ground, the ADA4841-1/ ADA4841-2 exhibit substantial nonlinearity, as any rail-to-rail output amplifier. The ADA4841-1/ADA4841-2 drive a onepole, low-pass filter. This filter limits the already very low noise contribution from the amplifier to the AD7685.

## RECONSTRUCTION FILTER

The ADA4841-1/ADA4841-2 can also be used as a reconstruction filter at the output of DACs for suppression of the sampling frequency. The filter shown in Figure 49 is a two-pole, 500 kHz Sallen-Key LPF with a fixed gain of $\mathrm{G}=+1.6$.


Figure 49. Two-Pole 500 kHz Reconstruction Filter Schematic
Setting the resistors and capacitors equal to each other greatly simplifies the design equations for the Sallen-Key filter. The corner frequency, or -3 dB frequency, can be described by the equation

$$
f_{C}=\frac{1}{2 \pi R 1 C 1}
$$

The quality factor, or Q , is shown in the equation

$$
Q=\frac{1}{3-K}
$$

For minimum peaking, set Q equal to 0.707 .
The gain, or $K$, of the amplifier is

$$
K=\frac{R 4}{R 3}+1
$$

Resistor values are kept low for minimal noise contribution, offset voltage, and optimal frequency response.


Figure 50. ADC Driver Schematic
Rev. G|Page 17 of 20

Table 6. Recommended Values and Typical Performance

| Gain | RF( $\mathbf{( \Omega )}$ | $\mathbf{R}_{\mathrm{G}}(\mathbf{\Omega})$ | -3 dB BW (MHz) | Slew Rate (V/ $/$ s) | Peaking (dB) | Output Noise ADA4841-1/ ADA4841-2 Only (nV/VHz) | Total Output Noise Including Resistors ( $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| +1 | 0 | N/A | 77 | 12.5 | 0.9 | 2 | 2 |
| +2 | 499 | 499 | 34 | 12.5 | 0.3 | 4 | 5.73 |
| -1 | 499 | 499 | 38 | 12.5 | 0.4 | 4 | 5.73 |
| +5 | 499 | 124 | 11 | 12 | 0 | 10 | 11.9 |
| +10 | 499 | 54.9 | 5 | 12 | 0 | 20 | 21.1 |
| +20 | 499 | 26.1 | 2.3 | 11.2 | 0 | 40 | 42.2 |

Capacitor selection is critical for optimal filter performance. Capacitors with low temperature coefficients, such as NPO ceramic capacitors, are good choices for filter elements. Figure 51 shows the filter response.


Figure 51. Filter Frequency Response

## LAYOUT CONSIDERATIONS

To ensure optimal performance, careful and deliberate attention must be paid to the board layout, signal routing, power supply bypassing, and grounding.

## GROUND PLANE

It is important to avoid ground in the areas under and around the input and output of the ADA4841-1/ADA4841-2 . Stray capacitance created between the ground plane and the input and output pads of a device are detrimental to high speed amplifier performance. Stray capacitance at the inverting input, along with the amplifier input capacitance, lowers the phase margin and can cause instability. Stray capacitance at the output creates a pole in the feedback loop. This can reduce phase margin and can cause the circuit to become unstable.

## POWER SUPPLY BYPASSING

Power supply bypassing is a critical aspect in the performance of the ADA4841-1/ADA4841-2. A parallel connection of capacitors from each of the power supply pins to ground works best. A typical connection is shown in Figure 49. Smaller value capacitors offer better high frequency response where larger value electrolytics offer better low frequency performance. Paralleling different values and sizes of capacitors helps to ensure that the power supply pins are provided a low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier. This can be especially important when the amplifier PSR is starting to roll off-the bypass capacitors can help lessen the degradation in PSR performance.

Starting directly at the ADA4841-1/ADA4841-2 power supply pins, the smallest value capacitor should be placed on the same side of the board as the amplifier, and as close as possible to the amplifier power supply pin. The ground end of the capacitor should be connected directly to the ground plane. Keeping the capacitors' distance short but equal from the load is important and can improve distortion performance. This process should be repeated for the next largest value capacitor.

It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic 0508 case be used. The 0508 case size offers low series inductance and excellent high frequency performance. A $10 \mu \mathrm{~F}$ electrolytic capacitor should be placed in parallel with the $0.1 \mu \mathrm{~F}$ capacitor. Depending on the circuit parameters, some enhancement to performance can be realized by adding additional capacitors. Each circuit is different and should be individually analyzed for optimal performance.

## OUTLINE DIMENSIONS



Figure 52. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8)
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MO-187-AA


COMPLIANT TO JEDEC STANDARDS MO-178-AB
Figure 54. 6-Lead Small Outline Transistor Package [SOT-23] (RJ-6)
Dimensions shown in millimeters


Figure 55. 8-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height
(CP-8-11)
Dimensions shown in millimeters

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADA4841-1YRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1 |  |
| ADA4841-1YRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1,000 |  |
| ADA4841-1YRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 2,500 |  |
| ADA4841-1YRJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | 250 | HQB |
| ADA4841-1YRJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | 3,000 | HQB |
| ADA4841-2YRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | 1 | HRB |
| ADA4841-2YRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | 1,000 | HRB |
| ADA4841-2YRMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | 3,000 | HRB |
| ADA4841-2YRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1 |  |
| ADA4841-2YRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1,000 |  |
| ADA4841-2YRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 2,500 |  |
| ADA4841-2YCPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP | CP-8-11 | 250 | HRB |
| ADA4841-2YCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP | CP-8-11 | 1,500 | HRB |
| ADA4841-2YCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP | CP-8-11 | 5,000 | HRB |

[^1]
## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
ADA4841-2YRMZ ADA4841-2YRZ ADA4841-2YCPZ-R7 ADA4841-2YRMZ-R7 ADA4841-2YRMZ-RL ADA4841-
2YRZ-R7 ADA4841-2YRZ-RL ADA4841-2YCPZ-RL AMC-ADA4841-2ARMZ


[^0]:    Rev, G
    Document Feedback
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or othe rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices Trademarks and registered trademarks are the property of their respective owners.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

