# CD54ACT112, CD74ACT112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCHS323 - JANUARY 2003

- Inputs Are TTL-Voltage Compatible
- Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
- Balanced Propagation Delays
- ±24-mA Output Drive Current
  - Fanout to 15 F Devices
- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015

#### CD54ACT112...F PACKAGE CD74ACT112 . . . M PACKAGE (TOP VIEW) 16 VCC 1CLK [ 1K **∏** 15 1 1 CLR 1J [ 14 2 2 CLR 1PRE [ 4 13 2CLK 1Q 🛮 5 12 2K 1Q 11 **∏** 2J $2\overline{Q}$ 10 2PRE 9 2Q GND [

#### description/ordering information

The 'ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset  $(\overline{PRE})$  or clear  $(\overline{CLR})$  inputs sets or resets the outputs, regardless of the levels of the other inputs. When  $\overline{PRE}$  and  $\overline{CLR}$  are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

#### **ORDERING INFORMATION**

| TA             | PACKA      | GE†           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|------------|---------------|--------------------------|---------------------|
|                | SOIC – M   | Tube          | CD74ACT112M              | ACT112M             |
| –55°C to 125°C | SOIC - IVI | Tape and reel | CD74ACT112M96            | ACTITZIVI           |
|                | CDIP – F   | Tube          | CD54ACT112F3A            | CD54ACT112F3A       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

# FUNCTION TABLE (each flip-flop)

|     |     | OUTI         | OUTPUTS |   |        |                  |
|-----|-----|--------------|---------|---|--------|------------------|
| PRE | CLR | CLK          | J       | K | Q      | Q                |
| L   | Н   | Х            | Х       | Х | Н      | L                |
| Н   | L   | X            | Χ       | X | L      | Н                |
| L   | L   | X            | Χ       | X | н‡     | н‡               |
| Н   | Н   | $\downarrow$ | L       | L | $Q_0$  | $\overline{Q}_0$ |
| Н   | Н   | $\downarrow$ | Н       | L | Н      | L                |
| н   | Н   | $\downarrow$ | L       | Н | L      | Н                |
| Н   | Н   | $\downarrow$ | Н       | Н | Toggle |                  |
| Н   | Н   | Н            | Χ       | X | $Q_0$  | $\overline{Q}_0$ |

Output states are unpredictable if PRE and CLR go high simultaneously after both being low at the same time.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# CD54ACT112, CD74ACT112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCHS323 - JANUARY 2003

### logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                                                                          | –0.5 V to 6 V  |
|----------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0 \text{ V or } V_I > V_{CC}$ ) (see Note 1)                            | ±20 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 V or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±50 mA         |
| Continuous output current, $I_O$ ( $V_O > 0$ V or $V_O < V_{CC}$ )                                             | ±50 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                              | ±100 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)                                                        | 73°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                    | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 3)

|                 |                                    | T <sub>A</sub> = 1 | T <sub>A</sub> = 25°C |     | –55°C to<br>125°C |     | –40°C to<br>85°C |      |
|-----------------|------------------------------------|--------------------|-----------------------|-----|-------------------|-----|------------------|------|
|                 |                                    | MIN                | MAX                   | MIN | MAX               | MIN | MAX              |      |
| Vcc             | Supply voltage                     | 4.5                | 5.5                   | 4.5 | 5.5               | 4.5 | 5.5              | V    |
| VIH             | High-level input voltage           | 2                  |                       | 2   |                   | 2   |                  | V    |
| VIL             | Low-level input voltage            |                    | 0.8                   |     | 0.8               |     | 0.8              | V    |
| VI              | Input voltage                      | 0                  | VCC                   | 0   | VCC               | 0   | VCC              | V    |
| VO              | Output voltage                     | 0                  | VCC                   | 0   | VCC               | 0   | VCC              | V    |
| IOH             | High-level output current          |                    | -24                   |     | -24               |     | -24              | mA   |
| l <sub>OL</sub> | Low-level output current           |                    | 24                    |     | 24                |     | 24               | mA   |
| Δt/Δν           | Input transition rise or fall rate |                    | 10                    |     | 10                |     | 10               | ns/V |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



SCHS323 - JANUARY 2003

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      | TEST COND                      | Vcc                                 | T <sub>A</sub> = 2 | T <sub>A</sub> = 25°C |      | C to<br>°C | –40°C to<br>85°C |      | UNIT |    |  |
|----------------|--------------------------------|-------------------------------------|--------------------|-----------------------|------|------------|------------------|------|------|----|--|
|                |                                |                                     |                    | MIN                   | MAX  | MIN        | MAX              | MIN  | MAX  |    |  |
|                |                                | I <sub>OH</sub> = -50 μA            | 4.5 V              | 4.4                   |      | 4.4        |                  | 4.4  |      |    |  |
| Vou            | VI = VIH or VIL                | $I_{OH} = -24 \text{ mA}$           | 4.5 V              | 3.94                  |      | 3.7        |                  | 3.8  |      | V  |  |
| VOH            | v  = v H or v L                | $I_{OH} = -50 \text{ mA}^{\dagger}$ | 5.5 V              |                       |      | 3.85       |                  |      |      | V  |  |
|                |                                | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V              |                       |      |            |                  | 3.85 |      |    |  |
|                | VI = VIH or VIL                | I <sub>OL</sub> = 50 μA             | 4.5 V              |                       | 0.1  |            | 0.1              |      | 0.1  |    |  |
| \/a.           |                                | I <sub>OL</sub> = 24 mA             | 4.5 V              |                       | 0.36 |            | 0.5              |      | 0.44 |    |  |
| VOL            |                                | $I_{OL} = 50 \text{ mA}^{\dagger}$  | 5.5 V              |                       |      |            | 1.65             |      |      |    |  |
|                |                                | $I_{OL} = 75 \text{ mA}^{\dagger}$  | 5.5 V              |                       |      |            |                  |      | 1.65 |    |  |
| lį             | $V_I = V_{CC}$ or GND          |                                     | 5.5 V              |                       | ±0.1 |            | ±1               |      | ±1   | μΑ |  |
| ICC            | $V_I = V_{CC}$ or GND,         | IO = 0                              | 5.5 V              |                       | 4    |            | 80               |      | 40   | μΑ |  |
| ΔlCC           | $V_I = V_{CC} - 2.1 \text{ V}$ |                                     | 4.5 V to<br>5.5 V  |                       | 2.4  |            | 3                |      | 2.8  | mA |  |
| C <sub>i</sub> |                                |                                     |                    |                       | 10   |            | 10               |      | 10   | pF |  |

<sup>†</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

#### **ACT INPUT LOAD TABLE**

| INPUT      | UNIT LOAD |
|------------|-----------|
| J or CLK   | 1         |
| К          | 0.53      |
| CLR or PRE | 0.58      |

Unit Load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

### timing requirements over recommended operating conditions (unless otherwise noted)

|                  |                            |                 | –55°(<br>125 |     | –40°0<br>85° |     | UNIT |
|------------------|----------------------------|-----------------|--------------|-----|--------------|-----|------|
|                  |                            |                 | MIN          | MAX | MIN          | MAX |      |
| fclock           | Clock frequency            |                 |              | 100 |              | 114 | MHz  |
|                  | Pulse duration             | CLK high or low | 5            |     | 4.4          |     | ns   |
| t <sub>W</sub>   | Pulse duration             | CLR or PRE low  | 5.5          |     | 4.8          |     | 115  |
| t <sub>su</sub>  | Setup time, before CLK↓    | J or K          | 4            |     | 3.5          |     | ns   |
| t <sub>h</sub>   | Hold time, after CLK↓      | J or K          | 1            |     | 1            |     | ns   |
| t <sub>rec</sub> | Recovery time, before CLK↓ | CLR↑ or PRE↑    | 2.5          |     | 2.2          |     | ns   |

# CD54ACT112, CD74ACT112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SCHS323 – JANUARY 2003

# switching characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V $\pm$ 0.5 V, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)        | –55°(<br>125 |      | –40°(<br>85° | UNIT |     |
|------------------|-----------------|-----------------------|--------------|------|--------------|------|-----|
|                  | (1141 01)       | (6611 61)             | MIN          | MAX  | MIN          | MAX  |     |
| f <sub>max</sub> |                 |                       | 100          |      | 114          |      | MHz |
| <b>+</b> =       | CLK             | 0 x x <del>0</del>    | 2.6          | 10.3 | 2.7          | 9.4  | 20  |
| <sup>t</sup> PLH | CLR or PRE      | $Q$ or $\overline{Q}$ | 3.1          | 12.2 | 3.2          | 11.1 | ns  |
| <sup>†</sup> PHL | CLK             | Q or $\overline{Q}$   | 2.6          | 10.3 | 2.7          | 9.4  | ne  |
|                  | CLR or PRE      | Q 01 Q                | 3.1          | 12.2 | 3.2          | 11.1 | ns  |

# operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                 | PARAMETER                     | TYP | UNIT |
|-----------------|-------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | 56  | pF   |



**OUTPUT ENABLE AND DISABLE TIMES** 

SCHS323 - JANUARY 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and test-fixture capacitance.

PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 3 \ ns$ ,  $t_f = 3 \ ns$ . Phase relationships between waveforms are arbitrary.
- D. For clock inputs, f<sub>max</sub> is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLH and tpHL are the same as tpd.
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- I. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |                     | (6)                           |                    |              |                      |         |
| CD54ACT112F3A    | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD54ACT112F3A        | Samples |
| CD74ACT112M      | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | ACT112M              | Samples |
| CD74ACT112M96    | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | ACT112M              | Samples |
| CD74ACT112MG4    | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | ACT112M              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54ACT112, CD74ACT112:

Catalog : CD74ACT112

• Military : CD54ACT112

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2021

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74ACT112M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 3-Aug-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74ACT112M96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |

# D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated