## FEATURES

True single-supply operation
Output swings rail-to-rail
Input voltage range extends below ground
Single-supply capability from 5 V to 30 V
Dual-supply capability from $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$
Excellent load drive
Capacitive load drive up to 350 pF
Minimum output current of 15 mA
Excellent ac performance for low power
$800 \mu \mathrm{~A}$ maximum quiescent current
Unity-gain bandwidth: 1.8 MHz
Slew rate of $3 \mathrm{~V} / \mu \mathrm{s}$
Excellent dc performance
$800 \mu \mathrm{~V}$ maximum input offset voltage
$2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typical offset voltage drift
25 pA maximum input bias current
Low noise: $\mathbf{1 3} \mathbf{n V} / \sqrt{ } \mathrm{Hz}$ @ 10 kHz

## APPLICATIONS

Battery-powered precision instrumentation Photodiode preamps
Active filters
12-bit to 14-bit data acquisition systems
Medical instrumentation
Low power references and regulators

## GENERAL DESCRIPTION

The AD820 is a precision, low power FET input op amp that can operate from a single supply of 5 V to 36 V , or dual supplies of $\pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$. It has true single-supply capability, with an input voltage range extending below the negative rail, allowing the AD820 to accommodate input signals below ground in the single-supply mode. Output voltage swing extends to within 10 mV of each rail, providing the maximum output dynamic range.
Offset voltage of $800 \mu \mathrm{~V}$ maximum, offset voltage drift of $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, typical input bias currents below 25 pA , and low input voltage noise provide dc precision with source impedances up to $1 \mathrm{G} \Omega$. 1.8 MHz unity gain bandwidth, -93 dB THD at 10 kHz , and $3 \mathrm{~V} / \mu \mathrm{s}$ slew rate are provided for a low supply current of $800 \mu \mathrm{~A}$. The AD820 drives up to 350 pF of direct capacitive load and provides a minimum output current of 15 mA . This allows the amplifier to handle a wide range of load conditions. This combination of ac and dc performance, plus the outstanding load drive capability, results in an exceptionally versatile amplifier for the single-supply user.

## PIN CONFIGURATIONS



Figure 1.8-Lead PDIP


Figure 2.8-Lead SOIC_N and 8-Lead MSOP

The AD820 is available in two performance grades. The A and $B$ grades are rated over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The AD820 is offered in three 8 -lead package options: plastic DIP (PDIP), surface mount (SOIC) and (MSOP).


Figure 3. Gain-of-2 Amplifier; $V_{S}=5 \mathrm{~V}, 0 \mathrm{~V}, V_{I N}=2.5 \mathrm{~V}$ Sine Centered at 1.25 V

[^0]Rev. H
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## COMPARABLE PARTS

View a parametric search of comparable parts.

## EVALUATION KITS

- EVAL-OPAMP-1 Evaluation Board


## DOCUMENTATION

## Application Notes

- AN-106: A Collection of Amp Applications
- AN-358: Noise and Operational Amplifier Circuits
- AN-649: Using the Analog Devices Active Filter Design Tool


## Data Sheet

- AD820: Single-Supply, Rail-to-Rail, Low Power, FET-Input Op Amp Data Sheet


## TOOLS AND SIMULATIONS

- Analog Filter Wizard
- Analog Photodiode Wizard
- AD820 SPICE Macro-Model


## DESIGN RESOURCES

- AD820 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD820 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT $\square$

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## AD820

## TABLE OF CONTENTS

Features .....  1
Applications .....  1
Pin Configurations .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
ESD Caution ..... 9
Typical Performance Characteristics ..... 10
REVISION HISTORY
3/11—Rev. G to Rev. H
Changes to Figure 43 ..... 18
2/10—Rev. F to Rev. G
Changes to Features Section .....  1
Changes to Open-Loop Gain Parameter ..... 3
Changes to Input Voltage Parameter ..... 9
Updated Outline Dimensions ..... 20
11/08—Rev. E to Rev. F
Added 8-Lead MSOP

$\qquad$
Universal
Changes to Features Section, Figure 2 Caption, and GeneralDescription Section 1
Changes to Settling Time Parameter, Common-Mode VoltageRange Parameter, and Power Supply Rejection Parameter inTable 13
Changes to Settling Time Parameter, Common-Mode Voltage Range Parameter, and Power Supply Rejection Parameter in Table 2 ..... 5
Changes to Settling Time Parameter, Common-Mode VoltageRange Parameter, and Power Supply Rejection Parameter inTable 37
Changes to Table 4 ..... 9
Added Thermal Resistance Section ..... 9
Applications Information ..... 16
Input Characteristics ..... 16
Output Characteristics ..... 17
Single-Supply Half-Wave and Full-Wave Rectifiers ..... 17
4.5 V Low Dropout, Low Power Reference. ..... 18
Low Power, 3-Pole, Sallen Key Low-Pass Filter ..... 18
Offset Voltage Adjustment ..... 19
Outline Dimensions ..... 20
Ordering Guide ..... 21
Added Table 5; Renumbered Sequentially .....  9
Changes to Figure 26 ..... 13
Changes to Figure 27 ..... 14
Changed Application Notes Section to Applications Information Section ..... 16
Changes to Figure 40, Figure 41, and Figure 42 ..... 17
Changes to Figure 44 ..... 18
Moved Offset Voltage Adjustment Section ..... 19
Updated Outline Dimensions ..... 20
Added Figure 49; Renumbered Sequentially ..... 21
Changes to Ordering Guide ..... 21
2/07—Rev. D to Rev. E
Updated Format. ..... Universal
Updated Outline Dimensions ..... 21
Changes to the Ordering Guide ..... 22
5/02-Rev. C to Rev. D
Change to SOIC Package (R-8) Drawing ..... 15
Edits to Features. ..... 1
Edits to Product Description .....  1
Delete Specifications for AD820A-3 V ..... 5
Edits to Ordering Guide ..... 6
Edits to Typical Performance Characteristics. .....  8

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, 5 \mathrm{~V} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | Conditions | AD820A |  |  | AD820B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DC PERFORMANCE |  |  |  |  |  |  |  |  |
| Initial Offset |  |  | 0.1 | 0.8 |  | 0.1 | 0.4 | mV |
| Maximum Offset over Temperature |  |  | 0.5 | 1.2 |  | 0.5 | 0.9 | mV |
| Offset Drift |  |  | 2 |  |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 4 V |  | 2 | 25 |  | 2 | 10 | PA |
| At $\mathrm{T}_{\text {max }}$ |  |  | 0.5 | 5 |  | 0.5 | 2.5 | nA |
| Input Offset Current |  |  | 2 | 20 |  | 2 | 10 | PA |
| At $\mathrm{T}_{\text {Max }}$ |  |  | 0.5 |  |  | 0.5 |  | nA |
| Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}$ to 4 V |  |  |  |  |  |  |  |
|  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 400 | 1000 |  | 500 | 1000 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 400 |  |  | 400 |  |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 80 | 150 |  | 80 | 150 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 80 |  |  | 80 |  |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 15 | 30 |  | 15 | 30 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 10 |  |  | 10 |  |  | V/mV |
|  |  |  |  |  |  |  |  |  |
| Input Voltage Noise |  |  |  |  |  |  |  |  |
| $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  | 2 |  |  | 2 |  | $\mu \mathrm{V}$ p-p |
| $\mathrm{f}=10 \mathrm{~Hz}$ |  |  | 25 |  |  | 25 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=100 \mathrm{~Hz}$ |  |  | 21 |  |  | 21 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 16 |  |  | 16 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=10 \mathrm{kHz}$ |  |  | 13 |  |  | 13 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise |  |  |  |  |  |  |  |  |
| $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  | 18 |  |  | 18 |  | fA p-p |
| $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 0.8 |  |  | 0.8 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| Harmonic Distortion $\mathrm{f}=10 \mathrm{kHz}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 2.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=0.25 \mathrm{~V} \text { to } 4.75 \mathrm{~V} \end{aligned}$ |  | -93 |  |  | $-93$ |  | dB |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| Unity Gain Frequency |  |  | 1.8 |  |  | 1.8 |  | MHz |
| Full Power Response | $\mathrm{V}_{\text {OUT }} \mathrm{p}-\mathrm{p}=4.5 \mathrm{~V}$ |  | 210 |  |  | 210 |  | kHz |
| Slew Rate |  |  | 3 |  |  | 3 |  | V/ $/ \mathrm{s}$ |
| Settling Time | $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}$ to 4.5 V |  |  |  |  |  |  |  |
| To 0.1\% |  |  | 1.4 |  |  | 1.4 |  | $\mu \mathrm{s}$ |
| To 0.01\% |  |  | 1.8 |  |  | 1.8 |  |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Common-Mode Voltage Range ${ }^{1}$ $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  | -0.2 |  | +4 | -0.2 |  | +4 | V |
| CMRR | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ to 2 V | 66 | 80 |  | 72 | 80 |  | dB |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 66 |  |  | 66 |  |  | dB |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential |  |  | $10^{13}\| \| 0.5$ |  |  | $10^{13} \mid 0.5$ |  | $\Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | $10^{13}\| \| 2.8$ |  |  | $10^{13} \mid 2.8$ |  | $\Omega \\| \mathrm{pF}$ |


| Parameter | Conditions | AD820A |  |  | AD820B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Saturation Voltage ${ }^{2}$ |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SINK }}=20 \mu \mathrm{~A}$ |  | 5 | 7 |  | 5 | 7 | mV |
| $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 10 |  |  | 10 | mV |
| $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=20 \mu \mathrm{~A}$ |  | 10 | 14 |  | 10 | 14 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 20 |  |  | 20 | mV |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\text {EE }}$ | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  | 40 | 55 |  | 40 | 55 | mV |
| $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {max }}$ |  |  |  | 80 |  |  | 80 | mV |
| $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=2 \mathrm{~mA}$ |  | 80 | 110 |  | 80 | 110 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 160 |  |  | 160 | mV |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SIINK }}=15 \mathrm{~mA}$ |  | 300 | 500 |  | 300 | 500 | mV |
| $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {Max }}$ |  |  |  | 1000 |  |  | 1000 | mV |
| $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=15 \mathrm{~mA}$ |  | 800 | 1500 |  | 800 | 1500 | mV |
| $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 1900 |  |  | 1900 | mV |
| Operating Output Current |  | 15 |  |  | 15 |  |  | mA |
| $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 12 |  |  | 12 |  |  | mA |
| Short-Circuit Current |  |  | 25 |  |  | 25 |  | mA |
| Capacitive Load Drive |  |  | 350 |  |  | 350 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Quiescent Current | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 620 | 800 |  | 620 | 800 | $\mu \mathrm{A}$ |
| Power Supply Rejection | $\mathrm{V}+=5 \mathrm{~V}$ to 15 V | 70 | 80 |  | 66 | 80 |  | dB |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 70 |  |  | 66 |  |  | dB |

${ }^{1}$ This is a functional specification. Amplifier bandwidth decreases when the input common-mode voltage is driven in the range ((V+) - 1 V ) to $\mathrm{V}+$. Common-mode error voltage is typically less than 5 mV with the common-mode voltage set at 1 V below the positive supply.
${ }^{2} \mathrm{~V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ is defined as the difference between the lowest possible output voltage $\left(\mathrm{V}_{\mathrm{OL}}\right)$ and the negative voltage supply rail $\left(\mathrm{V}_{\mathrm{EE}}\right) . \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}$ is defined as the difference between the highest possible output voltage $\left(\mathrm{V}_{\text {OH }}\right)$ and the positive supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$.
$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, unless otherwise noted.
Table 2.

|  |  |  | AD820A |  | AD820B |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter | Conditions | Min | Typ | Max | Min | Typ | Max | Unit


| Parameter | Conditions | AD820A |  |  | AD820B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Saturation Voltage ${ }^{2}$ |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SINK }}=20 \mu \mathrm{~A}$ |  | 5 | 7 |  | 5 | 7 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 10 |  |  | 10 | mV |
| $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=20 \mu \mathrm{~A}$ |  | 10 | 14 |  | 10 | 14 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 20 |  |  | 20 | mV |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  | 40 | 55 |  | 40 | 55 | mV |
| $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  |  |  | 80 |  |  | 80 | mV |
| $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=2 \mathrm{~mA}$ |  | 80 | 110 |  | 80 | 110 | mV |
| $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  |  |  | 160 |  |  | 160 | mV |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SIIK }}=15 \mathrm{~mA}$ |  | 300 | 500 |  | 300 | 500 | mV |
| $\mathrm{T}_{\text {Mİ }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 1000 |  |  | 1000 | mV |
| $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=15 \mathrm{~mA}$ |  | 800 | 1500 |  | 800 | 1500 | mV |
| $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  |  |  | 1900 |  |  | 1900 | mV |
| Operating Output Current |  | 15 |  |  | 15 |  |  | mA |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {Max }}$ |  | 12 |  |  | 12 |  |  | mA |
| Short-Circuit Current |  |  | 30 |  |  | 30 |  | mA |
| Capacitive Load Drive |  |  | 350 |  |  | 350 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Quiescent Current | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 650 | 800 |  | 620 | 800 | $\mu \mathrm{A}$ |
| Power Supply Rejection | $\mathrm{V}+=5 \mathrm{~V}$ to 15 V | 70 | 80 |  | 70 | 80 |  | dB |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 70 |  |  | 70 |  |  | dB |

${ }^{1}$ This is a functional specification. Amplifier bandwidth decreases when the input common-mode voltage is driven in the range ((V+) - 1 V ) to $\mathrm{V}+$. Common-mode error voltage is typically less than 5 mV with the common-mode voltage set at 1 V below the positive supply.
${ }^{2} V_{O L}-\mathrm{V}_{\mathrm{EE}}$ is defined as the difference between the lowest possible output voltage $\left(\mathrm{V}_{\mathrm{OL}}\right)$ and the negative voltage supply rail $\left(\mathrm{V}_{\mathrm{EE}}\right) . \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}$ is defined as the difference between the highest possible output voltage $\left(\mathrm{V}_{\mathrm{OH}}\right)$ and the positive supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$.
$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, unless otherwise noted.
Table 3.

| Parameter | Conditions | AD820A |  |  | AD820B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DC PERFORMANCE |  |  |  |  |  |  |  |  |
| Initial Offset |  |  | 0.4 | 2 |  | 0.3 | 1.0 | mV |
| Maximum Offset over Temperature |  |  | 0.5 | 3 |  | 0.5 | 2 | mV |
| Offset Drift |  |  | 2 |  |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  | 2 | 25 |  | 2 | 10 | pA |
|  | $\mathrm{V}_{\text {CM }}=-10 \mathrm{~V}$ |  | 40 |  |  | 40 |  | pA |
| At $\mathrm{T}_{\text {MAX }}$ | $\mathrm{V}_{C M}=0 \mathrm{~V}$ |  | 0.5 | 5 |  | 0.5 | 2.5 | nA |
| Input Offset Current |  |  | 2 | 20 |  | 2 | 10 | pA |
| At $\mathrm{T}_{\text {Max }}$ |  |  | 0.5 |  |  | 0.5 |  | nA |
| Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
|  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 500 | 2000 |  | 500 | 2000 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 500 |  |  | 500 |  |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 100 | 500 |  | 100 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 100 |  |  | 100 |  |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 30 | 45 |  |  | 45 |  | $\mathrm{V} / \mathrm{mV}$ |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 20 |  |  | 20 |  |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  | 2 |  |  | 2 |  | $\mu \mathrm{V}$ p-p |
| $\mathrm{f}=10 \mathrm{~Hz}$ |  |  | 25 |  |  | 25 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=100 \mathrm{~Hz}$ |  |  | 21 |  |  | 21 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 16 |  |  | 16 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{f}=10 \mathrm{kHz}$ |  |  | 13 |  |  | 13 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise |  |  |  |  |  |  |  |  |
| $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  | 18 |  |  | 18 |  | fA p-p |
| $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 0.8 |  |  | 0.8 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| Harmonic Distortion | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  |  |  |  |  |  |
| $\mathrm{f}=10 \mathrm{kHz}$ | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ |  | -85 |  |  | -85 |  | dB |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |  |
| Unity Gain Frequency |  |  | 1.9 |  |  | 1.9 |  | MHz |
| Full Power Response | $\mathrm{V}_{\text {OUT }} \mathrm{p}-\mathrm{p}=20 \mathrm{~V}$ |  | 45 |  |  | 45 |  | kHz |
| Slew Rate |  |  | 3 |  |  | 3 |  | V/ $\mu \mathrm{s}$ |
| Settling Time | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| To 0.1\% |  |  | 4.1 |  |  | 4.1 |  | $\mu \mathrm{s}$ |
| To 0.01\% |  |  | 4.5 |  |  | 4.5 |  |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Common-Mode Voltage Range ${ }^{1}$ $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  | -15.2 |  | +14 | -15.2 |  | +14 | V |
| CMRR | $\mathrm{V}_{\text {CM }}=-15 \mathrm{~V}$ to +12 V | 70 | 80 |  | 74 | 90 |  | dB |
| $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  | 70 |  |  | 74 |  |  | dB |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential |  |  | $10^{13}\| \| 0.5$ |  |  | $10^{13}\| \| 0.5$ |  | $\Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | $10^{13}\| \| 2.8$ |  |  | $10^{13}\| \| 2.8$ |  | $\Omega \\| \mathrm{pF}$ |


| Parameter | Conditions | AD820A |  |  | AD820B |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Saturation Voltage ${ }^{2}$ |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}-\mathrm{V}_{\text {EE }}$ | $\mathrm{I}_{\text {SINK }}=20 \mu \mathrm{~A}$ |  | 5 | 7 |  | 5 | 7 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 10 |  |  | 10 | mV |
| $\mathrm{V}_{\text {cc }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=20 \mu \mathrm{~A}$ |  | 10 | 14 |  | 10 | 14 | mV |
| $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ |  |  |  | 20 |  |  | 20 | mV |
| $\mathrm{V}_{\mathrm{OL}}-\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  | 40 | 55 |  | 40 | 55 | mV |
| $\mathrm{T}_{\text {Mİ }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 80 |  |  | 80 | mV |
| $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=2 \mathrm{~mA}$ |  | 80 | 110 |  | 80 | 110 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 160 |  |  | 160 | mV |
| $\mathrm{V}_{\text {OL }}-\mathrm{V}_{\text {EE }}$ | $\mathrm{I}_{\text {SINK }}=15 \mathrm{~mA}$ |  | 300 | 500 |  | 300 | 500 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 1000 |  |  | 1000 | mV |
| $\mathrm{V}_{\text {cC }}-\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {SOURCE }}=15 \mathrm{~mA}$ |  | 800 | 1500 |  | 800 | 1500 | mV |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | 1900 |  |  | 1900 | mV |
| Operating Output Current |  | 20 |  |  | 20 |  |  | mA |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 15 |  |  | 15 |  |  | mA |
| Short-Circuit Current |  |  | 45 |  |  | 45 |  | mA |
| Capacitive Load Drive |  |  | 350 |  |  | 350 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Quiescent Current | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 700 | 900 |  | 700 | 900 | $\mu \mathrm{A}$ |
| Power Supply Rejection | $\mathrm{V}+=5 \mathrm{~V}$ to 15 V | 70 | 80 |  | 70 | 80 |  | dB |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 70 |  |  | 70 |  |  | dB |

${ }^{1}$ This is a functional specification. Amplifier bandwidth decreases when the input common-mode voltage is driven in the range ((V+) - 1 V ) to $\mathrm{V}+$. Common-mode error voltage is typically less than 5 mV with the common-mode voltage set at 1 V below the positive supply.
${ }^{2} V_{O L}-V_{E E}$ is defined as the difference between the lowest possible output voltage $\left(V_{O L}\right)$ and the negative voltage supply rail $\left(V_{E E}\right) . V_{C C}-V_{O H}$ is defined as the difference between the highest possible output voltage $\left(\mathrm{V}_{\text {OH }}\right)$ and the positive supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$.

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation |  |
| $\quad$ 8-Lead PDIP (N) | 1.6 W |
| 8-Lead SOIC_N (R) | 1.0 W |
| 8-Lead MSOP (RM) | 0.8 W |
| Input Voltage | $((\mathrm{V}+)+0.2 \mathrm{~V})$ to |
|  | $(\mathrm{V}-)-20 \mathrm{~V}$ |
| Output Short-Circuit Duration | Indefinite |
| Differential Input Voltage | $\pm 30 \mathrm{~V}$ |
| Storage Temperature Range |  |
| $\quad$ 8-Lead PDIP (N) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $\quad$ 8-Lead SOIC_N (R) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\quad$ 8-Lead MSOP (RM) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range |  |
| $\quad$ AD820A/AD820B | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature(Soldering, 60 sec$)$ | $260^{\circ} \mathrm{C}$ |

[^1]
## THERMAL RESISTANCE

$\theta_{\mathrm{IA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead PDIP (N) | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC_N (R) | 160 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP (RM) | 190 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## AD820

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Typical Distribution of Offset Voltage (248 Units)


Figure 5. Typical Distribution of Offset Voltage Drift (120 Units)


Figure 6. Typical Distribution of Input Bias Current (213 Units)


Figure 7. Input Bias Current vs. Common-Mode Voltage; $V_{S}=+5 \mathrm{~V}, 0 \mathrm{~V}$ and $V_{S}= \pm 5 \mathrm{~V}$


Figure 8. Input Bias Current vs. Common-Mode Voltage; $V_{S}= \pm 15 \mathrm{~V}$


Figure 9. Input Bias Current vs. Temperature; $V_{S}=5 \mathrm{~V}, V_{C M}=0 \mathrm{~V}$


Figure 10. Open-Loop Gain vs. Load Resistance


Figure 11. Open-Loop Gain vs. Temperature


Figure 12. Input Error Voltage vs. Output Voltage for Resistive Loads


Figure 13. Input Error Voltage vs. Output Voltage Within 300 mV of Either Supply Rail for Various Resistive Loads; $V_{S}= \pm 5 \mathrm{~V}$


Figure 14. Input Voltage Noise vs. Frequency


Figure 15. Total Harmonic Distortion vs. Frequency


Figure 16. Open-Loop Gain and Phase Margin vs. Frequency


Figure 17. Output Impedance vs. Frequency


Figure 18. Output Swing and Error vs. Settling Time


Figure 19. Common-Mode Rejection vs. Frequency


Figure 20. Absolute Common-Mode Error vs. Common-Mode Voltage from Supply Rails $\left(V_{S}-V_{C M}\right)$


Figure 21. Output Saturation Voltage vs. Load Current


Figure 22. Output Saturation Voltage vs. Temperature


Figure 23. Short-Circuit Current Limit vs. Temperature


Figure 24. Quiescent Current vs. Supply Voltage over Different Temperatures


Figure 25. Power Supply Rejection vs. Frequency


Figure 26. Large Signal Frequency Response


Figure 27. Unity-Gain Follower, Used for Figure 28 Through Figure 32


Figure 28. $20 \mathrm{~V}, 25 \mathrm{kHz}$ Sine Input; Unity-Gain Follower; $R_{L}=600 \Omega, V_{S}= \pm 15 \mathrm{~V}$


Figure 29. V $=5$ V, 0 V; Unity-Gain Follower Response to 0 V to $4 V$ Step


Figure 30. Large Signal Response Unity-Gain Follower; $V_{S}= \pm 15 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$


Figure 31. Small Signal Response Unity-Gain Follower; $V_{S}= \pm 15 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$


Figure 32. $V_{S}=5$ V, 0 V; Unity-Gain Follower Response to 0 V to 5 V Step


Figure 33. Unity-Gain Follower, Used for Figure 34


Figure 34. $V_{S}=5 \mathrm{~V}, 0 \mathrm{~V}$; Unity-Gain Follower Response to 40 mV Step Centered 40 mV Above Ground


Figure 35. Gain-of-2 Inverter, Used for Figure 36 and Figure 37


Figure 37. V ${ }_{s}=5$ V, 0 V; Gain-of-2 Inverter Response to 20 mV Step, Centered 20 mV Below Ground

## APPLICATIONS INFORMATION

INPUT CHARACTERISTICS
In the AD820, N -channel JFETs are used to provide a low offset, low noise, high impedance input stage. Minimum input commonmode voltage extends from 0.2 V below $-\mathrm{V}_{\mathrm{S}}$ to 1 V less than $+\mathrm{V}_{\mathrm{S}}$. Driving the input voltage closer to the positive rail causes a loss of amplifier bandwidth (as can be seen by comparing the large signal responses shown in Figure 29 and Figure 32) and increased common-mode voltage error, as illustrated in Figure 20.

The AD820 does not exhibit phase reversal for input voltages up to and including $+\mathrm{V}_{\mathrm{S}}$. Figure 38a shows the response of an AD820 voltage follower to a 0 V to $5 \mathrm{~V}\left(+\mathrm{V}_{\mathrm{S}}\right)$ square wave input. The input and output are superimposed. The output polarity tracks the input polarity up to $+\mathrm{V}_{\mathrm{S}}$ with no phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output waveform. For input voltages greater than $+V_{s}$, a resistor in series with the AD820 positive input prevents phase reversal, at the expense of greater input voltage noise. This is illustrated in Figure 38b.

Because the input stage uses N-channel JFETs, input current during normal operation is negative; the current flows out from the input terminals. If the input voltage is driven more positive than $+\mathrm{V}_{\mathrm{S}}-0.4 \mathrm{~V}$, the input current reverses direction as internal device junctions become forward biased. This is illustrated in Figure 7.
A current-limiting resistor should be used in series with the input of the AD820 if there is a possibility of the input voltage exceeding the positive supply by more than 300 mV , or if an input voltage is applied to the AD820 when $\pm \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$. The amplifier can be damaged if left in that condition for more than 10 seconds. A $1 \mathrm{k} \Omega$ resistor allows the amplifier to withstand up to 10 V of continuous overvoltage, and increases the input voltage noise by a negligible amount.
Input voltages less than $-\mathrm{V}_{\mathrm{S}}$ are a completely different story. The amplifier can safely withstand input voltages 20 V below the negative supply voltage as long as the total voltage from the positive supply to the input terminal is less than 36 V . In addition, the input stage typically maintains picoamp level input currents across that input voltage range.
The AD820 is designed for $13 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ wideband input voltage noise and maintains low noise performance to low frequencies (refer to Figure 14). This noise performance, along with the AD820 low input current and current noise, means that the AD820 contributes negligible noise for applications with source resistances greater than $10 \mathrm{k} \Omega$ and signal bandwidths greater than 1 kHz . This is illustrated in Figure 39.

(a)

(b)


Figure 38. (a) Response with $R_{P}=0 \Omega ; V_{I N}$ from $0 V$ to $+V_{S}$ (b) $V_{I N}=0 V$ to $+V_{S}+200 \mathrm{mV}$, $V_{\text {OUT }}=0 \mathrm{~V}$ to $+V_{S,} R_{P}=49.9 \mathrm{k} \Omega$


Figure 39. Total Noise vs. Source Impedance

## OUTPUT CHARACTERISTICS

The AD820 unique bipolar rail-to-rail output stage swings within 5 mV of the negative supply and 10 mV of the positive supply with no external resistive load. The approximate output saturation resistance of the AD820 is $40 \Omega$ sourcing and $20 \Omega$ sinking. This can be used to estimate output saturation voltage when driving heavier current loads. For instance, when sourcing 5 mA , the saturation voltage to the positive supply rail is 200 mV ; when sinking 5 mA , the saturation voltage to the negative rail is 100 mV .

The open-loop gain characteristic of the amplifier changes as a function of resistive load, as shown in Figure 10 through Figure 13. For load resistances over $20 \mathrm{k} \Omega$, the AD820 input error voltage is virtually unchanged until the output voltage is driven to 180 mV of either supply.

If the AD820 output is driven hard against the output saturation voltage, it recovers within $2 \mu$ s of the input returning to the linear operating region of the amplifier.
Direct capacitive load interacts with the effective output impedance of the amplifier to form an additional pole in the amplifier feedback loop, which can cause excessive peaking on the pulse response or loss of stability. The worst case occurs when the amplifier is used as a unity-gain follower. Figure 40 shows AD820 pulse response as a unity-gain follower driving 350 pF . This amount of overshoot indicates approximately 20 degrees of phase margin-the system is stable, but is nearing the edge. Configurations with less loop gain, and as a result less loop bandwidth, are much less sensitive to capacitance load effects. Figure 41 is a plot of noise gain vs. the capacitive load that results in a 20 degree phase margin for the AD820. Noise gain is the inverse of the feedback attenuation factor provided by the feedback network in use.


Figure 40. Small Signal Response of AD820 as Unity-Gain Follower Driving 350 pF Capacitive Load


Figure 41. Noise Gain vs. Capacitive Load Tolerance
Figure 42 shows a possible configuration for extending capacitance load drive capability for a unity-gain follower. With these component values, the circuit drives 5000 pF with a $10 \%$ overshoot.


Figure 42. Extending Unity-Gain Follower Capacitive Load Capability Beyond 350 pF

## SINGLE-SUPPLY HALF-WAVE AND FULL-WAVE RECTIFIERS

An AD820 configured as a unity-gain follower and operated with a single supply can be used as a simple half-wave rectifier. The AD820 inputs maintain picoamp level input currents even when driven well below the negative supply. The rectifier puts that behavior to good use, maintaining an input impedance of over $10^{11} \Omega$ for input voltages from 1 V from the positive supply to 20 V below the negative supply.

The full- and half-wave rectifier shown in Figure 43 operates as follows: when $V_{\text {IN }}$ is above ground, R1 is bootstrapped through the unity-gain follower, A1, and the loop of Amplifier A2. This forces the inputs of A2 to be equal; thus, no current flows through R1 or R2, and the circuit output tracks the input. When VIN is below ground, the output of A1 is forced to ground. The
noninverting input of Amplifier A2 sees the ground level output of A1; therefore, A2 operates as a unity-gain inverter. The output at Node C is then a full-wave rectified version of the input. Node B is a buffered half-wave rectified version of the input. Input voltages up to $\pm 18 \mathrm{~V}$ can be rectified, depending on the voltage supply used.


Figure 43. Single-Supply Half- and Full-Wave Rectifier

### 4.5 V LOW DROPOUT, LOW POWER REFERENCE

The rail-to-rail performance of the AD820 can be used to provide low dropout performance for low power reference circuits powered with a single low voltage supply. Figure 44 shows a 4.5 V reference using the AD820 and the AD680, a low power 2.5 V band gap reference. R2 and R3 set up the required gain of 1.8 to develop the 4.5 V output. R1 and C2 form a lowpass RC filter to reduce the noise contribution of the AD680.


Figure 44. Single Supply 4.5 V Low Dropout Reference

With a 1 mA load, this reference maintains the 4.5 V output with a supply voltage down to 4.7 V . The amplitude of the recovery transient for a 1 mA to 10 mA step change in load current is under 20 mV , and settles out in a few microseconds. Output voltage noise is less than $10 \mu \mathrm{~V} \mathrm{rms}$ in a 25 kHz noise bandwidth.

## LOW POWER, 3-POLE, SALLEN KEY LOW-PASS FILTER

The high input impedance of the AD820 makes it a good selection for active filters. High value resistors can be used to construct low frequency filters with capacitors much less than $1 \mu \mathrm{~F}$. The AD820 picoamp level input currents contribute minimal dc errors.

Figure 45 shows an example of a 10 Hz three-pole Sallen Key filter. The high value used for R1 minimizes interaction with signal source resistance. Pole placement in this version of the filter minimizes the Q associated with the two-pole section of the filter. This eliminates any peaking of the noise contribution of Resistor R1, Resistor R2, and Resistor R3, thus minimizing the inherent output voltage noise of the filter.



Figure 45. 10 Hz Sallen Key Low-Pass Filter

## OFFSET VOLTAGE ADJUSTMENT

The offset voltage of the AD820 is low, so external offset voltage nulling is not usually required. Figure 46 shows the recommended technique for the AD820 packaged in plastic DIP. Adjusting offset voltage in this manner changes the offset voltage temperature drift by $4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ for every millivolt of induced offset. The null pins are not functional for the AD820 in the 8-lead SOIC and MSOP packages.


Figure 46. Offset Null

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 47. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body
( $\mathrm{N}-8$ )
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 48. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)


COPLANA
0.10
COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 49. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD820AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead PDIP | $\mathrm{N}-8$ |  |
| AD820ANZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | $\mathrm{N}-8$ |  |
| AD820AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |  |
| AD820AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |  |
| AD820AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |  |
| AD820ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N | R-8 |  |
| AD820ARZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD820ARZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | A2L |
| AD820ARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | A2L |
| AD820ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | A2L |
| AD820ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 |  |
| AD820BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD820BR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD820BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD820BRZ-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD820BRZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |

[^2]
## NOTES

|  | AD820 |
| :--- | :--- |

NOTES

## AD820

## NOTES


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©1996-2011 Analog Devices, Inc. All rights reserved.

[^1]:    ${ }^{1}$ See Input Characteristics section.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

