

#### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



January 1999 Revised June 2005

## 74LVT16373 • 74LVTH16373 Low Voltage 16-Bit Transparent Latch with 3-STATE Outputs

#### **General Description**

The LVT16373 and LVTH16373 contain sixteen non-inverting latches with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is latched. Data appears on the bus when the Output Enable  $(\overline{\text{OE}})$  is LOW. When  $\overline{\text{OE}}$  is HIGH, the outputs are in a high impedance state.

The LVTH16373 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs

These latches are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT16373 and LVTH16373 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

#### **Features**

- Input and output interface capability to systems at 5V V<sub>CC</sub>
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH16373), also available without bushold feature (74LVT16373)
- Live insertion/extraction permitted
- Power Up/Power Down high impedance provides glitch-free bus loading
- Outputs source/sink -32 mA/+64 mA
- Functionally compatible with the 74 series 16373
- Latch-up performance exceeds 500 mA
- ESD performance:

Human-body model > 2000V Machine model > 200V Charged-device model > 1000V

 Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)

#### **Ordering Code:**

| Order Number               | Package Number          | Package Description                                                                 |
|----------------------------|-------------------------|-------------------------------------------------------------------------------------|
| 74LVT16373GX<br>(Note 1)   | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] |
| 74LVT16373MEA<br>(Note 2)  | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide              |
| 74LVT16373MTD<br>(Note 2)  | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide         |
| 74LVTH16373GX<br>(Note 1)  | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] |
| 74LVTH16373MEA<br>(Note 2) | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide              |
| 74LVTH16373MTD<br>(Note 2) | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide         |

Note 1: BGA package available in Tape and Reel only.

Note 2: Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Logic Symbol**



## **Connection Diagrams**

Pin Assignment for SSOP and TSSOP



Pin Assignment for FBGA



(Top Thru View)

#### **Pin Descriptions**

| Pin Names                       | Description                      |
|---------------------------------|----------------------------------|
| $\overline{OE}_n$               | Output Enable Input (Active LOW) |
| LE <sub>n</sub>                 | Latch Enable Input               |
| I <sub>0</sub> –I <sub>15</sub> | Inputs                           |
| O <sub>0</sub> -O <sub>15</sub> | 3-STATE Outputs                  |
| NC                              | No Connect                       |

#### **FBGA Pin Assignments**

|   | 1               | 2               | 3               | 4               | 5               | 6               |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | O <sub>0</sub>  | NC              | OE <sub>1</sub> | LE <sub>1</sub> | NC              | I <sub>0</sub>  |
| В | 02              | O <sub>1</sub>  | NC              | NC              | I <sub>1</sub>  | l <sub>2</sub>  |
| С | O <sub>4</sub>  | O <sub>3</sub>  | V <sub>CC</sub> | V <sub>CC</sub> | l <sub>3</sub>  | 14              |
| D | O <sub>6</sub>  | O <sub>5</sub>  | GND             | GND             | I <sub>5</sub>  | I <sub>6</sub>  |
| Е | O <sub>8</sub>  | O <sub>7</sub>  | GND             | GND             | I <sub>7</sub>  | I <sub>8</sub>  |
| F | O <sub>10</sub> | O <sub>9</sub>  | GND             | GND             | l <sub>9</sub>  | I <sub>10</sub> |
| G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> |
| Н | O <sub>14</sub> | O <sub>13</sub> | NC              | NC              | I <sub>13</sub> | I <sub>14</sub> |
| J | O <sub>15</sub> | NC              | OE <sub>2</sub> | LE <sub>2</sub> | NC              | I <sub>15</sub> |

#### **Truth Tables**

|                 | Inputs          |                                |                                |  |  |
|-----------------|-----------------|--------------------------------|--------------------------------|--|--|
| LE <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> −I <sub>7</sub> | 0 <sub>0</sub> -0 <sub>7</sub> |  |  |
| Х               | Н               | Х                              | Z                              |  |  |
| Н               | L               | L                              | L                              |  |  |
| Н               | L               | Н                              | Н                              |  |  |
| L               | L               | Χ                              | O <sub>o</sub>                 |  |  |

|                 | Inputs          |                                 | Outputs                         |
|-----------------|-----------------|---------------------------------|---------------------------------|
| LE <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> –I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> |
| Х               | Н               | Х                               | Z                               |
| Н               | L               | L                               | L                               |
| Н               | L               | Н                               | Н                               |
| L               | L               | X                               | O <sub>o</sub>                  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial Z = HIGH Impedance

 $O_0$  = Previous output prior to HIGH-to-LOW transition of LE

### **Functional Description**

The LVT16373 and LVTH16373 contain sixteen D-type latches with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LE\_n) input is HIGH, data on the D\_n enters the latches. In this condition the latches are transparent, i.e, a latch output will change states each time its D input changes. When LE\_n is LOW,

the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LEn. The 3-STATE standard outputs are controlled by the Output Enable  $(\overline{OE}_n)$  input. When  $\overline{OE}_n$  is LOW, the standard outputs are in the 2-state mode. When  $\overline{OE}_n$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

#### **Logic Diagrams**



Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 3) Parameter Value Symbol Conditions Units Supply Voltage -0.5 to +4.6 ٧<sub>I</sub> ٧ DC Input Voltage -0.5 to +7.0 V<sub>O</sub> DC Output Voltage -0.5 to +7.0 Output in 3-STATE ٧ Output in HIGH or LOW State (Note 4) -0.5 to +7.0 DC Input Diode Current -50 V<sub>I</sub> < GND mΑ V<sub>O</sub> < GND I<sub>OK</sub> DC Output Diode Current -50 mΑ DC Output Current 64 $V_O > V_{CC}$ Output at HIGH State mΑ Output at LOW State 128 DC Supply Current per Supply Pin ±64 mΑ $I_{CC}$ DC Ground Current per Ground Pin ±128 $I_{GND}$ Storage Temperature -65 to +150 ٥С $\mathsf{T}_{\mathsf{STG}}$

#### **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Min | Max | Units |
|-----------------|----------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                                       | 2.7 | 3.6 | V     |
| VI              | Input Voltage                                                        | 0   | 5.5 | V     |
| I <sub>OH</sub> | HIGH Level Output Current                                            |     | -32 | mA    |
| I <sub>OL</sub> | LOW Level Output Current                                             |     | 64  | mA    |
| T <sub>A</sub>  | Free-Air Operating Temperature                                       | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0   | 10  | ns/V  |

Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed.

#### **DC Electrical Characteristics**

| Symbol               | Parameter                            |              | v <sub>cc</sub> | T <sub>A</sub> = -40°C | C to +85°C | Units  | Conditions                              |  |
|----------------------|--------------------------------------|--------------|-----------------|------------------------|------------|--------|-----------------------------------------|--|
| Symbol               | raiametei                            |              | (V)             | Min                    | Max        | Ullits | Conditions                              |  |
| V <sub>IK</sub>      | Input Clamp Diode Voltage            |              | 2.7             |                        | -1.2       | V      | I <sub>I</sub> = -18 mA                 |  |
| V <sub>IH</sub>      | Input HIGH Voltage                   |              | 2.7-3.6         | 2.0                    |            | V      | $V_0 \le 0.1V$ or                       |  |
| V <sub>IL</sub>      | Input LOW Voltage                    |              | 2.7-3.6         |                        | 0.8        | V      | V <sub>O</sub> ≥ V <sub>CC</sub> - 0.1V |  |
| V <sub>OH</sub>      | Output HIGH Voltage                  |              | 2.7-3.6         | V <sub>CC</sub> - 0.2  |            |        | $I_{OH} = -100 \mu A$                   |  |
|                      |                                      |              | 2.7             | 2.4                    |            | V      | $I_{OH} = -8 \text{ mA}$                |  |
|                      |                                      |              | 3.0             | 2.0                    |            |        | $I_{OH} = -32 \text{ mA}$               |  |
| V <sub>OL</sub>      | Output LOW Voltage                   |              | 2.7             |                        | 0.2        |        | $I_{OL} = 100 \mu A$                    |  |
|                      |                                      |              |                 |                        | 0.5        |        | I <sub>OL</sub> = 24 mA                 |  |
|                      |                                      |              | 3.0             |                        | 0.4        | V      | I <sub>OL</sub> = 16 mA                 |  |
|                      |                                      |              | 3.0             |                        | 0.5        |        | I <sub>OL</sub> = 32 mA                 |  |
|                      |                                      |              | 3.0             |                        | 0.55       |        | I <sub>OL</sub> = 64 mA                 |  |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive          |              | 3.0             | 75                     |            | μА     | V <sub>I</sub> = 0.8V                   |  |
| (Note 5)             |                                      |              | 3.0             | -75                    |            | μ., τ  | V <sub>I</sub> = 2.0V                   |  |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive             |              | 3.0             | 500                    |            | μА     | (Note 6)                                |  |
| (Note 5)             | Current to Change State              |              | 3.0             | -500                   |            | μΛ     | (Note 7)                                |  |
| II                   | Input Current                        |              | 3.6             |                        | 10         |        | V <sub>I</sub> = 5.5V                   |  |
|                      | Ī                                    | Control Pins | 3.6             |                        | ±1         | Δ      | V <sub>I</sub> = 0V or V <sub>CC</sub>  |  |
|                      | İ                                    | Data Pins    | 3.6             |                        | -5         | μΑ     | $V_I = 0V$                              |  |
|                      |                                      | Dala FIIIS   | 3.0             |                        | 1          |        | $V_I = V_{CC}$                          |  |
| I <sub>OFF</sub>     | Power Off Leakage Current            |              | 0               |                        | ±100       | μΑ     | $0V \le V_I \text{ or } V_O \le 5.5V$   |  |
| I <sub>PU/PD</sub>   | Power Up/Down 3-STATE Output Current |              | 0-1.5V          |                        | ±100       | μА     | V <sub>O</sub> = 0.5V to 3.0V           |  |
|                      |                                      |              | 0-1.57          |                        | ±100       | μА     | $V_I = GND \text{ or } V_{CC}$          |  |
| l <sub>OZL</sub>     | 3-STATE Output Leakage Current       |              | 3.6             |                        | -5         | μΑ     | V <sub>O</sub> = 0.5V                   |  |
| l <sub>ozh</sub>     | 3-STATE Output Leakage Curre         | ent          | 3.6             |                        | 5          | μΑ     | V <sub>O</sub> = 3.0V                   |  |
| I <sub>OZH</sub> +   | 3-STATE Output Leakage Curre         | ent          | 3.6             |                        | 10         | μА     | $V_{CC} < V_{O} \le 5.5V$               |  |

## DC Electrical Characteristics (Continued)

| Symbol             | Parameter                        | V <sub>CC</sub> T <sub>A</sub> = -40 |     | C to +85°C | Units   | Conditions                             |  |
|--------------------|----------------------------------|--------------------------------------|-----|------------|---------|----------------------------------------|--|
| - Cymbol           | T didilicio                      | (V)                                  | Min | Max        | O.I.I.S | Conditions                             |  |
| I <sub>CCH</sub>   | Power Supply Current             | 3.6                                  |     | 0.19       | mA      | Outputs HIGH                           |  |
| I <sub>CCL</sub>   | Power Supply Current             | 3.6                                  |     | 5          | mA      | Outputs LOW                            |  |
| I <sub>CCZ</sub>   | Power Supply Current             | 3.6                                  |     | 0.19       | mA      | Outputs Disabled                       |  |
| I <sub>CCZ</sub> + | Power Supply Current             | 3.6                                  |     | 0.19       | mA      | $V_{CC} \le V_O \le 5.5V$ ,            |  |
|                    |                                  |                                      |     |            |         | Outputs Disabled                       |  |
| $\Delta I_{CC}$    | Increase in Power Supply Current | 3.6                                  |     | 0.2        | mA      | One Input at V <sub>CC</sub> – 0.6V    |  |
|                    | (Note 8)                         |                                      |     |            |         | Other Inputs at V <sub>CC</sub> or GND |  |

Note 5: Applies to bushold versions only (74LVTH16373).

Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 8: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND.

## **Dynamic Switching Characteristics** (Note 9)

| Symbol           | Symbol Parameter                             |     | V <sub>CC</sub> |         | Units | Conditions |                                  |
|------------------|----------------------------------------------|-----|-----------------|---------|-------|------------|----------------------------------|
| - Cynnbon        | T drameter                                   | (V) | Min             | Тур Мах |       | Oto        | $C_L = 50$ pF, $R_L = 500\Omega$ |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3 |                 | 0.8     |       | V          | (Note 10)                        |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3 |                 | -0.8    |       | V          | (Note 10)                        |

Note 9: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 10: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

#### **AC Electrical Characteristics**

|                  |                                  | $T_A = -40$ °C to $+85$ °C, $C_L = 50$ pF, $R_L = 500$ $\Omega$ |           |                 |       |     |  |
|------------------|----------------------------------|-----------------------------------------------------------------|-----------|-----------------|-------|-----|--|
| Symbol           | Parameter                        | V <sub>CC</sub> = 3.                                            | 3V ± 0.3V | V <sub>CC</sub> | Units |     |  |
|                  |                                  | Min                                                             | Max       | Min             | Max   |     |  |
| t <sub>PHL</sub> | Propagation Delay                | 1.5                                                             | 3.9       | 1.5             | 4.3   | ns  |  |
| t <sub>PLH</sub> | D <sub>n</sub> to O <sub>n</sub> | 1.5                                                             | 3.8       | 1.5             | 4.2   | 115 |  |
| t <sub>PHL</sub> | Propagation Delay                | 1.9                                                             | 4.2       | 1.9             | 4.4   | ns  |  |
| t <sub>PLH</sub> | LE to O <sub>n</sub>             | 1.6                                                             | 4.3       | 1.6             | 4.8   | 115 |  |
| t <sub>PZL</sub> | Output Enable Time               | 1.3                                                             | 4.3       | 1.3             | 4.9   |     |  |
| t <sub>PZH</sub> |                                  | 1.0                                                             | 4.3       | 1.0             | 5.1   | ns  |  |
| t <sub>PLZ</sub> | Output Disable Time              | 1.5                                                             | 4.7       | 1.5             | 4.8   | ns  |  |
| t <sub>PHZ</sub> |                                  | 2.0                                                             | 5.0       | 2.0             | 5.4   | 115 |  |
| t <sub>S</sub>   | Setup Time, D <sub>n</sub> to LE | 1.0                                                             |           | 0.8             |       | ns  |  |
| t <sub>H</sub>   | Hold Time, D <sub>n</sub> to LE  | 1.0                                                             |           | 1.1             |       | ns  |  |
| t <sub>W</sub>   | LE Pulse Width                   | 3.0                                                             |           | 3.0             |       | ns  |  |
| toshl            | Output to Output Skew (Note 11)  |                                                                 | 1.0       |                 | 1.0   | ns  |  |
| toslh            |                                  |                                                                 | 1.0       |                 | 1.0   | ns  |  |

Note 11: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

#### Capacitance (Note 12)

| Symbol           | Parameter          | Conditions                                                     | Typical | Units |
|------------------|--------------------|----------------------------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub> | 4       | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$                     | 8       | pF    |

Note 12: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

#### Physical Dimensions inches (millimeters) unless otherwise noted





#### NOTES:

- A. THIS PACKAGE CONFORMS TO JEDEC M0-205
- **B. ALL DIMENSIONS IN MILLIMETERS**
- C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)
  .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS
  D. DRAWING CONFORMS TO ASME Y14.5M-1994

#### BGA54ArevD

54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A Preliminary



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYP -B-99. 9.20 8.10 50. O.2 C B A ALL LEAD TIPS PIN #1 IDENT 0.50 LAND PATTERN RECOMMENDATION 0.1 C SEE DETAIL A 0.90+0.15 ALL LEAD TIPS 0.09-0.20 0.10±0.05 0.17-0.27 0.50 ♦ 0.13\@ A B\S C\S 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS R0.16 GAGE PLANE 0.25 NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED, DATE 4/97. B. DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE 0.60±0.10 1.00 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC

48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **ON Semiconductor:**

74LVT16373MTDX 74LVT16373MEA 74LVT16373MEAX 74LVT16373MTD