# ICE 1QS01

Controller for Quasiresonant Switch Mode Power Supplies Supporting Low Power Standby and Power Factor Correction

Power Management & Supply



Never stop thinking.

| ICE1QS01<br>Revision<br>History: Current<br>Version: 2003-<br>11-28 |                              |                                                                            |
|---------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------|
| Previous<br>Version: 2002-<br>08-12                                 |                              |                                                                            |
| Page 3 (in previous version)                                        | Page 3 (in current version)  | Ordering Codes shortened                                                   |
| Page 15 (in previous version)                                       | Page 16 (in current version) | Subjects (major changes since last revision)<br>ICCL, ICCH, VCCON changed  |
| Page 16 (in previous version)                                       | Page 17 (in current version) | Subjects (major changes since last revision)<br>VRZIT, tdon, IRZIB changed |
| Page 15 (in previous version)                                       | Page 16 (in current version) | Subjects (major changes since last revision)<br>Footnote 1) deleted        |
| Page 17 (in<br>previous version)                                    | Page 18 (in current version) | Subjects (major changes since last revision)<br>tRES changed               |

Edition 2003-11-28 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 2003. All Rights Reserved.

#### **Attention please!**

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in



# Controller for Switch Mode Power Supplies Supporting Low Power Standby and Power Factor Correction (PFC)

#### Features

- Line Current Consumption with PFC
- Standby Input Power < 1 W
- Stable Standby Frequency
- Low Power Consumption
- Very Low Start-up Current
- Soft-Start for noiseless Start-up
- Standby Burst Mode with and without Control Signal for lowered Output Voltages
- Digital Frequency Reduction in small Steps at Decreasing Load
- Over- and Undervoltage Lockout
- Switch Off at Mains Undervoltage
- Mains Voltage Dependent Fold Back Point Correction
- · Ringing Suppression Time Controlled from Output Voltage
- Easy Design In
- Free usable Fault Comparator

## **Functional Description**

The ICE1QS01 is optimized to control free running flyback converters with and without Power Factor Correction (with PFC Charge Pump).

The switching frequency is reduced in small steps with decreasing load towards a minimum of 20 kHz in standby mode. This function is performed by a digital circuit to avoid any jitter also with periodically pulsed loads. To provide extremely low power consumption at light loads, this device can be switched into Standby Burst Mode. This is also possible without standby control signal (for adapter application).

Additionally, the start up current is very low. To avoid switching stresses of the power devices, the power transistor is always switched on at minimum voltage. The device has several protection functions:  $V_{CC}$  overand undervoltage, mains undervoltage and current limiting. Regulation can be done by using the internal error amplifier or an opto coupler feedback. The output driver is ideally suited for driving a power MOSFET.

The ICE1QS01 is suited for TV-sets, VCR- sets, SAT- receivers and other consumer applications in the power range from 0 to app. 300 W.

| Туре      | Ordering Code | Package |
|-----------|---------------|---------|
| ICE1QS01  | Q67040-S4558  | P-DIP-8 |
| ICE1QS01G | Q67040-S4559  | P-DSO-8 |

| Infineon TechPCI Group28.11.03 | 3 |
|--------------------------------|---|
|--------------------------------|---|





## **Block Diagram**



| Infineon TechPCI Group28.11.034 |
|---------------------------------|
|---------------------------------|



## Pinning

| Pin | Symbol | Function                            |
|-----|--------|-------------------------------------|
| 1   | N.C.   |                                     |
| 2   | PCS    | Primary Current Simulation          |
| 3   | RZI    | Regulation and Zero Crossing Input  |
| 4   | SRC    | Soft-Start and Regulation Capacitor |
| 5   | OFC    | Overvoltage Fault Comparator        |
| 6   | GND    | Ground                              |
| 7   | OUT    | Output                              |
| 8   | VCC    | Supply Voltage                      |

## Pin Configuration (top view)





| Infineon Tech | PCI Group | 28.11.03 | 5 |
|---------------|-----------|----------|---|



# **Functional Description**

#### Start up

An internal start up diode is connected between pin PCS and pin V<sub>CC</sub>. Start up current is provided via this diode if V<sub>PCS</sub> is higher than V<sub>CC</sub> + V<sub>BE</sub> (V<sub>BE</sub> = Base-Emitter-Voltage).

During start up the internal reference of the IC is shut off and current consumption is about 50uA. There is only the start up circuitry working which determines the  $V_{CCon}$  threshold. Gate driver OUT is switched to low. An active shut down circuitry ensures that OUT is held below the MOS gate threshold when the IC is in start up mode.

#### Block Diagram: Start Up



| Infineon Tech PCI Group | 28.11.03 | 6 |
|-------------------------|----------|---|
|-------------------------|----------|---|



## Soft start

The internal reference of the IC is switched on when  $V_{CC}$  exceeds the  $V_{CCon}$  threshold. The IC begins to work with soft start mode. Soft start is realized with an internal soft start resistor, an internal current sink, a current source and the external feedback capacitor connected at pin SRC. The internal resistor is connected between the internal voltage reference and pin SRC. The current sink is connected between pin SRC and GND. The value of the current is set with a timer. Immediately after the IC is switched on the capacitor  $C_{SRC}$  is charged with a current source up to 2.5V. This current source is switched off 12 µsec after beginning of soft start. The current value of the current sink is reduced and so  $V_{SRC}$  can increase stepwise. The soft start is finished 24 msec after the IC is switched on. At the end of the soft start the current sink is switched off.

#### vcc ICE1QS01 5V 500 $\sim$ VCCor timer 20k t=12us timer timer tp=3ms t=24m up current D/A t down sink counte VSRC pin SRC VSRC2 VSRC1

tp2 t

## Figure: Soft Start

## PCS (Primary Current Simulation)

ton

tp1

A voltage proportional to the current of the power transistor is generated at Pin PCS by the RC-combination R2, C2. The voltage at Pin PCS is forced to 1.5V when the power transistor is switched off and during its switch on time C2 is charged by R2 from the rectified mains. The relation of  $V_{PCS}$  and

| Infineon Tech PCI Group 28.11.03 | 7 |
|----------------------------------|---|
|----------------------------------|---|



the current in the power transistor (Iprimary) is:

$$VPCS = 1, 5V + \frac{Lprimary \times Iprimary}{R2 \times C2}$$

Lprimary: Primary inductance of the transformer

The advantage of primary current simulation is the elimination of the leading edge spike, which is generated when the power transistor is switched on.

## RZI (zero crossing input and primary regulation)

#### Zero current counter

Every time when the falling voltage ramp of  $V_{RZI}$  crosses the 25 mV threshold a pulse is sent to the zero-current-counter and increases the counter by one. If zero-current-counter and up-down-counter are equal the gate drive OUT is switched to high. Up-down counter is influenced via SRC voltage as described below. If  $V_{RZI}$  is greater than 25 mV gate drive OUT is always switched low.

#### Figure: Zero crossing switching behaviour



| Infineon Tech PCI Group | 28.11.03 | 8 |
|-------------------------|----------|---|
|-------------------------|----------|---|



#### Ringing suppression

When V<sub>PCS</sub> reaches the feedback voltage V<sub>SRC</sub> the gate drive OUT is set to low and the ringing suppression timer is started. This timer ensures that the gate drive cannot be switched on until this ringing suppression time is passed. Duration of ringing suppression time depends on the V<sub>RZI</sub> voltage. Suppression time is 3 µsec if V<sub>RZI</sub> > 1V and it is 30 µsec if V<sub>RZI</sub> < 1V.

#### Figure: Ringing Suppression



| Infineon Tech PCI Group | 28.11.03 | 9 |
|-------------------------|----------|---|
|-------------------------|----------|---|



#### Primary regulation

Primary regulation is achieved by activating the internal current sink. The current sink is connected between pin SRC and ground. If  $V_{RZI}$  exceeds the 5V threshold the current sink is switched on. It is switched off when  $V_{RZI}$  falls below 5V. The current sink discharges the  $C_{SRC}$  capacitor.  $C_{SRC}$  is charged via the internal 20k resistor. If  $V_{RZI}$  exceeds the 4.4V threshold a flip-flop is set and the resistor is switched off when  $V_{RZI}$  falls below 50 mV. The resistor is switched on again with the falling slope of gate drive OUT.

#### **Diagram Primary Regulation**





#### SRC (Regulation and soft start capacitor)

The feedback capacitor is connected to pin SRC. The feedback voltage  $\mathsf{V}_{\mathsf{SRC}}$  has two main functions.

Function I (MOS FET on time):  $V_{SRC}$  provides the switch off reference voltage. If  $V_{PCS}$  (which contains the primary current information) exceeds the  $V_{SRC}$  voltage the external MOS transistor is switched off.

Function II (MOS FET off time for frequency reduction): At low load the frequency is reduced by ignoring zero crossing signals after the transformer demagnetization.  $V_{SRC}$  determines the action of the 4-bit up-down-counter which contains the number of zero crossings to be ignored. The content of the up-down-counter is compared with the number of zero-current crossings of  $V_{RZI}$ . If the number of zero-current crossings in each period after the transformer demagnetization is equal to the up-down-counter content the MOS is switched on. At low load conditions when  $V_{SRC}$  is below 3.5V the counter is increased by one every 50 msec. The result is that the MOS transistor off-time increases and duty cycle decreases. At high load conditions when  $V_{SRC}$  is higher than 4.4V the counter content is reduced by one every 50 msec. So MOS transistor off-time will be reduced. With this off-time regulation switching jitter can be eliminated.

The up-down-counter is immediately set to 0001 if a load jump occurs and  $V_{SRC}$  exceeds 4.8 V. This ensures that full power can be provided instantaneously.

The following table shows the SRC voltage range and the corresponding up-down counter action.

| SRC voltage range                                       | up-down-counter action  |
|---------------------------------------------------------|-------------------------|
| 1: VSRC< 3.5V                                           | count forward           |
| 2: 3.5 <vsrc<4.4< td=""><td>stop count</td></vsrc<4.4<> | stop count              |
| 3: VSRC>4.4                                             | count backward          |
| 4: VSRC> 4.8                                            | set up-down-counter to1 |

The information provided by  $V_{SRC}$  is stored in two independent flip flops. An internal timer creates a trigger pulse with a period of 50 msec. Every time the pulse occures the up-down counter checks the status flip flops and acts depending on the flip flop information. After this pulse the flip flops are reset. So change of voltage range is noticed by the logic only once during the 50 ms period. In the diagram below the behaviour of the up-down counter is depicted in more detail.



| Infineon Tech | PCI Group |  | 28.11.03 | 11 |
|---------------|-----------|--|----------|----|
|---------------|-----------|--|----------|----|



## Burst mode

12 µsec after beginning of softstart the burst mode comparator is activated. If V<sub>SRC</sub> falls below 2V after activating the comparator the gate drive OUT is switched to low and the V<sub>CCoff</sub> threshold is changed to 14.5 V. V<sub>CC</sub> decreases because gate drive is held low. If V<sub>CC</sub> reaches the V<sub>CCoff</sub> threshold the IC is going into start-up mode. At V<sub>CCon</sub> threshold the IC is switched on again starting with soft start modus. V<sub>CCoff</sub> threshold is set to the normal 9V.

#### Figure: Burst mode



| Infineon Tech PCI Group 28.11.03 12 |
|-------------------------------------|
|-------------------------------------|



#### **Restart timer**

If voltage  $V_{RZI}$  is lower than 50 mV and gate drive OUT is low an internally created restart pulse will switch gate drive OUT high every 50  $\mu$ s and the minimum switching frequency is about 20 kHz.

Restart pulse is inhibited if  $V_{RZI}$  is higher than 50 mV. So the MOS transistor cannot be switched on until the transformer is discharged.

#### VCC overvoltage protection

If V<sub>CC</sub> exceeds the V<sub>CCD</sub> threshold a latch is set and the gate is disabled. Reset of latch occurs when V<sub>CC</sub> is falling below V<sub>CCon</sub>- V<sub>CCBHY</sub>.

#### **Overvoltage fault comparator (OFC)**

With an external sense resistor connected to pin OFC primary current can be sensed directly. If the sensed current exceeds the internal  $V_{OFC}$  threshold a latch is set and gate is disabled. Reset of latch occurs when  $V_{CC}$  is falling below  $V_{CCon^-} V_{CCBHY}$ .

Notice: If this comparator is not used pin OFC has to be connected to ground.

#### Mains undervoltage

Power supplies must be shut down when mains voltage is below a certain limit to avoid too long ontime of MOS-FET switch, which would lead to a switching frequency in audible spheres. Mains undervoltage is sensed during the off-time of the MOS-FET switch. If the current flowing into pin PCS is smaller than 100 uA, then the output is latched and cannot be switched to high state.

| Infineon Tech | PCI Group | 28.11.03 | 13 |
|---------------|-----------|----------|----|
|               |           |          |    |



#### Fold back point correction

With increasing mains voltage the switch on time becomes shorter and so the frequency becomes higher. With higher frequency also the maximal possible output power becomes higher. With higher power the danger in case of failure increases.

To avoid this, the foldback point correction circuit senses main voltage to reduce the on-time of the switch. Mains voltage is sensed at the supply coil of V<sub>CC</sub> voltage via a resistor connected to pin RZI. During on-time of the MOS-FET switch current is pulled out from pin RZI. When this current is higher than 500  $\mu$ A, one fifth of the current higher than this threshold is driven into pin PCS to increase the voltage slope charging the capacitor connected to this pin.

 $\mathsf{IPCSFO} = \frac{\mathsf{IRZI} - 0, 5\mathsf{mA}}{5}, (\mathsf{IRZI} > 500\mathsf{uA})$ 

#### Figure: Fold back point correction

| Infineon Tech | PCI Group | 28.11.03 | 14 |
|---------------|-----------|----------|----|



# Absolute maximum ratings

| Parameter                              | Symbol                               | Min  | Max                | Unit     | Remark                                                                        |
|----------------------------------------|--------------------------------------|------|--------------------|----------|-------------------------------------------------------------------------------|
| Charge Current into Pin2               | I <sub>PCS</sub>                     |      | 500                | uA       | During start up                                                               |
| Voltage at Pin 2                       | V <sub>PCS</sub>                     | -0.3 | 21                 | V        |                                                                               |
| Current into Pin 3                     | I <sub>RZI</sub><br>I <sub>RZI</sub> | -10  | 10                 | mA<br>mA | V <sub>RZI</sub> >V <sub>RZICH</sub><br>V <sub>RZI</sub> <v<sub>RZICL</v<sub> |
| Voltage at Pin 4                       | V <sub>SRC</sub>                     | -0.3 | V <sub>SRCCL</sub> | V        | I <sub>SRC</sub> =100 μA                                                      |
| Voltage at Pin 5                       | V <sub>OFC</sub>                     | -0.3 | 6                  | V        |                                                                               |
| Current into Pin 7                     | I <sub>OUT</sub>                     | -500 | 500                | mA       | t<1ms                                                                         |
| Voltage at Pin 8                       | V <sub>CC</sub>                      | -0.3 | 21                 | V        |                                                                               |
|                                        |                                      |      |                    |          |                                                                               |
| ESD Protection                         |                                      |      | 4000               | V        | MIL STD 883C method<br>3015.6, 100pF,1500Ω                                    |
| Storage Temperature                    | T <sub>stg</sub>                     | -50  | 150                | °C       |                                                                               |
| Operating Junction Temper-<br>ature    | ТJ                                   | -25  | 150                | °C       |                                                                               |
| Thermal Resistance<br>Junction-Ambient | R <sub>thJA</sub>                    |      | 100                | K/W      | P-DIP-8                                                                       |



| Parameter                          | Symbol              | min. | typ.     | max. | Unit | Test Condition                                                                       |
|------------------------------------|---------------------|------|----------|------|------|--------------------------------------------------------------------------------------|
| Start-Up circuit                   | <u> </u>            |      | <u> </u> |      |      | 1                                                                                    |
| Start-up supply current            | I <sub>CCL</sub>    |      | 60       | 100  | μA   | V <sub>CC</sub> =V <sub>CCon</sub> -0.5V                                             |
| Operating supply current           | I <sub>CCH</sub>    |      | 10       |      | mA   | Output low                                                                           |
| V <sub>CC</sub> Turn-On threshold  | V <sub>CC ON</sub>  | 14.1 | 15       | 15.5 | V    |                                                                                      |
| V <sub>CC</sub> Turn-Off threshold | V <sub>CC OFF</sub> | 8.5  | 9        | 9.5  | V    |                                                                                      |
| V <sub>CC</sub> Hysteresis         | V <sub>CCHY</sub>   |      | 6        |      | V    |                                                                                      |
| V <sub>CC</sub> Burst Hysteresis   | V <sub>CCBHY</sub>  |      | 0.5      |      | V    |                                                                                      |
| V <sub>CC</sub> Overvoltage        | V <sub>CCD</sub>    |      | 20       |      | V    | t > 1.5µsec                                                                          |
| SRC soft start mode                |                     |      |          |      |      |                                                                                      |
| Start Voltage                      | V <sub>SRC1</sub>   |      | 2.5      |      | V    | l <sub>optocoupler</sub> =0 μA                                                       |
| Digital voltage step               | V <sub>SRCST</sub>  |      | 360      |      | mV   | I <sub>optocoupler</sub> =0 μA                                                       |
| Step pulse rate                    | t <sub>SRCSTR</sub> |      | 3        |      | ms   |                                                                                      |
| Soft start time                    | t <sub>ST</sub>     |      | 24       |      | ms   |                                                                                      |
| Current source rise time           | t <sub>STRT</sub>   |      | 9        |      | μs   | V <sub>SRC</sub> =0.2V to 2.0V<br>C <sub>SRC</sub> =10nF                             |
| Current source on time             | t <sub>STOT</sub>   |      | 12       |      | μs   |                                                                                      |
| SRC normal mode                    |                     | •    |          | 1    | 1    |                                                                                      |
| Source resistor                    | R <sub>SRC</sub>    |      | 20       |      | kOhm |                                                                                      |
| Clamping threshold volt-<br>age    | V <sub>SRCCL</sub>  |      | 5        |      | V    | V <sub>PCS</sub> =V <sub>SRC</sub> , OUT switches<br>to Low, I <sub>SRC</sub> =100µA |
| Threshold upward count             | V <sub>SRCSU</sub>  |      | 3.5      |      | V    |                                                                                      |
| Threshold downward count           | V <sub>SRCD</sub>   |      | 4.4      |      | V    |                                                                                      |
| Reset counter to one               | V <sub>SRCR</sub>   |      | 4.8      |      | V    |                                                                                      |
| Counter time <sup>1)</sup>         | t <sub>COUNT</sub>  |      | 50       |      | msec |                                                                                      |
| Sink current prim reg mode         | I <sub>SRCS</sub>   |      | 500      |      | μA   | V <sub>RZI</sub> > 5V                                                                |
| Burst mode latch threshold voltage | V <sub>SRCB</sub>   |      | 2.0      |      | V    | V <sub>SRC</sub> <v<sub>SRCB: OUT=Lov</v<sub>                                        |

# **Characteristics** (Unless otherwise stated, -25°C<Tj <150 °C, VCC = 16V)

| Infineon Tech PCI Group | 28.11.03 | 16 |
|-------------------------|----------|----|
|-------------------------|----------|----|



| Parameter                                           | Symbol                                 | min.    | typ.      | max. | Unit         | Test Condition                                                               |
|-----------------------------------------------------|----------------------------------------|---------|-----------|------|--------------|------------------------------------------------------------------------------|
| RZI (regulation and ze                              | ero crossir                            | ng inpu | it)       | 1    |              |                                                                              |
| Zero crossing threshold voltage                     | V <sub>RZIT</sub>                      |         | 50        |      | mV           | V <sub>RZI</sub> <v<sub>RZIT: Out=High</v<sub>                               |
| Time delay switch on                                | t <sub>don</sub>                       |         | 500       |      | nsec         |                                                                              |
| Biascurrent                                         | I <sub>RZIB</sub>                      |         | 25        |      | μA           | V <sub>RZI</sub> =5V                                                         |
| Clamping voltage low state                          | V <sub>RZICL</sub>                     |         | -0.2      |      | V            | I <sub>RZI</sub> = -1mA                                                      |
| Clamping voltage high state                         | V <sub>RZICH</sub>                     |         | 5.7       |      | V            | I <sub>RZI</sub> = 5mA                                                       |
| Primary regulation thresh-<br>old discharge current | V <sub>RZIDC</sub>                     |         | 5         |      | V            |                                                                              |
| Primary regulation thresh-<br>old charge current    | V <sub>RZICC</sub>                     |         | 4.4       |      | V            |                                                                              |
| Ringing suppression threshold voltage               | V <sub>RZIT</sub>                      |         | 1         |      | V            |                                                                              |
| Ringing suppression time                            | t <sub>RZIP</sub><br>t <sub>RZIP</sub> |         | 2.5<br>25 |      | µsec<br>µsec | V <sub>RZI</sub> > V <sub>RZIT</sub><br>V <sub>RZI</sub> < V <sub>RZIT</sub> |
| Foldback point correction current threshold         | I <sub>PCSF</sub>                      |         | 500       |      | μA           |                                                                              |
| PCS (primary current                                | simulation                             | ו)      |           |      |              |                                                                              |
| Gate enable threshold voltage                       | V <sub>PCSE</sub>                      |         | 1.0       |      | V            | V <sub>PCS</sub> <v<sub>PCSE: Out=Low</v<sub>                                |
| Basic voltage                                       | V <sub>PCSB</sub>                      |         | 1.5       |      | V            | gate low                                                                     |
| Shut down delay                                     | t <sub>SRC</sub>                       |         | 100       |      | nsec         |                                                                              |
| Mains undervoltage lock-<br>out current             | I <sub>PCS</sub>                       |         | 100       |      | μA           |                                                                              |
| Voltage drop startup diode                          | V <sub>PCSD</sub>                      |         | 0.7       |      | V            | I <sub>PCS</sub> =300μA                                                      |
| Discharge current                                   | I <sub>PCSD</sub>                      |         | 4         |      | mA           | V <sub>PCS</sub> =3V                                                         |
| OFC (overcurrent faul                               | t compara                              | tor)    |           |      | ·            |                                                                              |
| Bias Current                                        | I <sub>OFCB</sub>                      | -1      |           |      | μA           |                                                                              |
| Gate drive disabled threshold voltage               | V <sub>OFC</sub>                       |         | 1.0       | 1.05 | V            |                                                                              |
| Shut Down Delay                                     | t <sub>OFC</sub>                       |         | 100       |      | ns           |                                                                              |

| Infineon Tech | PCI Group | 28.11.03 | 3 17 |
|---------------|-----------|----------|------|



| Parameter                       | Symbol           | min. | typ. | max. | Unit | Test Condition                                |  |  |
|---------------------------------|------------------|------|------|------|------|-----------------------------------------------|--|--|
| Restart Timer                   | Restart Timer    |      |      |      |      |                                               |  |  |
| Restart time                    | t <sub>RES</sub> |      |      | 55   | μs   | V <sub>RZI</sub> <25mV                        |  |  |
|                                 |                  |      |      |      |      |                                               |  |  |
| Gate Drive                      |                  |      |      |      |      |                                               |  |  |
| Output voltage low              |                  |      | 1    |      | V    |                                               |  |  |
| Output voltage high             |                  |      | 11   |      | V    |                                               |  |  |
| Output voltage active shut down |                  |      | 1    |      | V    | V <sub>CC</sub> =7V<br>I <sub>OUT</sub> =20mA |  |  |
| Rise time                       |                  |      | 70   |      | ns   | C <sub>OUT</sub> =1nF                         |  |  |
| Fall time                       |                  |      | 55   |      | ns   | C <sub>OUT</sub> =1nF                         |  |  |

| nfineon Tech PCI Group | 28.11.03 | 18 |
|------------------------|----------|----|
|------------------------|----------|----|



## Figure: Circuit Diagram for Standard Application



| Infineon Tech PCI Group 28.11.03 19 |
|-------------------------------------|
|-------------------------------------|



#### Figure: Circuit Diagram for Application with PFC and Low Voltage Standby Mode



| Infineon Tech PCI Group | 28.11.03 | 20 |
|-------------------------|----------|----|
|-------------------------|----------|----|





#### Sorts of Packing

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device

Dimensions in mm

| Infineon Tech | PCI Group | 28.11.03 | 21 |
|---------------|-----------|----------|----|