S-1003 Series

## MANUAL RESET BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING)

www.ablic.com

# HIGH-ACCURACY VOLTAGE DETECTOR 

© ABLIC Inc., 2013
Rev.1.0_03

The S-1003 Series is a high-accuracy voltage detector developed using CMOS technology. The detection voltage is fixed internally with an accuracy of $\pm 1.0 \%$ ( $-\mathrm{V}_{\mathrm{DET}} \geq 2.2 \mathrm{~V}$ ). It operates with current consumption of 500 nA typ. The release signal can be delayed by setting a capacitor externally. Delay time accuracy is $\pm 15 \%$. Moreover, since the S-1003 Series includes the manual reset function, the reset signal can be also output forcibly. Two output forms Nch open-drain output and CMOS output are available.

## Features

- Detection voltage
- Detection voltage accuracy:
- Current consumption:
- Operation voltage range
- Hysteresis width:
- Manual reset function:
- Delay time accuracy:
- Output form:
- Operation temperature range
- Lead-free (Sn 100\%), halogen-free
1.2 V to 5.0 V ( 0.1 V step)
$\pm 1.0 \%\left(2.2 \mathrm{~V} \leq-\mathrm{V}_{\mathrm{DET}} \leq 5.0 \mathrm{~V}\right)$
$\pm 22 \mathrm{mV}\left(1.2 \mathrm{~V} \leq-\mathrm{V}_{\text {DET }}<2.2 \mathrm{~V}\right)$
500 nA typ.
0.95 V to 10.0 V
$5 \% \pm 2 \%$
MR pin logic active "L", active "H"
$\pm 15 \%\left(C_{D}=4.7 \mathrm{nF}\right)$
Nch open-drain output (Active "L")
CMOS output (Active "L")
$\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


## Applications

- Power supply monitor for microcomputer and reset for CPU
- Constant voltage power supply monitor for TV, Blu-ray recorder and home appliance
- Power supply monitor for portable devices such as notebook PC, digital still camera and mobile phone


## ■ Packages

- SOT-23-5
- SNT-6A


## ■ Block Diagrams

1. Nch open-drain output product (S-1003NAxxl)


| Function | Status |
| :---: | :--- |
| Output logic | Active "L" |
| MR pin logic | Active "L" |

*1. Parasitic diode
Figure 1
2. Nch open-drain output product (S-1003NBxxI)


| Function | Status |
| :---: | :--- |
| Output logic | Active "L" |
| MR pin logic | Active "H" |

*1. Parasitic diode
Figure 2

## 3. CMOS output product (S-1003CAxxI)



| Function | Status |
| :---: | :---: |
| Output logic | Active "L" |
| MR pin logic | Active "L" |

*1. Parasitic diode
Figure 3
4. CMOS output product (S-1003CBxxI)


| Function | Status |
| :---: | :--- |
| Output logic | Active "L" |
| MR pin logic | Active "H" |

*1. Parasitic diode
Figure 4

## ■ Product Name Structure

Users can select the output form, MR pin logic, detection voltage value, and package type for the S-1003 Series. Refer to "1. Product name" regarding the contents of product name, "2. Product type list" regarding the product types,
"3. Packages" regarding the package drawings and "4. Product name list" regarding details of product name.

## 1. Product name

$$
\mathrm{S}-1003
$$


*1. Refer to the tape drawing.
*2. Refer to "2. Product type list".
*3. If you request the product with output logic active " H ", contact our sales office.

## 2. Product type list

Table 1

| Product Type | Output Form | MR Pin Logic | Output Logic |
| :--- | :--- | :--- | :--- |
| NA | Nch open-drain output | Active "L" | Active "L" |
|  |  | Active "H" | Active "L" |
| NB | CMOS output | Active "L" | Active "L" |
|  |  |  | Active "H" |
| CB |  | Active "L" |  |

## 3. Packages

Table 2 Package Drawing Codes

| Package Name | Dimension | Tape | Reel | Land |
| :--- | :---: | :---: | :---: | :---: |
| SOT-23-5 | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD | - |
| SNT-6A | PG006-A-P-SD | PG006-A-C-SD | PG006-A-R-SD | PG006-A-L-SD |

## 4. Product name list

## 4. 1 S-1003 Series NA type

Output form: Nch open-drain output (Active "L")
MR pin logic: Active "L"

Table 3

| Detection Voltage | SOT-23-5 | SNT-6A |
| :---: | :---: | :---: |
| $1.2 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA12I-M5T1U | S-1003NA12I-I6T1U |
| $1.3 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA13I-M5T1U | S-1003NA13I-I6T1U |
| $1.4 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA14I-M5T1U | S-1003NA14I-I6T1U |
| $1.5 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA15I-M5T1U | S-1003NA15I-I6T1U |
| $1.6 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA16I-M5T1U | S-1003NA16I-I6T1U |
| $1.7 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA17I-M5T1U | S-1003NA17I-I6T1U |
| $1.8 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA18I-M5T1U | S-1003NA18I-I6T1U |
| $1.9 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA19I-M5T1U | S-1003NA19I-I6T1U |
| $2.0 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA20I-M5T1U | S-1003NA20I-I6T1U |
| $2.1 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NA21I-M5T1U | S-1003NA21I-I6T1U |
| $2.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NA22I-M5T1U | S-1003NA22I-I6T1U |
| $2.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NA23I-M5T1U | S-1003NA23I-I6T1U |
| $2.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NA24I-M5T1U | S-1003NA24I-I6T1U |
| $2.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NA25I-M5T1U | S-1003NA25I-I6T1U |
| $2.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NA26I-M5T1U | S-1003NA26I-I6T1U |
| $2.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NA27I-M5T1U | S-1003NA27I-I6T1U |
| $2.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NA28I-M5T1U | S-1003NA28I-I6T1U |
| $2.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NA29I-M5T1U | S-1003NA29I-I6T1U |
| $3.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NA30I-M5T1U | S-1003NA30I-I6T1U |
| $3.1 \mathrm{~V} \pm 1.0 \%$ | S-1003NA31I-M5T1U | S-1003NA31I-I6T1U |
| $3.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NA32I-M5T1U | S-1003NA32I-I6T1U |
| $3.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NA33I-M5T1U | S-1003NA33I-I6T1U |
| $3.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NA34I-M5T1U | S-1003NA34I-I6T1U |
| $3.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NA35I-M5T1U | S-1003NA35I-I6T1U |
| $3.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NA36I-M5T1U | S-1003NA36I-I6T1U |
| $3.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NA37I-M5T1U | S-1003NA37I-I6T1U |
| $3.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NA38I-M5T1U | S-1003NA38I-I6T1U |
| $3.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NA39I-M5T1U | S-1003NA39I-I6T1U |
| $4.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NA40I-M5T1U | S-1003NA40I-I6T1U |
| $4.1 \mathrm{~V} \pm 1.0 \%$ | S-1003NA41I-M5T1U | S-1003NA41I-I6T1U |
| $4.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NA42I-M5T1U | S-1003NA42I-I6T1U |
| $4.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NA43I-M5T1U | S-1003NA43I-I6T1U |
| $4.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NA44I-M5T1U | S-1003NA44I-I6T1U |
| $4.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NA45I-M5T1U | S-1003NA45I-I6T1U |
| $4.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NA46I-M5T1U | S-1003NA46I-I6T1U |
| $4.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NA47I-M5T1U | S-1003NA47I-I6T1U |
| $4.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NA48I-M5T1U | S-1003NA48I-I6T1U |
| $4.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NA49I-M5T1U | S-1003NA49I-I6T1U |
| $5.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NA50I-M5T1U | S-1003NA50I-I6T1U |

## 4. 2 S-1003 Series NB type

Output form: Nch open-drain output (Active "L")
MR pin logic: Active "H"
Table 4

| Detection Voltage | SOT-23-5 | SNT-6A |
| :---: | :---: | :---: |
| $1.2 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB12I-M5T1U | S-1003NB12I-I6T1U |
| $1.3 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB13I-M5T1U | S-1003NB13I-I6T1U |
| $1.4 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB14I-M5T1U | S-1003NB14I-I6T1U |
| $1.5 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB15I-M5T1U | S-1003NB15I-I6T1U |
| $1.6 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB16I-M5T1U | S-1003NB16I-I6T1U |
| $1.7 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB17I-M5T1U | S-1003NB17I-I6T1U |
| $1.8 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB18I-M5T1U | S-1003NB18I-I6T1U |
| $1.9 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB19I-M5T1U | S-1003NB19I-I6T1U |
| $2.0 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB20I-M5T1U | S-1003NB20I-I6T1U |
| $2.1 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003NB21I-M5T1U | S-1003NB21I-I6T1U |
| $2.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NB22I-M5T1U | S-1003NB22I-I6T1U |
| $2.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NB23I-M5T1U | S-1003NB23I-I6T1U |
| $2.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NB24I-M5T1U | S-1003NB24I-I6T1U |
| $2.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NB25I-M5T1U | S-1003NB25I-I6T1U |
| $2.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NB26I-M5T1U | S-1003NB26I-I6T1U |
| $2.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NB27I-M5T1U | S-1003NB27I-I6T1U |
| $2.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NB28I-M5T1U | S-1003NB28I-I6T1U |
| $2.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NB29I-M5T1U | S-1003NB29I-I6T1U |
| $3.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NB30I-M5T1U | S-1003NB30I-I6T1U |
| $3.1 \mathrm{~V} \pm 1.0 \%$ | S-1003NB31I-M5T1U | S-1003NB31I-I6T1U |
| $3.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NB32I-M5T1U | S-1003NB32I-I6T1U |
| $3.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NB33I-M5T1U | S-1003NB33I-I6T1U |
| $3.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NB34I-M5T1U | S-1003NB34I-I6T1U |
| $3.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NB35I-M5T1U | S-1003NB35I-I6T1U |
| $3.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NB36I-M5T1U | S-1003NB36I-I6T1U |
| $3.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NB37I-M5T1U | S-1003NB37I-I6T1U |
| $3.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NB38I-M5T1U | S-1003NB38I-I6T1U |
| $3.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NB39I-M5T1U | S-1003NB39I-I6T1U |
| $4.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NB40I-M5T1U | S-1003NB40I-I6T1U |
| $4.1 \mathrm{~V} \pm 1.0 \%$ | S-1003NB41I-M5T1U | S-1003NB41I-I6T1U |
| $4.2 \mathrm{~V} \pm 1.0 \%$ | S-1003NB42I-M5T1U | S-1003NB42I-I6T1U |
| $4.3 \mathrm{~V} \pm 1.0 \%$ | S-1003NB43I-M5T1U | S-1003NB43I-I6T1U |
| $4.4 \mathrm{~V} \pm 1.0 \%$ | S-1003NB44I-M5T1U | S-1003NB44I-I6T1U |
| $4.5 \mathrm{~V} \pm 1.0 \%$ | S-1003NB45I-M5T1U | S-1003NB45I-I6T1U |
| $4.6 \mathrm{~V} \pm 1.0 \%$ | S-1003NB46I-M5T1U | S-1003NB46I-I6T1U |
| $4.7 \mathrm{~V} \pm 1.0 \%$ | S-1003NB47I-M5T1U | S-1003NB47I-I6T1U |
| $4.8 \mathrm{~V} \pm 1.0 \%$ | S-1003NB48I-M5T1U | S-1003NB48I-I6T1U |
| $4.9 \mathrm{~V} \pm 1.0 \%$ | S-1003NB49I-M5T1U | S-1003NB49I-I6T1U |
| $5.0 \mathrm{~V} \pm 1.0 \%$ | S-1003NB50I-M5T1U | S-1003NB50I-I6T1U |

## 4. 3 S-1003 Series CA type

Output form: CMOS output (Active "L")
MR pin logic: Active "L"
Table 5

| Detection Voltage | SOT-23-5 | SNT-6A |
| :---: | :---: | :---: |
| $1.2 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA12I-M5T1U | S-1003CA12I-I6T1U |
| $1.3 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA13I-M5T1U | S-1003CA13I-I6T1U |
| $1.4 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA14I-M5T1U | S-1003CA14I-I6T1U |
| $1.5 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA15I-M5T1U | S-1003CA15I-I6T1U |
| $1.6 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA16I-M5T1U | S-1003CA16I-I6T1U |
| $1.7 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA17I-M5T1U | S-1003CA17I-I6T1U |
| $1.8 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA18I-M5T1U | S-1003CA18I-I6T1U |
| $1.9 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA19I-M5T1U | S-1003CA19I-I6T1U |
| $2.0 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA20I-M5T1U | S-1003CA20I-I6T1U |
| $2.1 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CA21I-M5T1U | S-1003CA21I-I6T1U |
| $2.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CA22I-M5T1U | S-1003CA22I-I6T1U |
| $2.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CA23I-M5T1U | S-1003CA23I-I6T1U |
| $2.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CA24I-M5T1U | S-1003CA24I-I6T1U |
| $2.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CA25I-M5T1U | S-1003CA25I-I6T1U |
| $2.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CA26I-M5T1U | S-1003CA26I-I6T1U |
| $2.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CA27I-M5T1U | S-1003CA27I-I6T1U |
| $2.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CA28I-M5T1U | S-1003CA28I-I6T1U |
| $2.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CA29I-M5T1U | S-1003CA29I-I6T1U |
| $3.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CA30I-M5T1U | S-1003CA30I-I6T1U |
| $3.1 \mathrm{~V} \pm 1.0 \%$ | S-1003CA31I-M5T1U | S-1003CA31I-I6T1U |
| $3.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CA32I-M5T1U | S-1003CA32I-I6T1U |
| $3.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CA33I-M5T1U | S-1003CA33I-I6T1U |
| $3.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CA34I-M5T1U | S-1003CA34I-I6T1U |
| $3.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CA35I-M5T1U | S-1003CA35I-I6T1U |
| $3.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CA36I-M5T1U | S-1003CA36I-I6T1U |
| $3.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CA37I-M5T1U | S-1003CA37I-I6T1U |
| $3.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CA38I-M5T1U | S-1003CA38I-I6T1U |
| $3.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CA39I-M5T1U | S-1003CA39I-I6T1U |
| $4.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CA40I-M5T1U | S-1003CA40I-I6T1U |
| $4.1 \mathrm{~V} \pm 1.0 \%$ | S-1003CA41I-M5T1U | S-1003CA41I-I6T1U |
| $4.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CA42I-M5T1U | S-1003CA42I-I6T1U |
| $4.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CA43I-M5T1U | S-1003CA43I-I6T1U |
| $4.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CA44I-M5T1U | S-1003CA44I-I6T1U |
| $4.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CA45I-M5T1U | S-1003CA45I-I6T1U |
| $4.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CA46I-M5T1U | S-1003CA46I-I6T1U |
| $4.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CA47I-M5T1U | S-1003CA47I-I6T1U |
| $4.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CA48I-M5T1U | S-1003CA48I-I6T1U |
| $4.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CA49I-M5T1U | S-1003CA49I-I6T1U |
| $5.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CA50I-M5T1U | S-1003CA50I-I6T1U |

## 4. 4 S-1003 Series CB type

Output form: CMOS output (Active "L")
MR pin logic: Active "H"
Table 6

| Detection Voltage | SOT-23-5 | SNT-6A |
| :---: | :---: | :---: |
| $1.2 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB12I-M5T1U | S-1003CB12I-I6T1U |
| $1.3 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB13I-M5T1U | S-1003CB13I-I6T1U |
| $1.4 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB14I-M5T1U | S-1003CB14I-I6T1U |
| $1.5 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB15I-M5T1U | S-1003CB15I-I6T1U |
| $1.6 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB16I-M5T1U | S-1003CB16I-I6T1U |
| $1.7 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB17I-M5T1U | S-1003CB17I-I6T1U |
| $1.8 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB18I-M5T1U | S-1003CB18I-I6T1U |
| $1.9 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB19I-M5T1U | S-1003CB19I-I6T1U |
| $2.0 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB20I-M5T1U | S-1003CB20I-I6T1U |
| $2.1 \mathrm{~V} \pm 22 \mathrm{mV}$ | S-1003CB21I-M5T1U | S-1003CB21I-I6T1U |
| $2.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CB22I-M5T1U | S-1003CB22I-I6T1U |
| $2.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CB23I-M5T1U | S-1003CB23I-I6T1U |
| $2.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CB24I-M5T1U | S-1003CB24I-I6T1U |
| $2.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CB25I-M5T1U | S-1003CB25I-I6T1U |
| $2.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CB26I-M5T1U | S-1003CB26I-I6T1U |
| $2.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CB27I-M5T1U | S-1003CB27I-I6T1U |
| $2.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CB28I-M5T1U | S-1003CB28I-I6T1U |
| $2.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CB29I-M5T1U | S-1003CB29I-I6T1U |
| $3.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CB30I-M5T1U | S-1003CB30I-I6T1U |
| $3.1 \mathrm{~V} \pm 1.0 \%$ | S-1003CB31I-M5T1U | S-1003CB31I-I6T1U |
| $3.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CB32I-M5T1U | S-1003CB32I-I6T1U |
| $3.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CB33I-M5T1U | S-1003CB33I-I6T1U |
| $3.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CB34I-M5T1U | S-1003CB34I-I6T1U |
| $3.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CB35I-M5T1U | S-1003CB35I-I6T1U |
| $3.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CB36I-M5T1U | S-1003CB36I-I6T1U |
| $3.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CB37I-M5T1U | S-1003CB37I-I6T1U |
| $3.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CB38I-M5T1U | S-1003CB38I-I6T1U |
| $3.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CB39I-M5T1U | S-1003CB39I-I6T1U |
| $4.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CB40I-M5T1U | S-1003CB40I-I6T1U |
| $4.1 \mathrm{~V} \pm 1.0 \%$ | S-1003CB41I-M5T1U | S-1003CB41I-I6T1U |
| $4.2 \mathrm{~V} \pm 1.0 \%$ | S-1003CB42I-M5T1U | S-1003CB42I-I6T1U |
| $4.3 \mathrm{~V} \pm 1.0 \%$ | S-1003CB43I-M5T1U | S-1003CB43I-I6T1U |
| $4.4 \mathrm{~V} \pm 1.0 \%$ | S-1003CB44I-M5T1U | S-1003CB44I-I6T1U |
| $4.5 \mathrm{~V} \pm 1.0 \%$ | S-1003CB45I-M5T1U | S-1003CB45I-I6T1U |
| $4.6 \mathrm{~V} \pm 1.0 \%$ | S-1003CB46I-M5T1U | S-1003CB46I-I6T1U |
| $4.7 \mathrm{~V} \pm 1.0 \%$ | S-1003CB47I-M5T1U | S-1003CB47I-I6T1U |
| $4.8 \mathrm{~V} \pm 1.0 \%$ | S-1003CB48I-M5T1U | S-1003CB48I-I6T1U |
| $4.9 \mathrm{~V} \pm 1.0 \%$ | S-1003CB49I-M5T1U | S-1003CB49I-I6T1U |
| $5.0 \mathrm{~V} \pm 1.0 \%$ | S-1003CB50I-M5T1U | S-1003CB50I-I6T1U |

## ■ Pin Configurations

1. SOT-23-5

Table 7


| Pin No. | Symbol | Description |
| :---: | :--- | :--- |
| 1 | CD | Connection pin for delay capacitor |
| 2 | VSS | GND pin |
| 3 | MR | Manual reset pin |
| 4 | OUT | Voltage detection output pin |
| 5 | VDD | Voltage input pin |

Figure 5

## 2. SNT-6A

Table 8


Figure 6

| Pin No. | Symbol | Description |
| :---: | :--- | :--- |
| 1 | CD | Connection pin for delay capacitor |
| 2 | VDD | Voltage input pin |
| 3 | OUT | Voltage detection output pin |
| 4 | MR | Manual reset pin |
| 5 | NC $^{* 1}$ | No connection |
| 6 | VSS | GND pin |

*1. The NC pin is electrically open.
The NC pin can be connected to the VDD pin or the VSS pin.

## Absolute Maximum Ratings

## Table 9

( $\mathrm{Ta}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Item |  |  | Symbol | Absolute Maximum Rating | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply voltage |  |  | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}$ | 12.0 | V |
| CD pin input voltage |  |  | $V_{C D}$ | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| MR pin input voltage |  |  | $\mathrm{V}_{\text {MR }}$ | $\mathrm{V}_{\text {SS }}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Output voltage | Nch open-drain output product |  | Vout | $\mathrm{V}_{\text {SS }}-0.3$ to 12.0 | V |
|  | CMOS output product |  |  | $\mathrm{V}_{S S}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Output current |  |  | Iout | 50 | mA |
| Power dissipation |  | SOT-23-5 | $\mathrm{P}_{\mathrm{D}}$ | $600^{* 1}$ | mW |
|  |  | SNT-6A |  | $400^{* 1}$ | mW |
| Operation ambient temperature |  |  | Topr | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature |  |  | $\mathrm{T}_{\text {stg }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |

*1. When mounted on board
[Mounted board]
(1) Board size:
$114.3 \mathrm{~mm} \times 76.2 \mathrm{~mm} \times \mathrm{t} 1.6 \mathrm{~mm}$
(2) Name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.


Figure 7 Power Dissipation of Package (When Mounted on Board)

## ■ Electrical Characteristics

## 1. Nch open-drain output product

Table 10
( $\mathrm{Ta}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Item | Symbol | Condition |  | Min. | Typ. | Max. | Unit | Test Circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Detection voltage** | - $\mathrm{V}_{\text {DET }}$ | $1.2 \mathrm{~V} \leq-\mathrm{V}_{\text {DET }}<2.2 \mathrm{~V}$ |  | $\begin{aligned} & \hline-V_{\text {DET(S) }} \\ & -0.022 \end{aligned}$ | $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ | $\begin{aligned} & \hline-V_{\text {DET(S) }} \\ & +0.022 \\ & \hline \end{aligned}$ | V | 1 |
|  |  | $2.2 \mathrm{~V} \leq-\mathrm{V}_{\text {DET }} \leq 5.0 \mathrm{~V}$ |  | $\begin{gathered} -V_{\mathrm{DET}(\mathrm{~S})} \\ \times 0.99 \\ \hline \end{gathered}$ | $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ | $\begin{gathered} -V_{\text {DET(S) }} \\ \times 1.01 \end{gathered}$ | V | 1 |
| Hysteresis width | $\mathrm{V}_{\mathrm{HYS}}$ | - |  | $\begin{array}{r} -V_{D E T} \\ \times 0.03 \end{array}$ | $\begin{array}{r} -V_{D E T} \\ \times 0.05 \end{array}$ | $\begin{array}{r} -V_{D E T} \\ \times 0.07 \end{array}$ | V | 1 |
| Current consumption | Iss | $\mathrm{V}_{\mathrm{DD}}=-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$ |  | - | 0.50 | 0.90 | $\mu \mathrm{A}$ | 2 |
| Operation voltage | $V_{D D}$ | - |  | 0.95 | - | 10.0 | V | 1 |
| Output current | lout | Output transistor <br> Nch $V_{D S}{ }^{* 2}=0.5 \mathrm{~V}$ <br> MR pin active | $\mathrm{V}_{\mathrm{DD}}=0.95 \mathrm{~V}$ | 0.59 | 1.00 | - | mA | 3 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}$ | 0.73 | 1.33 | - | mA | 3 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V}$ | 1.47 | 2.39 | - | mA | 3 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=4.8 \mathrm{~V}$ | 1.86 | 2.50 | - | mA | 3 |
| Leakage current | ILEAK | Output transistor <br> Nch $V_{D D}=10.0 \mathrm{~V}, V_{\text {OUT }}=10.0 \mathrm{~V}$ <br> MR pin non-active |  | - | - | 0.08 | $\mu \mathrm{A}$ | 3 |
| Delay time ${ }^{* 3}$ | $t_{D}$ | $\mathrm{C}_{\mathrm{D}}=4.7 \mathrm{nF}$ |  | 8.5 | 10.0 | 11.5 | ms | 4 |
| Detection voltage temperature coefficient ${ }^{*}$ | $\frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta} \bullet-\mathrm{V}_{\mathrm{DET}}}$ | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | - | $\pm 100$ | $\pm 350$ | ppm $/{ }^{\circ} \mathrm{C}$ | 1 |
| MR pin input voltage " H " | $\mathrm{V}_{\text {MRH }}$ | NA type (MR pin logic active "L") |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} \\ -0.3 \\ \hline \end{gathered}$ | - | - | V | 6 |
|  |  | NB type (MR pin logic active "H") |  | 1.2 | - | - | V | 6 |
| MR pin input voltage "L" | $\mathrm{V}_{\text {MRL }}$ | NA type (MR pin logic active "L") |  | - | - | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} \\ -1.2 \\ \hline \end{gathered}$ | V | 6 |
|  |  | NB type <br> (MR pin logic active "H") |  | - | - | 0.3 | V | 6 |
| MR pin input resistance | $\mathrm{R}_{\text {MR }}$ | - |  | 0.5 | 1.0 | 1.6 | $\mathrm{M} \Omega$ | 6 |

*1. $-\mathrm{V}_{\mathrm{DET}}$ : Actual detection voltage value, $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ : Set detection voltage value (the center value of the detection voltage range in Table 3 or Table 4.)
*2. $\quad V_{D S}$ : Drain-to-source voltage of the output transistor
*3. The time period from when the pulse voltage of $0.95 \mathrm{~V} \rightarrow-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$ is applied to the VDD pin to when $\mathrm{V}_{\text {out }}$ reaches $V_{D D} \times 0.9$, after the output pin is pulled up to $V_{D D}$ by the resistance of $100 \mathrm{k} \Omega$.
*4. The temperature change of the detection voltage $\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]$ is calculated by using the following equation.
$\frac{\Delta-V_{D E T}}{\Delta T a}\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]^{* 1}=-\mathrm{V}_{\mathrm{DET}(\mathrm{s})}(\operatorname{typ}.)[\mathrm{V}]^{* 2} \times \frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta} \bullet-\mathrm{V}_{\mathrm{DET}}}\left[\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right]^{* 3} \div 1000$
*1. Temperature change of the detection voltage
*2. Set detection voltage
*3. Detection voltage temperature coefficient

## 2. CMOS output product

Table 11

| Item | Symbol | Condition |  | Min. | Typ. | Max. | Unit | Test Circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Detection voltage** | $-V_{\text {DET }}$ | $1.2 \mathrm{~V} \leq-\mathrm{V}_{\text {DET }}<2.2 \mathrm{~V}$ |  | $\begin{array}{\|l\|} \hline-V_{\text {DET(S) }} \\ -0.022 \\ \hline \end{array}$ | $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ | $\begin{aligned} & -V_{\text {DET(S) }} \\ & +0.022 \end{aligned}$ | V | 1 |
|  |  | $2.2 \mathrm{~V} \leq-\mathrm{V}_{\text {DET }} \leq 5.0 \mathrm{~V}$ |  | $\begin{gathered} \hline-\mathrm{V}_{\mathrm{DET}(\mathrm{~S})} \\ \times 0.99 \\ \hline \end{gathered}$ | $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ | $\begin{gathered} -V_{\text {DET(S) }} \\ \times 1.01 \\ \hline \end{gathered}$ | V | 1 |
| Hysteresis width | $\mathrm{V}_{\text {HYS }}$ | - |  | $\begin{array}{r} \hline-V_{D E T} \\ \times 0.03 \\ \hline \end{array}$ | $\begin{array}{r} \hline-V_{D E T} \\ \times 0.05 \\ \hline \end{array}$ | $\begin{array}{r} \hline-V_{\text {DET }} \\ \times 0.07 \\ \hline \end{array}$ | V | 1 |
| Current consumption | $\mathrm{I}_{\text {S }}$ | $\mathrm{V}_{\mathrm{DD}}=-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$ |  | - | 0.50 | 0.90 | $\mu \mathrm{A}$ | 2 |
| Operation voltage | $V_{D D}$ | - |  | 0.95 | - | 10.0 | V | 1 |
| Output current | lout | Output transistor <br> Nch $V_{D S}{ }^{* 2}=0.5 \mathrm{~V}$ <br> MR pin active | $\mathrm{V}_{\text {DD }}=0.95 \mathrm{~V}$ | 0.59 | 1.00 | - | mA | 3 |
|  |  |  | $V_{D D}=1.2 \mathrm{~V}$ | 0.73 | 1.33 | - | mA | 3 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V}$ | 1.47 | 2.39 | - | mA | 3 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=4.8 \mathrm{~V}$ | 1.86 | 2.50 | - | mA | 3 |
|  |  | Output transistor <br> Pch $V_{D S}{ }^{* 2}=0.5 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline V_{D D}=4.8 \mathrm{~V} \\ S-1003 \mathrm{C} \times 12 \text { to } 43 \\ \hline \end{array}$ | 1.62 | 2.60 | - | mA | 5 |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=6.0 \mathrm{~V}$ | 1.78 | 2.86 | - | mA | 5 |
| Delay time ${ }^{* 3}$ | $t_{D}$ | $\mathrm{C}_{\mathrm{D}}=4.7 \mathrm{nF}$ |  | 8.5 | 10.0 | 11.5 | ms | 4 |
| Detection voltage temperature coefficient ${ }^{*}$ | $\frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta} \bullet-\mathrm{V}_{\mathrm{DET}}}$ | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | - | $\pm 100$ | $\pm 350$ | ppm $/{ }^{\circ} \mathrm{C}$ | 1 |
| MR pin input voltage " H " | $\mathrm{V}_{\text {MRH }}$ | CA type (MR pin logic active "L") |  | $\begin{gathered} \hline V_{D D} \\ -0.3 \end{gathered}$ | - | - | V | 6 |
|  |  | CB type <br> (MR pin logic active "H") |  | 1.2 | - | - | V | 6 |
| MR pin input voltage "L" | $\mathrm{V}_{\text {MRL }}$ | CA type <br> (MR pin logic active "L") |  | - | - | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} \\ -1.2 \\ \hline \end{gathered}$ | V | 6 |
|  |  | CB type <br> (MR pin logic active "H") |  | - | - | 0.3 | V | 6 |
| MR pin input resistance | $\mathrm{R}_{\text {MR }}$ | - |  | 0.5 | 1.0 | 1.6 | $\mathrm{M} \Omega$ | 6 |

*1. $-\mathrm{V}_{\mathrm{DET}}$ : Actual detection voltage value, $-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}$ : Set detection voltage value (the center value of the detection voltage range in Table 5 or Table 6.)
*2. $V_{D S}$ : Drain-to-source voltage of the output transistor
*3. The time period from when the pulse voltage of $0.95 \mathrm{~V} \rightarrow-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$ is applied to the VDD pin to when $\mathrm{V}_{\text {out }}$ reaches $V_{D D} \times 0.9$.
*4. The temperature change of the detection voltage $\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]$ is calculated by using the following equation.
$\frac{\Delta-V_{D E T}}{\Delta T a}\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]^{* 1}=-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}(\mathrm{typ}.)[\mathrm{V}]^{* 2} \times \frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta} \bullet-\mathrm{V}_{\mathrm{DET}}}\left[\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right]^{* 3} \div 1000$
*1. Temperature change of the detection voltage
*2. Set detection voltage
*3. Detection voltage temperature coefficient

## ■ Test Circuits


*1. $R$ is unnecessary for CMOS output product.
*2. Set to $\mathrm{V}_{\mathrm{DD}}$ or GND (MR pin non-active).
Figure 8 Test Circuit 1

*1. Set to $V_{D D}$ or GND.

Figure 10 Test Circuit 3

*1. Set to $\mathrm{V}_{\mathrm{DD}}$ or GND (MR pin non-active).
Figure 12 Test Circuit 5

*1. Set to $V_{D D}$ or GND (MR pin non-active).

Figure 9 Test Circuit 2

*1. R is unnecessary for CMOS output product.
*2. Set to $V_{D D}$ or GND (MR pin non-active).
Figure 11 Test Circuit 4

*1. $R$ is unnecessary for CMOS output product.
Figure 13 Test Circuit 6

## ■ Timing Charts

## 1. Nch open-drain output product


*1. Set to $V_{D D}$ or GND (MR pin non-active).

Figure 14

## 2. CMOS output product



Remark When $V_{D D}$ is the minimum operation voltage or less, the output voltage from the OUT pin is indefinite in the shaded area.

Figure 15

## ■ Operation

## 1. Basic operation: CMOS output (active "L") product

(1) When the power supply voltage ( $V_{D D}$ ) is the release voltage ( $+V_{D E T}$ ) or more, the Nch transistor is OFF and the Pch transistor is ON to output $\mathrm{V}_{\mathrm{DD}}\left({ }^{(H ")}\right.$ ). Since the Nch transistor N 1 in Figure 16 is OFF, the comparator input voltage is $\frac{\left(R_{B}+R_{C}\right) \bullet V_{D D}}{R_{A}+R_{B}+R_{C}}$.
(2) Although $V_{D D}$ decreases to $+V_{D E T}$ or less, $V_{D D}$ is output when $V_{D D}$ is higher than the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ). When $V_{D D}$ decreases to $-V_{D E T}$ or less (point A in Figure 17), the Nch transistor is ON and the Pch transistor is OFF so that $V_{S S}($ "L") is output. At this time, the Nch transistor N 1 in Figure 16 is turned on, and the input voltage to the comparator is $\frac{R_{B} \bullet V_{D D}}{R_{A}+R_{B}}$.
(3) The output is indefinite by decreasing $V_{D D}$ to the IC's minimum operation voltage or less. If the output is pulled up, it will be $V_{\text {DD }}$.
(4) $\quad V_{S S}$ is output by increasing $V_{D D}$ to the minimum operation voltage or more. Although $V_{D D}$ exceeds $-V_{D E T}$ and $V_{D D}$ is less than $+V_{D E T}$, the output is $V_{S s}$.
(5) When increasing $V_{D D}$ to $+V_{D E T}$ or more (point $B$ in Figure 17), the Nch transistor is OFF and the Pch transistor is ON so that $V_{D D}$ is output. At this time, $V_{D D}$ is output from the OUT pin after the passage of the delay time ( $t_{\mathrm{D}}$ ).

*1. Parasitic diode
Figure 16 Operation 1


Remark When $V_{D D}$ is the minimum operation voltage or less, the output voltage from the OUT pin is indefinite in the shaded area.

Figure 17 Operation 2
ABLIC Inc.

## 2. Manual reset function

The OUT pin voltage can be changed to detection status forcibly by the MR pin input voltage ( $\mathrm{V}_{\mathrm{MR}}$ ).
When not using the manual reset function, set $V_{M R}=V_{D D}$ in the $S-1003$ Series xA type, and $V_{M R}=V_{S s}$ in the S-1003 Series xB type.

Caution Perform thorough evaluation in the actual application when using the MR pin in open. Due to the parasitic capacitance of the MR pin, the manual reset function may malfunction when the power supply fluctuates.

## 2. 1 S-1003 Series xA type (MR pin logic active "L")

(1) $M R$ pin $=$ "L"

When the VDD pin voltage is the release voltage ( $+\mathrm{V}_{\mathrm{DET}}$ ) or more, the OUT pin changes to the detection status from the release status immediately if a voltage of the MR pin input voltage "L" ( $\mathrm{V}_{\mathrm{MRL}}$ ) or less is applied to the MR pin.
(2) MR pin = "H"

If a voltage of the MR pin input voltage " H " $\left(\mathrm{V}_{\mathrm{MRH}}\right)$ or more is applied to the MR pin, output from the OUT pin is determined to be "H" or "L" depending on the VDD pin voltage.
After the passage of the delay time ( $\mathrm{t}_{\mathrm{D}}$ ), the OUT pin changes to the release status from the detection status.


Figure 18 Timing Chart of MR Pin Logic Active "L"
Remark Since the MR pin is pulled up to the VDD pin internally, output from the OUT pin is determined to be " H " or "L" in the floating status depending on the VDD pin voltage (Refer to Figure 19).

*1. Parasitic diode
Figure 19

## 2. 2 S-1003 Series $x B$ type (MR pin logic active "H")

(1) MR pin $=$ " $\mathrm{H} "$

When the VDD pin voltage is the release voltage ( $+\mathrm{V}_{\mathrm{DET}}$ ) or more, the OUT pin changes to the detection status from the release status immediately if a voltage of the MR pin input voltage " H " $\left(\mathrm{V}_{\mathrm{MRH}}\right)$ or more is applied to the MR pin.
(2) MR pin = "L"

If a voltage of the MR pin input voltage "L" ( $\mathrm{V}_{\text {MRL }}$ ) or less is applied to the MR pin, output from the OUT pin is determined to be " H " or "L" depending on the VDD pin voltage.
After the passage of the delay time ( $t_{D}$ ), the OUT pin changes to the release status from the detection status.


Figure 20 Timing Chart of MR Pin Logic Active "H"
Remark Since the MR pin is pulled down to the VSS pin internally, output from the OUT pin is determined to be "H" or "L" in the floating status depending on the VDD pin voltage (Refer to Figure 21).

*1. Parasitic diode
Figure 21

## 2. 3 Cautions of manual reset function

### 2.3.1 Slew rate when switching manual reset function

Although there is a hysteresis width between the MR pin input voltage "L" ( $\mathrm{V}_{\text {MRL }}$ ) and the MR pin input voltage "H" $\left(\mathrm{V}_{\mathrm{MRH}}\right)$, note that the IC may malfunction if the slew rate (Refer to Figure 22, Figure 23) is low when the MR pin voltage is changed.
The slew rate is calculated by using the following equation.
Slew rate $=\frac{\mathrm{V}_{\text {MRH }}-\mathrm{V}_{\mathrm{MRL}}}{\Delta \mathrm{t}}$

## (1) When MR pin logic is active "L"

The OUT pin voltage may oscillate if the parasitic resistance $\left(R_{P}\right)$ between the power supply and the VDD pin is high.

- In case of $R_{P} \geq 8 \mathrm{k} \Omega$ : Connect a capacitor of 1 nF or more between the VDD pin and the VSS pin.
- In case of $5 \mathrm{k} \Omega \leq R_{\mathrm{P}}<8 \mathrm{k} \Omega$ : Capacitors are unnecessary if the slew rate is $100 \mathrm{~V} / \mathrm{s}$ or higher.
- In case of $R_{P}<5 \mathrm{k}$ : $\quad$ Capacitors are unnecessary if the slew rate is $1 \mathrm{~V} / \mathrm{s}$ or higher.


Figure 22
(2) When MR pin logic is active " H "

Connect a capacitor of 100 pF or more to the CD pin, and set the slew rate $20 \mathrm{~V} / \mathrm{s}$ or higher.


Figure 23

## 2. 4 When connecting resistance $\left(R_{A}\right)$ between power supply voltage $\left(V_{D D}\right)$ and VDD pin

When the MR pin voltage ( $\mathrm{V}_{\mathrm{MR}}$ ) is an intermediate voltage (especially $\mathrm{V}_{\mathrm{MRL}}<\mathrm{V}_{\mathrm{MR}}<\mathrm{V}_{\mathrm{MRH}}$ ), the current consumption increases by $25 \mu \mathrm{~A}$ max. A voltage drop occurs since this current flows through $\mathrm{R}_{\mathrm{A}}$. If the VDD pin voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) becomes the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) or less for that reason, the OUT pin changes to the detection status, and the detection status or the release status are not controlled by $\mathrm{V}_{\text {MR }}$. The OUT pin may not be able to change to the release status unless $V_{D D}$ is raised (Refer to Figure 24).

## (1) When MR pin logic is active " L "

In case of $\mathrm{V}_{\mathbb{I}}>\mathrm{V}_{\mathrm{MR}}$, a current also flows through the MR pin input resistance ( $\mathrm{R}_{\mathrm{MR}}$ ). For example, when $\mathrm{V}_{\mathbb{I N}}=$ $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{MR}}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{MR}}=0.5 \mathrm{M} \Omega$ (min.), a current of $18 \mu \mathrm{~A}$ flows from the VDD pin to the MR pin. Therefore, set $\mathrm{R}_{\mathrm{A}}$ so as to satisfy the following equation.
$R_{A} \leq\left(V_{D D}-\left(-V_{D E T}\right)\right) /(25 \mu A+M R$ pin current $)$
(2) When MR pin logic is active " H "

Set $R_{A}$ so as to satisfy the following equation.
$R_{A} \leq\left(V_{D D}-\left(-V_{D E T}\right)\right) / 25 \mu \mathrm{~A}$


Figure 24

## 3. Delay circuit

The delay circuit delays the output signal to the OUT pin from the time at which the power supply voltage ( $V_{D D}$ ) exceeds the release voltage ( $+\mathrm{V}_{\mathrm{DET}}$ ) when $\mathrm{V}_{\mathrm{DD}}$ is turned on. The output signal is not delayed when $\mathrm{V}_{\mathrm{DD}}$ decreases to the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) or less (refer to "Figure 17 Operation 2").
The delay time ( $\mathrm{t}_{\mathrm{D}}$ ) is determined by the time constant of the built-in constant current (approx. 100 nA ) and the attached delay capacitor ( $\mathrm{C}_{\mathrm{D}}$ ), or the delay time ( $\mathrm{t}_{\mathrm{D}}$ ) when the CD pin is open, and calculated from the following equation. When the $C_{D}$ value is sufficiently large, the $t_{D O}$ value can be disregarded.

$$
t_{D}[\mathrm{~ms}]=\text { Delay coefficient } \times \mathrm{C}_{\mathrm{D}}[\mathrm{nF}]+\mathrm{t}_{\mathrm{DO}}[\mathrm{~ms}]
$$

Table 12 Delay Coefficient

| Operation <br> Temperature | Delay Coefficient |  |  |
| :--- | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| $\mathrm{Ta}=+85^{\circ} \mathrm{C}$ | 1.60 | 1.89 | 2.13 |
| $\mathrm{Ta}=+25^{\circ} \mathrm{C}$ | 1.78 | 2.05 | 2.30 |
| $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ | 2.01 | 2.31 | 2.71 |

Table 13 Delay Time

| Operation Temperature | Delay Time (t $\mathrm{t}_{\mathrm{DO}}$ ) |  |  |
| :--- | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.021 ms | 0.044 ms | 0.147 ms |

Caution 1. When the $C D$ pin is open, a double pulse shown in Figure 25 may appear at release.
To avoid the double pulse, attach a 100 pF or larger capacitor to the CD pin. Do not apply voltage to the CD pin from the exterior.


Figure 25
2. Mounted board layout should be made in such a way that no current flows into or flows from the CD pin since the impedance of the CD pin is high, otherwise correct delay time cannot be provided.
3. There is no limit for the capacitance of $C_{D}$ as long as the leakage current of the capacitor can be ignored against the built-in constant current value. Leakage current causes deviation in delay time. When the leakage current is larger than the built-in constant current, no release takes place.

## 4. Other characteristics

## 4. 1 Temperature characteristics of detection voltage

The shaded area in Figure 26 shows the temperature characteristics of detection voltage in the operation temperature range.

*1. $-\mathrm{V}_{\text {DET25 }}$ is an actual detection voltage value at $\mathrm{Ta}=+25^{\circ} \mathrm{C}$.
Figure 26 Temperature Characteristics of Detection Voltage (Example for $-\mathrm{V}_{\mathrm{DET}}=2.7 \mathrm{~V}$ )
4. 2 Temperature characteristics of release voltage

The temperature change $\frac{\Delta+V_{D E T}}{\Delta T a}$ of the release voltage is calculated by using the temperature change $\frac{\Delta-V_{D E T}}{\Delta T a}$ of the detection voltage as follows:
$\frac{\Delta+\mathrm{V}_{\text {DET }}}{\Delta T a}=\frac{+\mathrm{V}_{\text {DET }}}{-\mathrm{V}_{\text {DET }}} \times \frac{\Delta-\mathrm{V}_{\text {DET }}}{\Delta T a}$
The temperature change of the release voltage and the detection voltage has the same sign consequently.

## 4. 3 Temperature characteristics of hysteresis voltage

The temperature change of the hysteresis voltage is expressed as $\frac{\Delta+V_{D E T}}{\Delta T a}-\frac{\Delta-V_{D E T}}{\Delta T a}$ and is calculated as follows:
$\frac{\Delta+\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}-\frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}=\frac{\mathrm{V}_{\text {HYS }}}{-\mathrm{V}_{\text {DET }}} \times \frac{\Delta-\mathrm{V}_{\mathrm{DET}}}{\Delta \mathrm{Ta}}$

## Standard Circuit


*1. $R$ is unnecessary for CMOS output product
*2. The delay capacitor $\left(C_{D}\right)$ should be connected directly to the CD pin and the VSS pin.
Figure 27

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## ■ Explanation of Terms

## 1. Detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ )

The detection voltage is a voltage at which the output in Figure 30 turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum ( $-\mathrm{V}_{\mathrm{DET}} \mathrm{min}$. ) and the maximum ( $-\mathrm{V}_{\mathrm{DET}}$ max.) is called the detection voltage range (Refer to Figure 28).

Example: In the S-1003Cx15, the detection voltage is either one in the range of $1.478 \mathrm{~V} \leq-\mathrm{V}_{\mathrm{DET}} \leq 1.522 \mathrm{~V}$. This means that some $\mathrm{S}-1003 \mathrm{Cx} 15$ have $-\mathrm{V}_{\mathrm{DET}}=1.478 \mathrm{~V}$ and some have $-\mathrm{V}_{\mathrm{DET}}=1.522 \mathrm{~V}$.

## 2. Release voltage ( $+\mathbf{V}_{\mathrm{DET}}$ )

The release voltage is a voltage at which the output in Figure 30 turns to " H ". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum ( $+\mathrm{V}_{\mathrm{DET}}$ min .) and the maximum ( $+\mathrm{V}_{\mathrm{DET}}$ max.) is called the release voltage range (Refer to Figure 29). The range is calculated from the actual detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) of a product and is in the range of $-\mathrm{V}_{\mathrm{DET}} \times 1.03 \leq+\mathrm{V}_{\mathrm{DET}} \leq-\mathrm{V}_{\mathrm{DET}}$ $\times 1.07$.

Example: For the $\mathrm{S}-1003 \mathrm{Cx} 15$, the release voltage is either one in the range of $1.522 \mathrm{~V} \leq+\mathrm{V}_{\mathrm{DET}} \leq 1.629 \mathrm{~V}$. This means that some $\mathrm{S}-1003 \mathrm{Cx} 15$ have $+\mathrm{V}_{\mathrm{DET}}=1.522 \mathrm{~V}$ and some have $+\mathrm{V}_{\mathrm{DET}}=1.629 \mathrm{~V}$.


Figure 28 Detection Voltage


Figure 29 Release Voltage

*1. R is unnecessary for CMOS output product.
*2. Set to $V_{D D}$ or GND (MR pin non-active).
Figure 30 Test Circuit of Detection Voltage and Release Voltage

## 3. Hysteresis width ( $\mathrm{V}_{\mathrm{HYS}}$ )

The hysteresis width is the voltage difference between the detection voltage and the release voltage (the voltage at point B - the voltage at point $\mathrm{A}=\mathrm{V}_{\text {HYs }}$ in "Figure 17 Operation 2"). Setting the hysteresis width between the detection voltage and the release voltage, prevents malfunction caused by noise on the input voltage.

## 4. Delay time ( $\mathrm{t}_{\mathrm{D}}$ )

The delay time in the S-1003 Series is a period from the input voltage to the VDD pin exceeding the release voltage $\left(+V_{D E T}\right)$ until the output from the OUT pin inverts. The delay time changes according to the delay capacitor $\left(\mathrm{C}_{\mathrm{D}}\right)$.


Figure 31 Delay Time

## 5. Feed-through current

Feed-through current is a current that flows instantaneously at the time of detection and release of a voltage detector. The feed-through current is large in CMOS output product, small in Nch open-drain output product.

## 6. Oscillation

In applications where a resistor is connected to the voltage detector input (Figure 32), taking a CMOS active "L" product for example, the feed-through current which is generated when the output goes from "L" to " H " (release) causes a voltage drop equal to [feed-through current] $\times$ [input resistance] across the resistor. When the input voltage drops below the detection voltage ( $-\mathrm{V}_{\mathrm{DET}}$ ) as a result, the output voltage goes to "L". In this status, the feed-through current stops and its resultant voltage drop disappears, and the output goes from "L" to "H". The feed-through current is then generated again, a voltage drop appears, and repeating the process finally induces oscillation.


Figure 32 Example for Bad Implementation Due to Detection Voltage Change

## ■ Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In CMOS output product of the S-1003 Series, the feed-through current flows at the detection and the release. If the input impedance is high, oscillation may occur due to the voltage drop by the feed-through current when releasing.
- In CMOS output product oscillation may occur when a pull-down resistor is used, and falling speed of the power supply voltage $\left(\mathrm{V}_{\mathrm{DD}}\right)$ is slow near the detection voltage.
- When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics of the external parts should be taken into consideration. ABLIC Inc. shall not bear any responsibility for patent infringements related to products using the circuits described herein.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.
- As seen in Figure 33, when connecting an input resistance $\left(R_{A}\right)$ in Nch open-drain output product of the S-1003 Series, $\mathrm{R}_{\mathrm{A}}$ should be $100 \mathrm{k} \Omega$ or less to prevent oscillation. Moreover, note that the hysteresis width may be larger as the following equation.

$$
\text { Maximum hysteresis width }=\mathrm{V}_{\mathrm{HYS}}+\mathrm{R}_{\mathrm{A}} \bullet 20 \mu \mathrm{~A}
$$

- When using the manual reset function, refer to "2. 4 When connecting resistance $\left(R_{A}\right)$ between power supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) and VDD pin" in "■ Operation" to set the constant.


Figure 33
Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## ■ Characteristics (Typical Data)

1. Detection voltage ( $\mathrm{V}_{\mathrm{DET}}$ ) vs. Temperature (Ta)



2. Hysteresis width ( $\mathrm{V}_{\mathrm{HYS}}$ ) vs. Temperature ( Ta )


S-1003CA50

3. Current consumption $\left(I_{s s}\right)$ vs. Input voltage ( $\mathrm{V}_{\mathrm{DD}}$ )



4. Current consumption ( $\mathrm{I}_{\mathrm{ss}}$ ) vs. Temperature ( Ta )



5. Nch transistor output current (lout) vs. $\mathrm{V}_{\mathrm{Ds}}$

7. Nch transistor output current (lout) vs. Input voltage ( $\mathrm{V}_{\mathrm{DD}}$ )

6. Pch transistor output current (lout) vs. $\mathrm{V}_{\mathrm{DS}}$

8. Pch transistor output current (lout) vs. Input voltage ( $\mathrm{V}_{\mathrm{DD}}$ )


Remark $\mathrm{V}_{\mathrm{DS}}$ : Drain-to-source voltage of the output transistor
9. Minimum operation voltage ( $\mathrm{V}_{\mathrm{OUT}}$ ) vs. Input voltage ( $\mathrm{V}_{\mathrm{DD}}$ )


S-1003NA50 Pull-up to $V_{D D}$ Pull-up resistance: $100 \mathrm{k} \Omega$


Pull-up to 10 V Pull-up resistance: $100 \mathrm{k} \Omega$


Pull-up to 10 V Pull-up resistance: $100 \mathrm{k} \Omega$


S-1003NA24
Pull-up to $V_{D D}$ Pull-up resistance: $100 \mathrm{k} \Omega$


Pull-up to 10 V Pull-up resistance: $100 \mathrm{k} \Omega$

10. Dynamic response vs. Output pin capacitance (Cout) (CD pin; open)


S-1003CA50





*1. $\mathrm{V}_{\mathrm{IH}}=10 \mathrm{~V}$
*2. $\mathrm{V}_{\mathrm{IL}}=0.95 \mathrm{~V}$
*3. CMOS output product: $V_{D D}$ Nch open-drain product: $V_{D D 1}$
Figure 34 Test Condition of Response Time

*1. $\quad \mathrm{R}$ and $\mathrm{V}_{\mathrm{DD} 1}$ are unnecessary for CMOS output product.
*2. Set to $\mathrm{V}_{\mathrm{DD}}$ or GND (MR pin non-active).

Caution

1. The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
2. When the CD pin is open, a double pulse may appear at release.

To avoid the double pulse, attach a 100 pF or more capacitor to the CD pin.
Response time when detecting ( $\mathrm{t}_{\text {PLL }}$ ) is not affected by CD pin capacitance. Besides, response time when releasing ( $\mathrm{t}_{\mathrm{PLH}}$ ) can set the delay time by attaching the $C D$ pin.
Refer to "11. Delay time ( $t_{D}$ ) vs. CD pin capacitance ( $C_{D}$ ) (Without output pin capacitance)" for details.
11. Delay time $\left(t_{D}\right)$ vs. $C D$ pin capacitance $\left(C_{D}\right)$ (Without output pin capacitance)


12. Delay time ( $\mathrm{t}_{\mathrm{D}}$ ) vs. Temperature ( Ta )



S-1003NA50
$\mathrm{C}_{\mathrm{D}}=4.7 \mathrm{nF}, \mathrm{V}_{\mathrm{DD}}=0.95 \mathrm{~V} \rightarrow-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$


*1. $\mathrm{V}_{\mathrm{IH}}=-\mathrm{V}_{\mathrm{DET}(\mathrm{S})}+1.0 \mathrm{~V}$
*2. $\mathrm{V}_{\mathrm{IL}}=0.95 \mathrm{~V}$
Figure 36 Test Condition for Delay Time

*1. $R$ is unnecessary for CMOS output product.
*2. Set to $V_{D D}$ or GND (MR pin non-active).

Figure 37 Test Circuit for Delay Time
Caution The above connection diagram and constant will not guarantee successful operation.
Perform thorough evaluation using the actual application to set the constant.

## ■ Application Circuit Examples

## 1. Microcomputer reset circuits

In microcomputers, when the power supply voltage is lower than the guaranteed operation voltage, an unspecified operation may be performed or the contents of the memory register may be lost. When power supply voltage returns to the normal level, the microcomputer needs to be initialized. Otherwise, the microcomputer may malfunction after that. Reset circuits to protect microcomputer in the event of current being momentarily switched off or lowered.
Using the S-1003 Series which has the low operation voltage, a high accuracy detection voltage and hysteresis, reset circuits can be easily constructed as seen in Figure 38 and Figure 39.

*1. Set to $V_{D D}$ or GND (MR pin non-active).
Figure 38 Example of Reset Circuit (CMOS Output Product)

*1. Set to $V_{D D}$ or GND (MR pin non-active).
Figure 39 Example of Reset Circuit (Nch Open-drain Output Product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## 2. Change of detection voltage (Nch open-drain output product only)

If there is not a product with a specified detection voltage value in the $\mathrm{S}-1003 \mathrm{~N}$ Series, the detection voltage can be changed by using a resistance divider or a diode, as seen in Figure 40 and Figure 41.
In Figure 40, hysteresis width also changes.


Detection voltage $=\frac{R_{A}+R_{B}}{R_{B}} \bullet-V_{D E T}$
Hysteresis width $=\frac{R_{A}+R_{B}}{R_{B}} \bullet V_{H Y S}$
*1. $R_{A}$ should be $100 \mathrm{k} \Omega$ or less to prevent oscillation.
*2. Set to $\mathrm{V}_{\mathrm{IN}}$ or GND (MR pin non-active).
Caution If $R_{A}$ and $R_{B}$ are large, the hysteresis width
may also be larger than the value given by the above equation due to the feed-through current.

Figure 40

Detection voltage $=\mathrm{V}_{\mathrm{f} 1}+\left(-\mathrm{V}_{\mathrm{DET}}\right)$
*1. Set to $\mathrm{V}_{\mathrm{IN}}$ or GND (MR pin non-active).



No. MP005-A-P-SD-1.3

| TITLE | SOT235-A-PKG Dimensions |
| :---: | :---: |
| No. | MP005-A-P-SD-1.3 |
| ANGLE | $\square$ |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. MP005-A-C-SD-2.1

| TITLE | SOT235-A-Carrier Tape |
| :---: | :---: |
| No. | MP005-A-C-SD-2.1 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. MP005-A-R-SD-1.1

| TITLE | SOT235-A-Reel |  |
| :---: | :---: | :---: |
| No. | MP005-A-R-SD-1.1 |  |
| ANGLE |  | QTY. |
| UNIT | mm |  |
|  |  |  |
|  |  |  |
| ABLIC Inc. |  |  |



No. PG006-A-P-SD-2.1

| TITLE | SNT-6A-A-PKG Dimensions |
| :---: | :---: |
| No. | PG006-A-P-SD-2.1 |
| ANGLE | ( |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. PG006-A-C-SD-2.0

| TITLE | SNT-6A-A-Carrier Tape |
| :---: | :---: |
| No. | PG006-A-C-SD-2.0 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



No. PG006-A-R-SD-1.0

| TITLE | SNT-6A-A-Reel |  |  |
| :---: | :---: | :---: | :---: |
|  | PG006-A-R-SD-1.0 |  |  |
| ANGLE |  | QTY. |  |
|  | 5,000 |  |  |
| UNIT | mm |  |  |
|  |  |  |  |
|  | ABLIC Inc. |  |  |


0.20 .3 ※ 1
※1．ランドパターンの幅に注意してください（ $0.25 \mathrm{~mm} \min . / 0.30 \mathrm{~mm}$ typ．）。
※2．パッケージ中央にランドパターンを広げないでください（ $1.30 \mathrm{~mm} \sim 1.40 \mathrm{~mm}$ ）。
注意 1．パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
2．パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から 0.03 mm以下にしてください。
3．マスク開ロサイズと開ロ位置はランドパターンと合わせてください。
4．詳細は＂SNTパッケージ活用の手引き＂を参照してください。
※1．Pay attention to the land pattern width（ 0.25 mm min．／ 0.30 mm typ．）．
$※ 2$ ．Do not widen the land pattern to the center of the package（ $1.30 \mathrm{~mm} \sim 1.40 \mathrm{~mm}$ ）．
Caution 1．Do not do silkscreen printing and solder printing under the mold resin of the package．
2．The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface．
3．Match the mask aperture size and aperture position with the land pattern．
4．Refer to＂SNT Package User＇s Guide＂for details．
※1．请注意焊盘模式的宽度（ 0.25 mm min．$/ 0.30 \mathrm{~mm}$ typ．）。
※2．请勿向封装中间扩展焊盘模式（ $1.30 \mathrm{~mm} \sim 1.40 \mathrm{~mm}$ ）。
注意 1．请勿在树脂型封装的下面印刷丝网，焊锡。
2．在封装下，布线上的阻焊膜厚度（从焊盘模式表面起）请控制在 0.03 mm 以下。
3．钢网的开口尺寸和开口位置请与焊盘模式对齐。
4．详细内容请参阅＂SNT 封装的应用指南＂。

No．PG006－A－L－SD－4． 1

| TITLE | SNT－6A－A <br> －Land Recommendation |
| :---: | :---: |
| No． | PG006－A－L－SD－4．1 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc． |  |

## Disclaimers (Handling Precautions)

1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative
15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.
