

Order

Now



#### SN75176A

SLLS100B-JUNE 1984-REVISED JANUARY 2015

## SN75176A Differential Bus Transceiver

Technical

Documents

#### Features 1

- **Bidirectional Transceiver**
- Meets or Exceeds the Requirements of ANSI Standards EIA/TIA-422-B and ITU **Recommendations V.11**
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- 3-State Driver and Receiver Outputs
- Individual Driver and Receiver Enables
- Wide Positive and Negative Input/Output Bus . Voltage Ranges
- Driver Output Capability ±60 mA Max .
- **Thermal-Shutdown Protection**
- Driver Positive-Current Limiting and Negative-Current Limiting
- Receiver Input Impedance 12 kΩ Min
- Receiver Input Sensitivity ±200 mV
- Receiver Input Hysteresis 50 mV Typ
- **Operates From Single 5-V Supply**
- Lower Power Requirements

#### 2 Applications

- Low Speed RS485 communication (5 Mbps or less)
- For 10 Mbps, use SN75176B

#### Description 3

The SN75176A differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bus-transmission lines. It is designed for balanced transmission lines and meets ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11.

> DE EN1 RE EN2 1▽ 1∇ <1 ▽ 2 ⊥

The SN75176A combines a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or VCC = 0. These ports feature wide positive and negative commonmode voltage ranges making the device suitable for party-line applications.

Support &

Community

20

Tools &

Software

The driver is designed to handle loads up to 60 mA of sink or source current. The driver features positiveand negative-current limiting and thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12 k $\Omega$ , an input sensitivity of ±200 mV, and a typical input hysteresis of 50 mV.

The SN75176A can be used in transmission-line applications employing the SN75172 and SN75174 quadruple differential line drivers and SN75173 and SN75175 quadruple differential line receivers.

The SN75176A is characterized for operation from 0°C to 70°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)   |  |  |  |  |
|-------------|---------------|-------------------|--|--|--|--|
| SN75176A    | SOIC (8)      | 4.90 mm × 3.91 mm |  |  |  |  |
|             | PDIP (8)      | 9.81 mm × 6.35 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



Simplified Schematics



Ecoturos

2

## **Table of Contents**

9

4

|   | геа  | ures                                    |
|---|------|-----------------------------------------|
| 2 | Арр  | lications1                              |
| 3 | Des  | cription 1                              |
| 4 | Rev  | ision History 2                         |
| 5 | Pin  | Configuration and Functions 3           |
| 6 | Spe  | cifications 4                           |
|   | 6.1  | Absolute Maximum Ratings 4              |
|   | 6.2  | ESD Ratings 4                           |
|   | 6.3  | Recommended Operating Conditions 4      |
|   | 6.4  | Thermal Information 4                   |
|   | 6.5  | Electrical Characteristics – Driver 5   |
|   | 6.6  | Electrical Characteristics – Receiver 5 |
|   | 6.7  | Switching Characteristics – Driver 6    |
|   | 6.8  | Switching Characteristics – Receiver    |
|   | 6.9  | Typical Characteristics 6               |
| 7 | Para | ameter Measurement Information          |
| 8 | Deta | ailed Description 11                    |

## 4 Revision History

### Changes from Revision May (1995) to Revision B

| Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, |     |
|------------------------------------------------------------------------------------------------------------------|-----|
|                                                                                                                  |     |
| Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation    |     |
| section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and     |     |
| Mechanical, Packaging, and Orderable Information section                                                         | . 1 |
| Deleted Ordering Information table                                                                               | . 1 |

#### 8.1 Overview ..... 11 Functional Block Diagrams ..... 11 8.2 Feature Description...... 12 8.3 Device Functional Modes...... 12 8.4 Application and Implementation ...... 13 9.1 Application Information..... 13 9.2 Typical Application ..... 13 10 Power Supply Recommendations ...... 14 11 Layout...... 15 11.1 Layout Guidelines ..... 15 11.2 Layout Example ..... 15 12 Device and Documentation Support ...... 15 12.1 Trademarks ...... 15 12.2 Electrostatic Discharge Caution ...... 15 12.3 Glossary...... 15 13 Mechanical, Packaging, and Orderable

Information ..... 15

XAS

www.ti.com

#### Page

#### Copyright © 1984–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN             |     | ТҮРЕ | DESCRIPTION                               |  |  |
|-----------------|-----|------|-------------------------------------------|--|--|
| NAME            | NO. | TTPE | DESCRIPTION                               |  |  |
| R               | 1   | 0    | Logic Data Output from RS-485 Receiver    |  |  |
| RE              | 2   | I    | Receive Enable (active low)               |  |  |
| DE              | 3   | I    | Driver Enable (active high)               |  |  |
| D               | 4   | I    | Logic Data Input to RS-485 Driver         |  |  |
| GND             | 5   | _    | Device Ground Pin                         |  |  |
| А               | 6   | I/O  | RS-422 or RS-485 Data Line                |  |  |
| В               | 7   | I/O  | RS-422 or RS-485 Data Line                |  |  |
| V <sub>CC</sub> | 8   | —    | Power Input. Connect to 5-V Power Source. |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                      | MIN | MAX         | UNIT |
|------------------|--------------------------------------|-----|-------------|------|
| V <sub>CC</sub>  | Supply Voltage <sup>(2)</sup>        |     | 7           | V    |
|                  | Voltage range at any bus terminal    | -10 | 15          | V    |
| VI               | Enable input voltage                 |     | 5.5         | V    |
|                  | Continuous Total power Dissipation   |     | See Table 1 |      |
| T <sub>A</sub>   | Operating free-air temperature range | 0   | 70          | °C   |
| T <sub>stg</sub> | Storage temperature range            | 65  | 150         | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.

### 6.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±XXX  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±YYY  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                           |                       | MIN  | TYP | MAX  | UNIT |
|---------------------|-------------------------------------------|-----------------------|------|-----|------|------|
| V <sub>CC</sub>     | Supply Voltage                            |                       | 4.75 | 5   | 5.25 | V    |
| $V_{I}$ or $V_{IC}$ | Voltage at any buss terminal (separa      | ately or common mode) | -7   |     | 12   | V    |
| V <sub>IH</sub>     | High-level input voltage                  | D, DE, and RE         | 2    |     |      | V    |
| VIL                 | Low-level input voltage                   | D, DE, and RE         |      |     | 0.8  | V    |
| V <sub>ID</sub>     | Differential input voltage <sup>(1)</sup> |                       |      |     | ±12  | V    |
|                     |                                           | Driver                |      |     | -60  | mA   |
| IOH                 | High-level output current                 | Receiver              |      |     | -400 | μA   |
|                     |                                           | Driver                |      |     | 60   |      |
| IOL                 | Low-level output current                  | Receiver              |      |     | 8    | mA   |
| T <sub>A</sub>      | Operating free-air temperature            |                       | 0    |     | 70   | °C   |

(1) Differential-input/output bus voltage is measured at the non-inverting terminal A with respect to the inverting terminal B.

### 6.4 Thermal Information

|                                                         | SN75 | 5176A  |      |
|---------------------------------------------------------|------|--------|------|
| THERMAL METRIC <sup>(1)</sup>                           | D    | Р      | UNIT |
|                                                         |      | 8 PINS |      |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance | 172  | 113    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### Table 1. Dissipation Rating Table

| •                     | -                           |                                                                                     |
|-----------------------|-----------------------------|-------------------------------------------------------------------------------------|
| T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C                                                               |
| POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING                                                                        |
| 725 mW                | 5.8 mW/°C                   | 464 mW                                                                              |
| 1100 mW               | 8.8 mW/°C                   | 704 mW                                                                              |
|                       | POWER RATING<br>725 mW      | POWER RATING         ABOVE T <sub>A</sub> = 25°C           725 mW         5.8 mW/°C |

4

## 6.5 Electrical Characteristics – Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                         | TEST CONDITIONS                                                           |                                                                         | MIN | TYP <sup>(1)</sup> | MAX        | UNIT |  |
|-------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|--------------------|------------|------|--|
| V <sub>IK</sub>   | Input clamp voltage                                               | I <sub>I</sub> = -18 mA                                                   |                                                                         |     |                    | -1.5       | V    |  |
| V <sub>OH</sub>   | High-level output voltage                                         | $V_{IH} = 2 \text{ V},  V_{IL} = 0.8 \text{ V},  I_{OH} = -33 \text{ mA}$ |                                                                         |     | 3.7                |            | V    |  |
| V <sub>OL</sub>   | Low-level output voltage                                          | $V_{IH} = 2 V, V_{IL} = 0.8 V$                                            | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = 33 mA |     | 1.1                |            | V    |  |
| V <sub>OD1</sub>  | Differential output voltage                                       | $I_{O} = 0$                                                               |                                                                         |     |                    | $2V_{OD2}$ | V    |  |
|                   |                                                                   | RL = 100 $\Omega$ , see Figu                                              | ure 8                                                                   | 2   | 2.7                |            | V    |  |
| V <sub>OD2</sub>  | Differential output voltage                                       | RL = 54 $\Omega$ , see Figure 8                                           |                                                                         | 1.5 | 2.4                |            | v    |  |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage <sup>(2)</sup> |                                                                           |                                                                         |     |                    | ±0.2       | V    |  |
| V <sub>OC</sub>   | Common-mode output voltage <sup>(3)</sup>                         | RL = 54 $\Omega$ or 100 $\Omega$ , see Figure 8                           |                                                                         |     |                    | 3          | V    |  |
| $\Delta  V_{OC} $ | Change in magnitude of common-mode output voltage <sup>(2)</sup>  |                                                                           |                                                                         |     |                    | ±0.2       | V    |  |
|                   | Output summert                                                    | Output dischlad <sup>(4)</sup>                                            | V <sub>O</sub> = 12 V                                                   |     |                    | 1          | 0    |  |
| lo                | Output current                                                    | Output disabled <sup>(4)</sup>                                            | $V_0 = -7 V$                                                            |     |                    | -0.8       | mA   |  |
| I <sub>IH</sub>   | High-level input current                                          | V <sub>I</sub> = 2.4 V                                                    |                                                                         |     |                    | 20         | μA   |  |
| Ι <sub>ΙL</sub>   | Low-level input current                                           | V <sub>I</sub> = 0.4 V                                                    |                                                                         |     |                    | -400       | μA   |  |
|                   |                                                                   | $V_{O} = -7 V$                                                            |                                                                         |     |                    | -250       |      |  |
| I <sub>OS</sub>   | Short-circuit output current                                      | $V_{O} = V_{CC}$                                                          |                                                                         |     |                    | 250        | mA   |  |
|                   |                                                                   | V <sub>O</sub> = 12 V                                                     |                                                                         |     |                    | 500        |      |  |
|                   | Supply surrent (total paskage)                                    | Neleed                                                                    | Outputs enabled                                                         |     | 35                 | 50         |      |  |
| I <sub>CC</sub>   | Supply current (total package)                                    | No load                                                                   | Outputs disabled                                                        |     | 26                 | 40         | mA   |  |

(1)

All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .  $\Delta |V_{OD}|$  and  $D|V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$  respectively, that occur when the input is changed from a high level to (2)a low level.

In ANSI Standard EIA/TIA-422-B, V<sub>OC</sub>, which is the average of the two output voltages with respect to GND, is called output offset (3)voltage, V<sub>OS</sub>.

(4) This applies for both power on and off; refer to ANSI Standard EIA/TIA-422-B for exact conditions.

#### 6.6 Electrical Characteristics – Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                        | TEST CO                                       | NDITIONS                                                      | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------|------|--------------------|------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                           | $V_0 = 2.7 V, I_0 = -0.4$                     | $V_{O} = 2.7 \text{ V}, I_{O} = -0.4 \text{ mA}$              |      |                    | 0.2  | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage                           | $V_{O} = 0.5 \text{ V}, I_{O} = 8 \text{ mA}$ | L.                                                            | -0.2 |                    |      | V    |
| V <sub>hys</sub> | Input hysteresis voltage (V <sub>IT</sub> + – V <sub>IT-</sub> ) |                                               |                                                               |      | 50                 |      | mV   |
| VIK              | Enable clamp voltage                                             | I <sub>I</sub> = -18 mA                       |                                                               |      |                    | -1.5 | V    |
| V <sub>OH</sub>  | High-level output voltage                                        | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = - | -400 µA See Figure 9                                          | 2.7  |                    |      | V    |
| V <sub>OL</sub>  | Low-level output voltage                                         | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = 8 | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = 8 mA See Figure 9 |      |                    | 0.45 | V    |
| I <sub>OZ</sub>  | High-impedance-state output current                              | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$       | $V_0 = 0.4 V$ to 2.4 V                                        |      |                    | ±20  | μA   |
|                  | I for found comments                                             | O(1) $O(1)$ $O(1)$                            | V <sub>I</sub> = 12 V                                         |      |                    | 1    |      |
| II.              | Line input current                                               | Other input = $0 V^{(2)}$                     | $V_{I} = -7 V$                                                |      |                    | -0.8 | mA   |
| I <sub>IH</sub>  | High-level enable input current                                  | V <sub>IH</sub> = 2.7 V                       |                                                               |      |                    | 20   | μA   |
| IIL              | Low-level enable input current                                   | V <sub>IL</sub> = 0.4 V                       |                                                               |      |                    | -100 | μA   |
| r <sub>i</sub>   | Input resistance                                                 |                                               |                                                               | 12   |                    |      | kΩ   |
| I <sub>OS</sub>  | Short-circuit output current                                     |                                               |                                                               | -15  |                    | -85  | mA   |
|                  |                                                                  |                                               | Outputs enabled                                               |      | 35                 | 50   |      |
| I <sub>CC</sub>  | Supply current (total package)                                   | No load                                       | Outputs disabled                                              |      | 26                 | 40   | mA   |

(1)

All typical values are at  $V_{CC}$  = 5 V, TA = 25°C. This applies for both power on and power off. Refer to ANSI Standard EIA/TIA-422-B for exact conditions. (2)

## 6.7 Switching Characteristics – Driver

## $V_{CC} = 5 V, T_A = 25^{\circ}C$

|                    | PARAMETER                           | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|------------------------------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential-output delay time      | $R_L = 60 \Omega$ , See Figure 10  |     | 40  | 60  | ns   |
| t <sub>t(OD)</sub> | Differential-output transition time |                                    |     | 65  | 95  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level    | $R_L = 110 \Omega$ , See Figure 11 |     | 55  | 90  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level     | $R_L = 110 \Omega$ , See Figure 12 |     | 30  | 50  | ns   |
| t <sub>PHZ</sub>   | Output disable time form high level | $R_L = 110 \Omega$ , See Figure 11 |     | 85  | 130 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level  | $R_L = 110 \Omega$ , See Figure 12 |     | 20  | 40  | ns   |

## 6.8 Switching Characteristics – Receiver

 $V_{CC} = 5 \text{ V}, \text{ } \text{C}_{L} = 15 \text{ pF}, \text{ } \text{T}_{A} = 25^{\circ}\text{C}$ 

|                  | PARAMETER                                            | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|------------------|------------------------------------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low-to-high-<br>level output |                                           |     | 21  | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-<br>level output | $V_{ID} = -1.5$ V to 1.5 V, See Figure 13 |     | 23  | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level                     | See Figure 14                             |     | 10  | 30  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                      | See Figure 14                             |     | 12  | 30  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level                  | See Figure 14                             |     | 20  | 35  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                   | See Figure 14                             |     | 17  | 25  | ns   |

## 6.9 Typical Characteristics

Conditions listed in each chart





## **Typical Characteristics (continued)**

Conditions listed in each chart





3 V

0 V

≈ 2.5 V

2.5 V

td(OD)

tt(OD)

50%

## 7 Parameter Measurement Information



Figure 8. Driver V<sub>OD</sub> and V<sub>OC</sub>



Figure 9. Receiver  $V_{\text{OH}}$  and  $V_{\text{OL}}$ 

.5 V



**TEST CIRCUIT** 

**VOLTAGE WAVEFORMS** 

90%

1.5 V

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 10. Driver Test Circuit and Voltage Waveforms



**TEST CIRCUIT** 

**VOLTAGE WAVEFORMS** 

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

### Figure 11. Driver Test Circuit and Voltage Waveforms



#### 5 V 3 V Input 1.5 V 1.5 V **R**<sub>L</sub> = 110 Ω 0 V **S1** Output 3 V or 0 <sup>t</sup>PZL <sup>t</sup>PLZ C<sub>L</sub> = 50 pF 5 V (see Note B) Generator 0.5 V **50** Ω 2.3 V (see Note A) Output VOL **TEST CIRCUIT VOLTAGE WAVEFORMS**

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 12. Driver Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 13. Receiver Test Circuit and Voltage Waveforms





#### VOLTAGE WAVEFORMS

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $Z_O = 50$  W.
- B. C<sub>L</sub> includes probe and jig capacitance.

### Figure 14. Receiver Test Circuit and voltage Waveforms



## 8 Detailed Description

### 8.1 Overview

The SN75176A differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bus-transmission lines. It is designed for balanced transmission lines and meets ANSI Standard EIA/TIA-422-B and ITU Recommendation V.11.

The SN75176A combines a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . These ports feature wide positive and negative common-mode voltage ranges making the device suitable for party-line applications.

The driver is designed to handle loads up to 60 mA of sink or source current. The driver features positive- and negative-current limiting and thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12 k $\Omega$ , an input sensitivity of ±200 mV, and a typical input hysteresis of 50 mV.

### 8.2 Functional Block Diagrams





This symbol is in accordance with ANSI/IEEE Std 91-1984and IEC Publication 617-12



Figure 15. Schematics of Inputs and Outputs



### 8.3 Feature Description

#### 8.3.1 Driver

The driver converts a TTL logic signal level to RS-422 and RS-485 compliant differential output. The TTL logic input, DE pin, can be used to turn the driver on and off.

| INPUT | ENABLE | DIFFERENTIAL OUTPUTS |   |  |  |  |
|-------|--------|----------------------|---|--|--|--|
| D     | DE     | Α                    | В |  |  |  |
| Н     | Н      | Н                    | L |  |  |  |
| L     | Н      | L                    | Н |  |  |  |
| Х     | L      | Z                    | Z |  |  |  |

#### Table 2. Driver Function Table<sup>(1)</sup>

(1) H = high level, L = low level,X = irrelevant, Z = high impedance (off)

#### 8.3.2 Receiver

The receiver converts a RS-422 or RS-485 differential input voltage to a TTL logic level output. The TTL logic input, RE pin, can be used to turn the receiver logic output on and off.

| DIFFERENTIAL INPUTS<br>A–B                              | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| $V_{ID} \ge 0.2 V$                                      | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | U           |
| $V_{ID} \leq -0.2 V$                                    | L            | L           |
| X                                                       | н            | Z           |
| Open                                                    | L            | U           |

#### Table 3. Receiver Function Table<sup>(1)</sup>

(1) H = high level,

L = low level,

U = unkown,Z = high impedance (off)

### 8.4 Device Functional Modes

#### 8.4.1 Device Powered

Both the driver and receiver can be individually enabled or disabled in any combination. DE and  $\overline{RE}$  can be connected together for a single port direction control bit.

#### 8.4.2 Device Unpowered

The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The device can be used in RS-485 and RS-422 physical layer communications.

### 9.2 Typical Application



The line should be terminated at both ends in its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

### Figure 16. Typical Application Circuit

#### 9.2.1 Design Requirements

- 5-V power source
- RS-485 bus operating at 5 Mbps or less
- · Connector that ensures the correct polarity for port pins
- External fail safe implementation

#### 9.2.2 Detailed Design Procedure

- Place the device close to bus connector to keep traces (stub) short to prevent adding reflections to the bus line
- If desired, add external fail-safe biasing to ensure +200 mV on the A-B port.

SN75176A SLLS100B – JUNE 1984 – REVISED JANUARY 2015



www.ti.com

## Typical Application (continued)

## 9.2.3 Application Curves





## **10 Power Supply Recommendations**

Power supply should be 5 V with a tolerance less than 10%



## 11 Layout

## 11.1 Layout Guidelines

Traces from device pins A and B to connector must be short and capable of 250 mA maximum current.

## 11.2 Layout Example



Figure 18. Layout Example

## **12 Device and Documentation Support**

## 12.1 Trademarks

All trademarks are the property of their respective owners.

## **12.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN75176AD        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176ADE4      | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176ADG4      | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176ADR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176ADRE4     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176ADRG4     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75176A                  | Samples |
| SN75176AP        | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75176AP               | Samples |
| SN75176APE4      | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75176AP               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | *All | dimensions | are | nominal |
|-----------------------------|------|------------|-----|---------|
|-----------------------------|------|------------|-----|---------|

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75176ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

27-Jul-2021



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75176ADR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated