## 256-Position, One-Time Programmable, Dual-Channel, I ${ }^{2}$ C Digital Potentiometers

## FEATURES

```
- 2-channel, 256-position potentiometers
- One-time programmable (OTP) set-and-forget resistance setting
    provides a low cost alternative to EEMEM
- Unlimited adjustments before OTP activation
- OTP overwrite allows dynamic adjustments with user defined
    preset
- End-to-end resistance: 2.5 k\Omega, 10 k\Omega, and 100 k\Omega
- Compact 10-lead MSOP: 3 mm x 4.9 mm
- Fast settling time: t
- Full read/write of wiper register
- Power-on preset to midscale
- Extra package address decode pins: AD0 and AD1 (AD5173)
- Single supply: 2.7 V to 5.5 V
- Low temperature coefficient: 35 ppm/}\mp@subsup{}{}{\circ}\textrm{C
- Low power: }\mp@subsup{I}{DD}{}=6\mu\textrm{A}\mathrm{ maximum
- Wide operating temperature: }-4\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to }+12\mp@subsup{5}{}{\circ}\textrm{C
```


## APPLICATIONS

- Systems calibration
- Electronics level setting
- Mechanical trimmers replacement in new designs
- Permanent factory PCB setting
- Transducer adjustment of pressure, temperature, position, chemical, and optical sensors
- RF amplifier biasing
- Gain control and offset adjustment


## GENERAL DESCRIPTION

The AD5172/AD5173 are dual-channel, 256-position, one-time programmable (OTP) digital potentiometers that employ fuse link technology to achieve memory retention of resistance settings. The digital potentiometer, VR, and RDAC terms are used interchangeably. OTP is a cost-effective alternative to EEMEM for users who do not need to program the digital potentiometer setting in memory more than once. These devices perform the same electronic adjustment function as mechanical potentiometers or variable resistors but with enhanced resolution, solid-state reliability, and superior low temperature coefficient performance.
TheAD5172/AD5173 are programmed using a 2 -wire, $\mathrm{I}^{2} \mathrm{C}$-compatible digital interface. Unlimited adjustments are allowed before permanently setting the resistance value. During OTP activation, a permanent blow fuse command freezes the wiper position (analogous to placing epoxy on a mechanical trimmer).

## FUNCTIONAL BLOCK DIAGRAMS



Figure 1. AD5172 Functional Block Diagram


Figure 2. AD5173 Functional Block Diagram

Unlike traditional OTP digital potentiometers, the AD5172/AD5173 have a unique temporary OTP overwrite feature that allows for new adjustments even after a fuse is blown. However, the OTP setting is restored during subsequent power-up conditions. This allows users to treat these digital potentiometers as volatile potentiometers with a programmable preset.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagrams. ..... 1
General Description1
Specifications ..... 3
Electrical Characteristics: $2.5 \mathrm{k} \Omega$ ..... 3
Electrical Characteristics: $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$4
Timing Characteristics ..... 6
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Test Circuits ..... 13
Theory of Operation ..... 14
One-Time Programming (OTP) ..... 14
Programming the Variable Resistor and Voltage ..... 14
REVISION HISTORY
1/2022—Rev. I to Rev. J
Changes to Features Section. ..... 1
Changes to Applications Section ..... 1
Changes to OTP Supply Current Parameter and Power Supply Range Parameter, Table 1 ..... 3
Changed Electrical Characteristics $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ Section to Electrical Characteristics: 10 $\mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ Section ..... 4
Changes to OTP Supply Current Parameter, Bandwidth, -3 dB Parameter, and Power Supply Range Parameter, Table 2 ..... 4
Deleted Figure 21; Renumbered Sequentially ..... 9
Changes to Figure 22 ..... 11
Changes to Rheostat Operation Section, Table 8, and Table 9 ..... 14
Moved Figure 46 ..... 16
Moved Table 14 ..... 17
Change to Level Shifting for Different Voltage Operation Section ..... 20
Changes to Ordering Guide ..... 21

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS: $2.5 \mathrm{~K} \Omega$

$V_{D D}=5 \mathrm{~V} \pm 10 \%$, or $3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{D}} ; \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$; unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS-RHEOSTAT MODE <br> Resistor Differential Nonlinearity ${ }^{2}$ Resistor Integral Nonlinearity ${ }^{2}$ Nominal Resistor Tolerance ${ }^{3}$ Resistance Temperature Coefficient Wiper Resistance | R-DNL <br> R-INL <br> $\Delta R_{\text {AB }}$ <br> $\left(\Delta R_{A B} / R_{A B}\right) / \Delta T$ <br> $R_{\text {WB }}$ | $\begin{aligned} & R_{W B}, V_{A}=\text { no connect } \\ & R_{W B}, V_{A}=\text { no connect } \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ $\text { Code }=0 \times 00, V_{D D}=5 \mathrm{~V}$ | $\begin{aligned} & -2 \\ & -14 \\ & -20 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 2 \\ & \\ & 35 \\ & 160 \end{aligned}$ | $\begin{aligned} & +2 \\ & +14 \\ & +55 \\ & \\ & 200 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ \mathrm{C}} \\ & \Omega \end{aligned}$ |
| DC CHARACTERISTICS-POTENTIOMETER DIVIDER MODE ${ }^{4}$ <br> Differential Nonlinearity ${ }^{5}$ <br> Integral Nonlinearity ${ }^{5}$ <br> Voltage Divider Temperature Coefficient <br> Full-Scale Error <br> Zero-Scale Error | DNL <br> INL <br> $\left(\Delta V_{W} V_{W}\right) / \Delta T$ <br> $V_{\text {WFSE }}$ <br> $V_{\text {WZSE }}$ | $\begin{aligned} & \text { Code }=0 \times 80 \\ & \text { Code }=0 \times F F \\ & \text { Code }=0 \times 00 \end{aligned}$ | $\begin{aligned} & -1.5 \\ & -2 \\ & -14 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.6 \\ & 15 \\ & -5.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & +1.5 \\ & +2 \\ & 0 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{LSB} \\ & \text { LSB } \end{aligned}$ |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{6}$ <br> Capacitance A, $B^{7}$ <br> Capacitance W ${ }^{7}$ <br> Shutdown Supply Current ${ }^{8}$ <br> Common-Mode Leakage | $\begin{aligned} & V_{A}, V_{B}, V_{W} \\ & C_{A}, C_{B} \\ & C_{W} \\ & I_{A \_S D} \\ & I_{C M} \end{aligned}$ | $\begin{aligned} & f=1 \mathrm{MHz} \text {, measured to } G N D, \\ & \text { code }=0 \times 80 \\ & f=1 \mathrm{MHz} \text {, measured to } G N D, \\ & \text { code }=0 \times 80 \\ & V_{D D}=5.5 \mathrm{~V} \\ & V_{A}=V_{B}=V_{D D} / 2 \end{aligned}$ | GND | 45 <br> 60 <br> 0.01 <br> 1 | $V_{D D}$ $1$ | V <br> pF <br> pF <br> $\mu \mathrm{A}$ <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> SDA and SCL <br> Input Logic High ${ }^{9}$ <br> Input Logic Low ${ }^{9}$ <br> AD0 and AD1 <br> Input Logic High <br> Input Logic Low <br> Input Current <br> Input Capacitance ${ }^{7}$ | $\mathrm{V}_{\mathrm{IH}}$ <br> VIL <br> $V_{\text {IH }}$ <br> $V_{\text {IL }}$ <br> $I_{L L}$ $C_{\text {IL }}$ | $\begin{aligned} & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=5 \mathrm{~V} \\ & \\ & V_{D D}=3 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V} \\ & V_{I N}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.7 \mathrm{~V}_{\mathrm{DD}} \\ & -0.5 \\ & \\ & 2.1 \end{aligned}$ | r 5 | $\begin{aligned} & V_{D D}+0.5 \\ & +0.3 V_{D D} \\ & \\ & \\ & 0.6 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLIES <br> Power Supply Range <br> OTP Supply Voltage ${ }^{9}$, 10 <br> Supply Current OTP Supply Current ${ }^{9}$, 11, 12 Power Dissipation ${ }^{13}$ Power Supply Sensitivity | $V_{D D}$ <br> $V_{D D \_O T P}$ $I_{D D}$ $l_{\text {DD_OTP }}$ PIISS PSS | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{I H}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}} \text { otP }=5.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{I H}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \text { code }=\text { midscale } \end{aligned}$ | 2.7 5.6 | $\begin{aligned} & 5.7 \\ & 3.5 \\ & 100 \\ & \\ & \pm 0.02 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.8 \\ & 6 \\ & \\ & 33 \\ & \pm 0.08 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{W}$ <br> \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{14}$ <br> Bandwidth, -3 dB <br> Total Harmonic Distortion $V_{W}$ Settling Time <br> Resistor Noise Voltage Density | BW <br> THD $_{W}$ <br> $t_{s}$ <br> $\mathrm{e}_{\mathrm{N}, \mathrm{Wb}}$ | $\begin{aligned} & \text { Code }=0 \times 80 \\ & V_{A}=1 \mathrm{Vrms}, V_{B}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \pm 1 \mathrm{LSB} \text { error } \\ & \text { band } \\ & R_{W B}=1.25 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{S}}=0 \Omega \end{aligned}$ |  | $\begin{aligned} & 4.8 \\ & 0.1 \\ & 1 \\ & 3.2 \end{aligned}$ |  | MHz <br> \% <br> US <br> $\mathrm{nV} / \mathrm{H} z$ |

[^0]
## SPECIFICATIONS

Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

2 Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal between successive tap positions. Parts are guaranteed monotonic.
${ }^{3} V_{A}=V_{D D}, V_{B}=0 \mathrm{~V}$, wiper $\left(V_{W}\right)=$ no connect.
${ }^{4}$ Specifications apply to all VRs.
${ }^{5} \operatorname{INL}$ and $D N L$ are measured at $V_{W}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 V$. $D N L$ specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{6}$ Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other.
7 Guaranteed by design, but not subject to production test.
${ }^{8}$ Measured at Terminal A. Terminal A is open circuited in shutdown mode.
9 The minimum voltage requirement on the $\mathrm{V}_{\mathbb{H}}$ is $0.7 \mathrm{~V} \times \mathrm{V}_{D D}$. For example, $\mathrm{V}_{\mathbb{H}}$ minimum $=3.5 \mathrm{~V}$ when $\mathrm{V}_{D D}=5 \mathrm{~V}$. It is typical for the SCL and SDA resistors to be pulled up to $V_{D D}$. However, care must be taken to ensure that the minimum $V_{I H}$ is met when the $S C L$ and $S D A$ are driven directly from a low voltage logic controller without pull-up resistors.
${ }^{10}$ Different from the operating power supply; the power supply for OTP is used one time only.
${ }^{11}$ Different from the operating current; the supply current for OTP lasts approximately 400 ms for one time only.
${ }^{12}$ See Figure 29 for an energy plot during an OTP program.
${ }^{13} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\left(\mathrm{l}_{D D} \times \mathrm{V}_{D D}\right)$. CMOS logic level inputs result in minimum power dissipation.
${ }^{14}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

## ELECTRICAL CHARACTERISTICS: $10 \mathrm{~K} \Omega$ AND $100 \mathrm{~K} \Omega$

$V_{D D}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{D D} ; \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$; unless otherwise noted.

## Table 2.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS-RHEOSTAT MODE <br> Resistor Differential Nonlinearity ${ }^{2}$ Resistor Integral Nonlinearity ${ }^{2}$ Nominal Resistor Tolerance ${ }^{3}$ Resistance Temperature Coefficient Wiper Resistance | R-DNL <br> R-INL <br> $\Delta R_{A B}$ <br> $\left(\Delta R_{A B} / R_{A B}\right) / \Delta T$ <br> $\mathrm{R}_{\text {wB }}$ | $\begin{aligned} & \mathrm{R}_{\text {WB }}, V_{A}=\text { no connect } \\ & R_{\text {WB }}, V_{A}=\text { no connect } \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ $\text { Code }=0 \times 00, V_{D D}=5 \mathrm{~V}$ | $\begin{aligned} & -1 \\ & -2.5 \\ & -20 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.25 \\ & \\ & 35 \\ & 160 \end{aligned}$ | $\begin{aligned} & +1 \\ & +2.5 \\ & +20 \\ & \\ & 200 \end{aligned}$ | $\begin{aligned} & \mathrm{LSB} \\ & \mathrm{LSB} \\ & \% \\ & \mathrm{ppm} /{ }^{\circ \mathrm{C}} \\ & \Omega \end{aligned}$ |
| DC CHARACTERISTICS-POTENTIOMETER DIVIDER MODE ${ }^{4}$ <br> Differential Nonlinearity ${ }^{5}$ <br> Integral Nonlinearity ${ }^{5}$ <br> Voltage Divider Temperature Coefficient <br> Full-Scale Error <br> Zero-Scale Error | DNL <br> INL <br> $\left(\Delta V_{W} V_{W}\right) / \Delta T$ <br> $V_{\text {WFSE }}$ <br> $V_{\text {WZSE }}$ | $\begin{aligned} & \text { Code }=0 \times 80 \\ & \text { Code }=0 \times F F \\ & \text { Code }=0 \times 00 \\ & \hline \end{aligned}$ | $\begin{aligned} & -1 \\ & -1 \\ & -2.5 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.3 \\ & 15 \\ & -1 \\ & 1 \end{aligned}$ | $\begin{aligned} & +1 \\ & +1 \\ & 0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{LSB} \\ & \mathrm{LSB} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{LSB} \\ & \mathrm{LSB} \end{aligned}$ |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{6}$ <br> Capacitance A, $B^{7}$ <br> Capacitance $W^{7}$ <br> Shutdown Supply Current ${ }^{8}$ Common-Mode Leakage | $\begin{aligned} & V_{A}, V_{B}, V_{W} \\ & C_{A}, C_{B} \\ & C_{W} \\ & I_{A, S D} \\ & I_{C M} \\ & \hline \end{aligned}$ | $\begin{aligned} & f=1 \mathrm{MHz} \text {, measured to } G N D, \\ & \text { code }=0 \times 80 \\ & f=1 \mathrm{MHz}, \text { measured to } G N D, \\ & c o d e=0 \times 80 \\ & V_{D D}=5.5 \mathrm{~V} \\ & V_{A}=V_{B}=V_{D D} / 2 \end{aligned}$ | GND | 45 <br> 60 <br> 0.01 <br> 1 | $V_{D D}$ <br> 1 | V <br> pF <br> pF <br> $\mu \mathrm{A}$ <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> SDA and SCL Input Logic High ${ }^{9}$ | $\mathrm{V}_{\text {IH }}$ | $V_{D D}=5 \mathrm{~V}$ | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  | $V_{D D}+0.5$ | V |

## SPECIFICATIONS

Table 2.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Logic Low ${ }^{9}$ <br> ADO and AD1 <br> Input Logic High <br> Input Logic Low <br> Input Current <br> Input Capacitance ${ }^{7}$ | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{I}_{\mathrm{LL}} \\ \mathrm{C}_{\mathrm{IL}} \end{array}$ | $\begin{aligned} & V_{D D}=5 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V} \\ & V_{D D}=3 \mathrm{~V} \\ & V_{\mathbb{I}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.5 \\ & 2.1 \end{aligned}$ | 5 | $\begin{aligned} & +0.3 \mathrm{~V}_{D D} \\ & 0.6 \\ & \pm 1 \end{aligned}$ | V <br> V <br> V <br> $\mu \mathrm{A}$ <br> pF |
| POWER SUPPLIES <br> Power Supply Range OTP Supply Voltage ${ }^{9}$, 10 Supply Current OTP Supply Current, 11,12 Power Dissipation ${ }^{13}$ Power Supply Sensitivity | $V_{D D}$ <br> $V_{D D \_O T P}$ <br> $I_{D D}$ <br> $\mathrm{I}_{\mathrm{DD} \text { _OTP }}$ <br> PDISS <br> PSS | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}} \text { OTP }=5.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \\ & \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \text { code }= \\ & \text { midscale } \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 5.6 \end{aligned}$ | 5.7 <br> 3.5 <br> 100 <br> $\pm 0.02$ | $\begin{aligned} & 5.5 \\ & 5.8 \\ & 6 \\ & 33 \\ & \\ & \pm 0.08 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{W}$ <br> \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{14}$ <br> Bandwidth, -3 dB <br> Total Harmonic Distortion <br> $V_{W}$ Settling Time <br> Resistor Noise Voltage Density | BW <br> THD w <br> $t_{s}$ <br> $\mathrm{e}_{\mathrm{N} \text { WB }}$ | $\begin{aligned} & R_{A B}=10 \mathrm{k} \Omega, \text { code }=0 \times 80 \\ & R_{A B}=100 \mathrm{k} \Omega, \text { code }=0 \times 80 \\ & V_{A}=1 \mathrm{Vmss}, V_{B}=0 \mathrm{~V}, \mathrm{f}=1 \\ & \mathrm{kHz}, R_{A B}=10 \mathrm{k} \Omega \\ & V_{A}=5 \mathrm{~V}, V_{B}=0 \mathrm{~V}, \pm 1 \mathrm{LSB} \end{aligned}$ <br> error band $R_{W B}=5 \mathrm{k} \Omega, R_{S}=0 \Omega$ |  | $\begin{aligned} & 600 \\ & 40 \\ & 0.1 \\ & 2 \\ & 9 \end{aligned}$ |  | kHz <br> kHz <br> \% <br> $\mu \mathrm{S}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ |

1 Typical specifications represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{D D}=5 \mathrm{~V}$.
2 Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal between successive tap positions. Parts are guaranteed monotonic.
${ }^{3} \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, wiper $\left(\mathrm{V}_{\mathrm{W}}\right)=$ no connect.
${ }^{4}$ Specifications apply to all VRs.
${ }^{5} \operatorname{INL}$ and $D N L$ are measured at $V_{W}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 V$. $D N L$ specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{6}$ Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other.
7 Guaranteed by design, but not subject to production test.
${ }^{8}$ Measured at Terminal A. Terminal A is open circuited in shutdown mode.
9 The minimum voltage requirement on the $\mathrm{V}_{1 H}$ is $0.7 \mathrm{~V} \times \mathrm{V}_{D D}$. For example, $\mathrm{V}_{H H}$ minimum $=3.5 \mathrm{~V}$ when $\mathrm{V}_{D D}=5 \mathrm{~V}$. It is typical for the $S C L$ and $S D A$ resistors to be pulled up to $\mathrm{V}_{\mathrm{D}}$. However, care must be taken to ensure that the minimum $\mathrm{V}_{\mathbb{H}}$ is met when the $S C L$ and $S D A$ are driven directly from a low voltage logic controller without pull-up resistors.
${ }^{10}$ Different from the operating power supply; the power supply for OTP is used one time only.
${ }^{11}$ Different from the operating current; the supply current for OTP lasts approximately 400 ms for one time only.
${ }^{12}$ See Figure 29 for an energy plot during an OTP program.
${ }^{13} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{l}_{D D} \times \mathrm{V}_{D D}$ ). CMOS logic level inputs result in minimum power dissipation.
${ }^{14}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

## SPECIFICATIONS

## TIMING CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \%$, or $3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}} ; \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$; unless otherwise noted.
Table 3.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{2} \mathrm{C}$ INTERFACE TIMING CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |  |
| SCL Clock Frequency | $\mathrm{f}_{\text {SCL }}$ |  |  |  | 400 | kHz |
| Bus-Free Time Between Stop and Start, $\mathrm{t}_{\text {BuF }}$ | $\mathrm{t}_{1}$ |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| Hold Time (Repeated Start), $\mathrm{tHD}_{\text {HSTA }}$ | $\mathrm{t}_{2}$ | After this period, the first clock pulse is generated. | 0.6 |  |  | $\mu \mathrm{S}$ |
| Low Period of SCL Clock, tıow | $\mathrm{t}_{3}$ |  | 1.3 |  |  | $\mu \mathrm{s}$ |
| High Period of SCL Clock, $\mathrm{t}_{\text {HIGH }}$ | $\mathrm{t}_{4}$ |  | 0.6 |  |  | $\mu \mathrm{S}$ |
| Setup Time for Repeated Start Condition, tsu;STA | $\mathrm{t}_{5}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| Data Hold Time, ${\mathrm{thD} ; \mathrm{DAT}^{2}}{ }^{\text {a }}$ | $\mathrm{t}_{6}$ |  |  |  | 0.9 | $\mu \mathrm{s}$ |
| Data Setup Time, tsu;DAT | $\mathrm{t}_{7}$ |  | 100 |  |  | ns |
| Fall Time of Both SDA and SCL Signals, $t_{\text {F }}$ | $\mathrm{t}_{8}$ |  |  |  | 300 | ns |
| Rise Time of Both SDA and SCL Signals, $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{tg}_{9}$ |  |  |  | 300 | ns |
| Setup Time for Stop Condition, tsu;sto | $\mathrm{t}_{10}$ |  | 0.6 |  |  | $\mu \mathrm{s}$ |
| OTP Program Time | $\mathrm{t}_{11}$ |  |  | 400 |  | ms |

1 See the timing diagrams for the locations of measured values (that is, see Figure 3 and Figure 47 to Figure 50).
2 The maximum $t_{H D ; D A T}$ has to be met only if the device does not stretch the low period ( $\mathrm{t}_{\mathrm{LO}}$ ) of the SCL signal.

## Timing Diagram



Figure 3. ${ }^{2}$ C Interface Detailed Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3V to +7 V |
| $V_{A}, V_{B}, V_{W}$ to GND | $\begin{aligned} & -0.3 \mathrm{~V} \text { to }+7 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}+ \\ & 0.3 \mathrm{~V} \text { (whichever is less) } \end{aligned}$ |
| Terminal Current, Ax to Bx, Ax to Wx, Bx to Wx <br> Pulsed <br> Continuous | $\begin{aligned} & \pm 20 \mathrm{~mA} \\ & \pm 5 \mathrm{~mA} \end{aligned}$ |
| Digital Inputs and Output Voltage to GND | $\begin{aligned} & -0.3 \mathrm{~V} \text { to }+7 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}^{+} \\ & 0.3 \mathrm{~V} \text { (whichever is less) } \end{aligned}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (TJmax) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak Temperature | $260^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 20 sec to 40 sec |
| Thermal Resistance $\theta_{\text {JA }}$ for 10-Lead MSOP | $200^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

| ESD (electrostatic discharge) sensitive device. Charged devi- |
| :--- | :--- |
| ces and circuit boards can discharge without detection. Although |
| this product features patented or proprietary protection circuitry, |
| damage may occur on devices subjected to high energy ESD. |
| Therefore, proper ESD precautions should be taken to avoid |
| performance degradation or loss of functionality. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. AD5172 Pin Configuration
Table 5. AD5172 Pin Function Descriptions

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | B1 | B1 Terminal. $G N D \leq V_{B 1} \leq V_{D D}$. |
| 2 | A1 | A1 Terminal. $\mathrm{GND} \leq \mathrm{V}_{\mathrm{A} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 3 | W2 | W2 Terminal. $\mathrm{GND}^{5} \mathrm{~V}_{\mathrm{W} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 4 | GND | Digital Ground. |
| 5 | $V_{D D}$ | Positive Power Supply. Specified for operation from 2.7 V to 5.5 V . For OTP programming, $\mathrm{V}_{\mathrm{DD}}$ needs to be a minimum of 5.6 V but no more than 5.8 V and to be capable of driving 100 mA . |
| 6 | SCL | Serial Clock Input. Positive-edge triggered. Requires a pull-up resistor. If this pin is driven directly from a logic controller without a pull-up resistor, ensure that the $\mathrm{V}_{\mathbb{H}}$ minimum is $0.7 \mathrm{~V} \times \mathrm{V}_{\mathrm{DD}}$. |
| 7 | SDA | Serial Data Input/Output. Requires a pull-up resistor. If this pin is driven directly from a logic controller without a pull-up resistor, ensure that the $\mathrm{V}_{\mathbb{I H}}$ minimum is 0.7 V $\times V_{D D}$. |
| 8 | A2 | A2 Terminal. $G N D \leq V_{A 2} \leq V_{D D}$. |
| 9 | B2 | B2 Terminal. GND $\leq \mathrm{V}_{\mathrm{B} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 10 | W1 | W1 Terminal. GND $\leq \mathrm{V}_{\mathrm{W1} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |



Figure 5. AD5173 Pin Configuration
Table 6. AD5173 Pin Function Descriptions

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | B1 | B1 Terminal. GND $\leq \mathrm{V}_{\mathrm{B} 1} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 2 | ADO | Programmable Address Bit 0 for Multiple Package Decoding. |
| 3 | W2 | W2 Terminal. GND $\leq \mathrm{V}_{\mathrm{W} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 4 | GND | Digital Ground. |
| 5 | $V_{D D}$ | Positive Power Supply. Specified for operation from 2.7 V to 5.5 V . For OTP programming, $\mathrm{V}_{\mathrm{DD}}$ needs to be a minimum of 5.6 V but no more than 5.8 V and to be capable of driving 100 mA . |
| 6 | SCL | Serial Clock Input. Positive-edge triggered. Requires a pull-up resistor. If this pin is driven directly from a logic controller without a pull-up resistor, ensure that the $\mathrm{V}_{\mathbb{H}}$ minimum is $0.7 \mathrm{~V} \times \mathrm{V}_{D D}$. |
| 7 | SDA | Serial Data Input/Output. Requires a pull-up resistor. If this pin is driven directly from a logic controller without a pull-up resistor, ensure that the $\mathrm{V}_{\mathbb{H}}$ minimum is 0.7 V $\times V_{D D}$. |
| 8 | AD1 | Programmable Address Bit 1 for Multiple Package Decoding. |
| 9 | B2 | B2 Terminal. GND $\leq \mathrm{V}_{\mathrm{B} 2} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 10 | W1 | W1 Terminal. $\mathrm{GND}^{5} \mathrm{~V}_{\mathrm{W1}} \leq \mathrm{V}_{\mathrm{DD}}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. R-INL vs. Code vs. Supply Voltages


Figure 7. R-DNL vs. Code vs. Supply Voltages


Figure 8. INL vs. Code vs. Temperature


Figure 9. DNL vs. Code vs. Temperature


Figure 10. INL vs. Code vs. Supply Voltages


Figure 11. DNL vs. Code vs. Supply Voltages

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. R-INL vs. Code vs. Temperature


Figure 13. R-DNL vs. Code vs. Temperature


Figure 14. Full-Scale Error vs. Temperature


Figure 15. Zero-Scale Error vs. Temperature


Figure 16. Supply Current vs. Temperature


Figure 17. Rheostat Mode Tempco $\Delta R_{W B} / \Delta T$ vs. Code

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 18. AD5172 Potentiometer Mode Tempco $\Delta V_{\text {WB }} / \Delta T$ vs. Code


Figure 19. Gain vs. Frequency vs. Code, $R_{A B}=2.5 \mathrm{k} \Omega$


Figure 20. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega$


Figure 21. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega$


Figure 22. -3 dB Bandwidth at Code $=0 \times 80$


Figure 23. Supply Current vs. Digital Input Voltage

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 24. Digital Feedthrough


Figure 25. Digital Crosstalk


Figure 26. Analog Crosstalk


Figure 27. Midscale Glitch, Code 0x80 to Code 0x7F


Figure 28. Large-Signal Settling Time


Figure 29. OTP Program Energy for Single Fuse

## TEST CIRCUITS

Figure 30 to Figure 37 illustrate the test circuits that define the test conditions used in the product specification tables (see Table 1 and Table 2).


Figure 30. Potentiometer Divider Nonlinearity Error (INL, DNL)


Figure 31. Resistor Position Nonlinearity Error (Rheostat Operation: R-INL, $R$-DNL)


Figure 32. Wiper Resistance


Figure 33. Power Supply Sensitivity (PSS, PSSR)


Figure 34. Test Circuit for Gain vs. Frequency

## THEORY OF OPERATION



Figure 38. Detailed Functional Block Diagram

The AD5172/AD5173 are 256-position, digitally controlled variable resistors (VRs) that employ fuse link technology to achieve memory retention of the resistance setting.

An internal power-on preset places the wiper at midscale during power-on. If the OTP function is activated, the device powers up at the user-defined permanent setting.

## ONE-TIME PROGRAMMING (OTP)

Prior to OTP activation, the AD5172/AD5173 presets to midscale during initial power-on. After the wiper is set to the desired position, the resistance can be permanently set by programming the $T$ bit high, with the proper coding (see Table 8 and Table 9), and one-time $\mathrm{V}_{\mathrm{DD}}$ _orp. The fuse link technology of the AD517x family of digital potentiometers requires $V_{D D \_}$otp to be between 5.6 V and 5.8 V to blow the fuses to achieve a given nonvolatile setting. However, during operation, $V_{D D}$ can be 2.7 V to 5.5 V . As a result, an external supply is required for one-time programming. The user is allowed only one attempt to blow the fuses. If the user fails to blow the fuses during this attempt, the structure of the fuses can change such that they may never be blown, regardless of the energy applied during subsequent events. For details, see the Power Supply Considerations section.

The device control circuit has two validation bits, E1 and E0, that can be read back to check the programming status (see Table 7). Users should always read back the validation bits to ensure that the fuses are properly blown. After the fuses are blown, all fuse latches are enabled upon subsequent power-on; therefore, the output corresponds to the stored setting. Figure 38 shows a detailed functional block diagram.

Table 7. Validation Status

| E1 | E0 | Status |
| :--- | :--- | :--- |
| 0 | 0 | Ready for programming. |
| 1 | 0 | Fatal error. Some fuses are not blown. Do not retry. Discard this <br> unit. |
| 1 | 1 | Successful. No further programming is possible. |

## PROGRAMMING THE VARIABLE RESISTOR AND VOLTAGE

## Rheostat Operation

The nominal resistance of the RDAC between Terminal $A$ and Terminal $B$ is available in $2.5 \mathrm{k} \Omega, 10 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The nominal resistance $\left(R_{A B}\right)$ of the $V R$ has 256 contact points accessed by the wiper terminal and the B terminal contact. The 8 -bit data in the RDAC latch is decoded to select one of the 256 possible settings.


Figure 39. Rheostat Mode Configuration
Assuming a $10 \mathrm{k} \Omega$ part is used, the first connection of the wiper starts at the $B$ terminal for Data $0 \times 00$. Because there is a $160 \Omega$ wiper contact resistance, such a connection yields a minimum of $320 \Omega(2 \times 160 \Omega)$ resistance between Terminal W and Terminal B. The second connection is the first tap point, which corresponds to $359 \Omega\left(R_{W B}=R_{A B} / 256+2 \times R_{W}=39 \Omega+2 \times 160 \Omega\right)$ for Data $0 x 01$. The third connection is the next tap point, representing $398 \Omega(2 \times 39 \Omega+2 \times 160 \Omega)$ for Data 0x02, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $10281 \Omega\left(R_{A B}-1 L S B+2 \times R_{W}\right)$.


Figure 40. AD5172/AD5173 Equivalent RDAC Circuit

## THEORY OF OPERATION

The general equation that determines the digitally programmed output resistance between W and B is
$R_{W B}(D)=\frac{D}{256} \times R_{A B}+2 \times R_{W}$
where:
$D$ is the decimal equivalent of the binary code loaded in the 8 -bit RDAC register.
$R_{A B}$ is the end-to-end resistance.
$R_{W}$ is the wiper resistance contributed by the on resistance of the internal switch.

In summary, if $R_{A B}$ is $10 \mathrm{k} \Omega$ and the $A$ terminal is open circuited, the output resistance, $\mathrm{R}_{\mathrm{wB}}$, is set according to the RDAC latch codes, as listed in Table 8.

Table 8. Codes and Corresponding RWB Resistance

| (Dec) | $R_{\text {WB }}(\Omega)$ | Output State |
| :--- | :--- | :--- |
| 255 | 10,281 | Full scale $\left(R_{\text {AB }}-1\right.$ LSB $\left.+2 \times R_{W}\right)$ |
| 128 | 5320 | Midscale |
| 1 | 359 | 1 LSB |
| 0 | 320 | Zero scale (wiper contact resistance) |

Note that in the zero-scale condition, a finite wiper resistance of $160 \Omega$ is present. Care should be taken to limit the current flow between $W$ and $B$ in this state to a maximum pulse current of no more than 20 mA . Otherwise, degradation or possible destruction of the internal switch contact may occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A also produces a digitally controlled complementary resistance, $R_{\text {WA }}$. When these terminals are used, the B terminal can be opened. Setting the resistance value for $R_{\text {WA }}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is
$R_{W A}(D)=\frac{256-D}{256} \times R_{A B}+2 \times R_{W}$
When $R_{A B}$ is $10 \mathrm{k} \Omega$ and the $B$ terminal is open circuited, the output resistance, $\mathrm{R}_{\text {WA }}$, is set according to the RDAC latch codes, as listed in Table 9 .

Table 9. Codes and Corresponding $R_{W A}$ Resistance

| D(Dec) | $R_{\text {WA }}(\Omega)$ | Output State |
| :--- | :--- | :--- |
| 255 | 359 | Full scale |
| 128 | 5320 | Midscale |
| 1 | 10,281 | 1 LSB |
| 0 | 10,320 | Zero scale |

Typical device-to-device matching is process lot dependent and can vary up to $\pm 30 \%$. Because the resistance element is processed using thin film technology, the change in $R_{A B}$ with temperature has a very low temperature coefficient of $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## PROGRAMMING THE POTENTIOMETER DIVIDER

## Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper to B and at wiper to A , proportional to the input voltage at A to B . Unlike the polarity of $\mathrm{V}_{\mathrm{DD}}$ to GND , which must be positive, voltage across A to $\mathrm{B}, \mathrm{W}$ to A , and W to B can be at either polarity.


Figure 41. Potentiometer Mode Configuration
If ignoring the effect of the wiper resistance for approximation, connecting the A terminal to 5 V and the B terminal to ground produces an output voltage at the wiper to $B$, starting at 0 V up to 1 LSB less than 5 V . Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the 256 positions of the potentiometer divider. The general equation defining the output voltage at $\mathrm{V}_{\mathrm{w}}$ with respect to ground for any valid input voltage applied to Terminal $A$ and Terminal $B$ is
$V_{W}(D)=\frac{D}{256} V_{A}+\frac{256-D}{256} V_{B}$
A more accurate calculation, which includes the effect of wiper resistance, $\mathrm{V}_{\mathrm{W}}$, is
$V_{W}(D)=\frac{R_{W B}(D)}{R_{A B}} V_{A}+\frac{R_{W A}(D)}{R_{A B}} V_{B}$
Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Unlike in the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors, $R_{W A}$ and $R_{W B}$, not on the absolute values. Therefore, the temperature drift reduces to $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

## ESD PROTECTION

All digital inputs, SDA, SCL, ADO, and AD1, are protected with a series input resistor and parallel Zener ESD structures, as shown in Figure 42 and Figure 43.


Figure 42. ESD Protection of Digital Pins


Figure 43. ESD Protection of Resistor Terminals

## THEORY OF OPERATION

## TERMINAL VOLTAGE OPERATING RANGE

The AD5172/AD5173 to GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminal A, Terminal B, and Terminal $W$ that exceed $V_{D D}$ or GND are clamped by the internal forwardbiased diodes (see Figure 44).


Figure 44. Maximum Terminal Voltages Set by $V_{D D}$ and $G N D$

## POWER-UP SEQUENCE

Because the ESD protection diodes limit the voltage compliance at Terminal A, Terminal B, and Terminal W (see Figure 44), it is important to power $V_{D D} / G N D$ before applying voltage to Terminal $A$, Terminal B, and Terminal W. Otherwise, the diode is forward-biased such that $V_{D D}$ is powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is GND, $V_{D D}$, digital inputs, and then $V_{A} V_{B} V_{W}$. The relative order of powering $V_{A}, V_{B}, V_{W}$, and the digital inputs is not important, as long as they are powered after $V_{D D} / G N D$.

## POWER SUPPLY CONSIDERATIONS

To minimize the package pin count, both the one-time programming and normal operating voltage supplies are applied to the same $V_{D D}$ terminal of the device. The AD5172/AD5173 employ fuse link technology that requires 5.6 V to 5.8 V to blow the internal fuses to achieve a given setting, but normal $\mathrm{V}_{\mathrm{DD}}$ can be 2.7 V to 5.5 V . Such dual-voltage requirements need isolation between the supplies if $V_{D D}$ is lower than the required $V_{D D}$ _otp. The fuse programming supply (either an on-board regulator or rack-mount power supply) must be rated at 5.6 V to 5.8 V and must be able to provide a 100 mA transient current for 400 ms for successful one-time programming. When programming is completed, the $V_{D D}$ otp supply must be removed to allow normal operation at 2.7 V to 5.5 V ; the device consumes only microamps of current.


Figure 45. Isolate 5.7 V OTP Supply from 2.7 V Normal Operating Supply

For example, for those who operate their systems at 2.7 V , use of the bidirectional, low threshold, P-channel MOSFETs is recommended for the isolation of the supply. As shown in Figure 45, this assumes that the 2.7 V system voltage is applied first and that the P1 and P2 gates are pulled to ground, thus turning on P1 and then P2. As a result, $V_{D D}$ of the AD5172/AD5173 approaches 2.7 V. When the AD5172/AD5173 setting is found, the factory tester applies the $V_{D D}$ OTp to both the $V_{D D}$ and the MOSFET gates, thus turning P1 and $\overline{\mathrm{P}}$ off. To program the AD5172/AD5173 while the 2.7 V source is protected, execute the OTP command at this time. When the OTP is completed, the tester withdraws the $V_{D D \_o t p, ~ a n d ~}$ the setting of the AD5172/AD5173 is fixed permanently.

The AD5172/AD5173 achieve the OTP function by blowing internal fuses. Always apply the 5.6 V to 5.8 V one-time program voltage requirement at the first fuse programming attempt. Failure to comply with this requirement may lead to changing the fuse structures, rendering programming inoperable.
Care should be taken when SCL and SDA are driven from a low voltage logic controller. Users must ensure that the logic high level is between $0.7 \mathrm{~V} \times \mathrm{V}_{D D}$ and $\mathrm{V}_{D D}+0.5 \mathrm{~V}$.
Poor PCB layout introduces parasitics that can affect fuse programming. Therefore, it is recommended to add a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum capacitor in parallel with a 1 nF ceramic capacitor as close as possible to the VDD pin. The type and value chosen for both capacitors are important. These capacitors work together to provide both fast responsiveness and large supply current handling with minimum supply droop during transients. As a result, these capacitors increase the OTP programming success by not inhibiting the proper energy needed to blow the internal fuses. Additionally, C1 minimizes transient disturbance and low frequency ripple, whereas C 2 reduces high frequency noise during normal operation.


Figure 46. Power Supply Bypassing

## LAYOUT CONSIDERATIONS

In PCB layout, it is a good practice to employ compact, minimum lead length design. The leads to the inputs should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance.

Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce.

## $I^{2} \mathrm{C}$ INTERFACE

## WRITE MODE

Table 10. AD5172 Write Mode

| S | 0 | 1 | 0 | 1 | 1 | 1 | 1 | $\bar{W}$ | A | A0 | SD | T | 0 | OW | X | X | X | A | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Slave address byte |  |  |  |  |  |  |  |  | Instruction byte |  |  |  |  |  |  |  |  |  | Data byte |  |  |  |  |  |  |

Table 11. AD5173 Write Mode


READ MODE
Table 12. AD5172 Read Mode


Table 13. AD5173 Read Mode


## SDA BITS DESCRIPTIONS

Table 14. SDA Bits Descriptions

| Bit | Description |
| :---: | :---: |
| S | Start condition. |
| P | Stop condition. |
| A | Acknowledge. |
| ADO, AD1 | Package pin-programmable address bits. |
| X | Don't care. |
| W | Write. |
| R | Read. |
| A0 | RDAC subaddress select bit. |
| SD | Shutdown connects wiper to B terminal and open circuits the A terminal. It does not change the contents of the wiper register. |
| T | OTP programming bit. Logic 1 programs the wiper permanently. |
| OW | Overwrites the fuse setting and programs the digital potentiometer to a different setting. Upon power-up, the digital potentiometer is preset to either midscale or fuse setting, depending on whether the fuse link was blown. |
| D7, D6, D5, D4, D3, D2, D1, D0 | Data bits. |
| E1, E0 | OTP validation bits. |
|  | $00=$ ready to program. |
|  | $10=$ fatal error. Some fuses not blown. Do not retry. Discard this unit. |
|  | 11 = programmed successfully. No further adjustments are possible. |

## $I^{2} \mathrm{C}$ CONTROLLER PROGRAMMING

## Write Bit Patterns



Figure 47. Writing to the RDAC Register-AD5172
$I^{2} \mathrm{C}$ INTERFACE


Figure 48. Writing to the RDAC Register-AD5173

## Read Bit Patterns



Figure 49. Reading Data from a Previously Selected RDAC Register in Write Mode—AD5172


Figure 50. Reading Data from a Previously Selected RDAC Register in Write Mode—AD5173

## $I^{2} \mathrm{C}$ INTERFACE

## $I^{2} \mathrm{C}$-COMPATIBLE, 2-WIRE SERIAL BUS

This section describes how the 2 -wire, $\mathrm{I}^{2} \mathrm{C}$-compatible serial bus protocol operates.

The master initiates a data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 47 and Figure 48). The following byte is the slave address byte, which consists of the slave address followed by an $R / \bar{W}$ bit (this bit determines whether data is read from or written to the slave device). The AD5172 has a fixed slave address byte, whereas the AD5173 has two configurable address bits, ADO and AD1 (see Figure 47 and Figure 48).

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is called the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the $R / \bar{W}$ bit is high, the master reads from the slave device. If the $R / \bar{W}$ bit is low, the master writes to the slave device.

In write mode, the second byte is the instruction byte. The first bit (MSB) of the instruction byte is the RDAC subaddress select bit. Logic low selects Channel 1; logic high selects Channel 2.

The second MSB, SD, is a shutdown bit. A logic high causes an open circuit at Terminal A while shorting the wiper to Terminal B. This operation yields almost $0 \Omega$ in rheostat mode or 0 V in potentiometer mode. It is important to note that the shutdown operation does not disturb the contents of the register. When brought out of shutdown, the previous setting is applied to the RDAC. In addition, during shutdown, new settings can be programmed. When the part is returned from shutdown, the corresponding VR setting is applied to the RDAC.

The third MSB, T, is the OTP programming bit. A logic high blows the polyfuses and programs the resistor setting permanently. The OTP program time is 400 ms .

The fourth MSB must always be at Logic 0 .
The fifth MSB, OW, is an overwrite bit. When raised to a logic high, OW allows the RDAC setting to be changed even after the internal fuses are blown. However, when OW is returned to Logic 0, the position of the RDAC returns to the setting prior to the overwrite. Because OW is not static, if the device is powered off and on, the RDAC presets to midscale or to the setting at which the fuses were blown, depending on whether the fuses had been permanently set.

The remainder of the bits in the instruction byte are don't cares (see Figure 47 and Figure 48).

After acknowledging the instruction byte, the last byte in write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 3).

In read mode, the data byte follows immediately after the acknowledgment of the slave address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (a slight difference from the write mode, where there are eight data bits followed by an acknowledge bit). Similarly, transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 49 and Figure 50).

Note that the channel of interest is the one that is previously selected in write mode. If users need to read the RDAC values of both channels, they must program the first channel in write mode and then change to read mode to read the first channel value. After that, the user must return to write mode with the second channel selected and read the second channel value in read mode. It is not necessary for users to issue the Frame 3 data byte in write mode for subsequent readback operations. Refer to Figure 49 and Figure 50 for the programming format.

Following the data byte, the validation byte contains two validation bits, E0 and E1 (see Table 7). These bits signify the status of the one-time programming (see Figure 49 and Figure 50).
After all data bits are read or written, the master establishes a stop condition. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the $10^{\text {th }}$ clock pulse to establish a stop condition (see Figure 47 and Figure 48). In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master brings the SDA line low before the $10^{\text {th }}$ clock pulse and then brings the SDA line high to establish a stop condition (see Figure 49 and Figure 50).

A repeated write function provides the user with the flexibility of updating the RDAC output multiple times after addressing and instructing the part only once. For example, after the RDAC has acknowledged its slave address and instruction bytes in write mode, the RDAC output is updated on each successive byte. If different instructions are needed, however, the write/read mode must restart with a new slave address, instruction, and data byte. Similarly, a repeated read function of the RDAC is also allowed.

## Multiple Devices on One Bus (AD5173 Only)

Figure 51 shows four AD5173 devices on the same serial bus. Each has a different slave address because the states of the ADO and AD1 pins are different. This allows each device on the bus to be written to or read from independently. The master device output bus line drivers are open-drain pull-downs in a fully $\mathrm{I}^{2} \mathrm{C}$-compatible interface.
$I^{2} \mathrm{C}$ INTERFACE


Figure 51. Multiple AD5173 Devices on One $I^{2} C$ Bus

## LEVEL SHIFTING FOR DIFFERENT VOLTAGE OPERATION

If the SCL and SDA signals come from a low voltage logic controller and are below the minimum $\mathrm{V}_{\mathrm{H}}$ level ( $0.7 \mathrm{~V} \times \mathrm{V}_{\mathrm{DD}}$ ), level shift the signals for read/write communications between the AD5172/ AD5173 and the controller. Figure 52 shows one of the implemen-
tations. For example, when SDA1 is at $2.5 \mathrm{~V}, \mathrm{M} 1$ turns off, and SDA2 becomes 5 V . When SDA1 is at $0 \mathrm{~V}, \mathrm{M} 1$ turns on, and SDA2 approaches 0 V . As a result, proper level shifting is established. It is best practice for M1 and M2 to be low threshold N-channel power MOSFETs, such as the FDV301N from On Semiconductor.


Figure 52. Level Shifting for Different Voltage Operation

## OUTLINE DIMENSIONS



Figure 53. 10-Lead Mini Small Outline Package [MSOP]
(RM-10)
Dimensions shown in millimeters
Updated: October 12, 2021

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD5172BRMZ10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | DCT |
| AD5172BRMZ100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | DCV |
| AD5172BRMZ100-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | DCV |
| AD5172BRMZ10-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | DCT |
| AD5172BRMZ2.5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | DCR |
| AD5173BRMZ10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | DCL |
| AD5173BRMZ10-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | DCL |
| AD5173BRMZ2.5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Tube, 50 | RM-10 | DCH |
| AD5173BRMZ2.5-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | Reel, 1000 | RM-10 | DCH |

1 Z = RoHS Compliant Part.

## $\mathrm{R}_{\mathrm{AB}}$ OPTIONS

| Model ${ }^{1,2}$ | $R_{A B}(k \Omega)$ Options |
| :--- | :--- |
| AD5172BRMZ10 | 10 |
| AD5172BRMZ100 | 100 |
| AD5172BRMZ100-RL7 | 100 |
| AD5172BRMZ10-RL7 | 10 |
| AD5172BRMZ2.5 | 2.5 |
| AD5173BRMZ10 | 10 |
| AD5173BRMZ10-RL7 | 10 |
| AD5173BRMZ2.5 | 2.5 |
| AD5173BRMZ2.5-RL7 | 2.5 |
| I = RoHS Compliant Part. |  |
| 2 The part has a YWW or \#YWW label and an assembly lot number label on the bottom side of the package. The $Y$ shows the year that the part was made, for example, $Y=$ |  |
| 5 means the part was in 2005. WW shows the work week that the part was made. |  |

## OUTLINE DIMENSIONS

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| EVAL-AD5172SDZ | Evaluation Board |
| 1 Z $=$ RoHS Compliant Part. |  |

${ }^{2} C$ refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
EVAL-AD5172SDZ AD5172BRMZ100 AD5172BRMZ10 AD5172BRMZ2.5 AD5172BRMZ100-RL7 AD5172BRMZ10-RL7


[^0]:    1 Typical specifications represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

