## USB D+/D- Hi-Speed or SBU1/2 Switch with Fault Protection

## Features

- Operating Range: 2.7 V to 5.5 V
- For USB D+/D- Hi-Speed or SBU1/2 signals
- USB Hi-Speed Dual SPDT Switch/MUX
- Reverse blocking back-to-back MOSFETs
- $>1 \mathrm{GHz}-3 \mathrm{db}$ Bandwidth
- Low $6 \Omega$ Switch On-Resistance
- Typical 4.0pF Switch On-Capacitance
- Overvoltage Protection
- Up to +20VDC
- Surge Protection Up to +25 V
- Switch Resistance to ground: $5 \mathrm{M} \Omega$ typ
- FLAG open drain output overvoltage indicator
- EN to disable switch output
- WLCSP34-12 package ( $1.17 \mathrm{~mm} \times 1.57 \mathrm{~mm}$ )
- $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Temperature Range


## Applications

- Smartphones
- USB Type-C
- Mobile Internet Devices
- Tablet Computers
- Peripherals


## Brief Description

The KTU1001A is a Hi-Speed (up to 480Mbps) USB dual SPDT (single-pole/double-throw) switch with overvoltage protection. This device operates over a 2.7 V to 5.5 V input supply range with over voltage fault protection up to 20 V . USB Type-C features high voltage charging where the KTU1001A protects USB data lines from short circuit and surge events that can permanently damage the mobile system. The device features independent control bits for each switch pair and an on/off enable ( $\overline{\mathrm{EN}}$ ) for shutdown mode. Additional features include low switch on resistance and capacitance along with a fault flag (FLAG) to alert the system processor to overvoltage fault events.

Similar in features and performance to KTU1000, the KTU1001A adds reverse blocking MOSFET switch functionality.

The KTU1001A has low power consumption and is available in an ultra-small 12 -Bump $1.17 \mathrm{~mm} \times 1.57 \mathrm{~mm}$ WLCSP package making it an ideal solution for USB interface switching and protection in mobile applications.

## Typical Application



## Pin Descriptions

| Pin \# | Name | Function |
| :---: | :---: | :--- |
| A1 | CB1 | Digital Control Input 1 |
| A2 | COM2 | Common Terminal for I/O Switch 1 (Connect to D+, D-, SBU1 or SBU2) |
| A3 | COM1 | Common Terminal for I/O Switch 2 (Connect to D-, D+, SBU1 or SBU2) |
| A4 | FLAG | Active low fault flag output signal to alert fault event |
| B1 | VCC | Input Supply Voltage input pin |
| B2 | CB2 | Digital Control Input 2 |
| B3 | GND | Ground. Connect this pin to system ground. |
| B4 | EN | Active low enable input. Drive EN to a logic high level to disable the device and <br> place switches to a high impedance state. |
| C1 | NO2 | Normally Open Terminal for USB I/O Switch 2 |
| C2 | NO1 | Normally Open Terminal for USB I/O Switch 1 |
| C3 | NC2 | Normally Closed Terminal for USB I/O Switch 2 |
| C4 | NC1 | Normally Closed Terminal for USB I/O Switch 1 |

WLCSP34-12


## Absolute Maximum Ratings ${ }^{1}$

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)

| Symbol | Description | Value | Units |
| :---: | :--- | :---: | :---: |
| VCC | Input voltage | -0.3 to 8 | V |
| CB1, CB2, EN, FLAG | CB1, CB2, EN, FLAG | -0.3 to 6 | V |
| COM1, COM2 | I/O Voltage $(2.7 \mathrm{~V}<\mathrm{Vcc}<5.5 \mathrm{~V})$ | -1 to 24 | V |
|  | Surge IEC61000-4-5 | 25 |  |
| NO1, NO2, NC1, NC2 | I/O Voltage | -0.7 to 6 | V |
| $\mathrm{~T}_{\mathrm{s}}$ | Storage Temperature Range | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {LEAD }}$ | Maximum Soldering Temperature (at leads, 10 sec) | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {Sw }}$ | Switch I/O Current (Continuous) | 25 | mA |
| $\mathrm{~T}_{\text {s }}$ | Storage Temperature Range | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {LEAD }}$ | Maximum Soldering Temperature (at leads, 10 sec) | 260 | ${ }^{\circ} \mathrm{C}$ |

## Thermal Capabilities

| Symbol | Description | Value | Units |
| :---: | :--- | :---: | :---: |
| $\theta_{\mathrm{JA}}$ | Thermal Resistance - Junction to Ambient $^{2}$ | 74 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Maximum Power Dissipation at $\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}$ | 1697 | mW |

## Ordering Information

| Part Number | Marking | Operating <br> Temperature | Package |
| :---: | :---: | :---: | :---: |
| KTU1001AEVA-TR | LQXXYYZZZZ ${ }^{3}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | WLCSP-12 |

[^0]
## Electrical Characteristics ${ }^{4}$

Unless otherwise noted, the Min and Max specs are applied over the full operation temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, while Typical values are specified at room temperature $\left(25^{\circ} \mathrm{C}\right)$. $\mathrm{Vcc}=2.7 \mathrm{~V}$ to 5.5 V .

| Symbol | Description | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General Operating Conditions |  |  |  |  |  |  |
| $\mathrm{V}_{\text {cc }}$ | Input operating range |  | 2.7 |  | 5.5 | V |
| $\mathrm{V}_{\text {sw }}$ | Analog V ${ }_{10}$ Signal Range | $\mathrm{Vcc}=2.7 \mathrm{~V}$ to 5.5 V | -0.5 |  | $\mathrm{V}_{\mathrm{FP}}$ | V |
| Vuvio | Under Voltage Lockout Threshold |  |  | 2.0 | 2.5 | V |
| $I_{\text {cc }}$ | Supply Current | $\mathrm{V}_{\text {cc }}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {EN }}=\mathrm{V}_{\text {cc }}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{C C}=3.0 \mathrm{~V}, \mathrm{~V}_{C B}=\mathrm{Vcc}, \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | 25 | 35 | $\mu \mathrm{A}$ |
| $V_{\text {FP }}$ | COM Overvoltage Detect Threshold | $\mathrm{V}_{C C}=3.0 \mathrm{~V}$, VIN rising | 4.5 | 4.8 | 5.1 | V |
|  |  | $\mathrm{V}_{\mathrm{Cc}}=3.0 \mathrm{~V}, \mathrm{VIN}$ falling |  | 4.3 |  | V |
| tFP | Fault Protection Response Time | V сом $=1 \mathrm{~V}$ to 10V step, $\mathrm{Vcc}=3.0 \mathrm{~V}$; Figure 1 |  |  | 100 | ns |
| t PPR | Fault Protection Recovery Time | $\mathrm{V}_{\text {com }}=10 \mathrm{~V}$ to 1V step, Vcc $=3.0 \mathrm{~V}$; Figure 1 |  | 26 |  | us |
| Ron | On-Resistance | $\mathrm{V}_{\text {com }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {cc }}$, $\mathrm{ICOM}_{-}=10 \mathrm{~mA}$ |  | 6.0 | 9.0 | $\Omega$ |
| Ronimatch] | On-Resistance Match between channels | $\mathrm{V}_{\text {com }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {cc }}$, $\mathrm{IcOm}_{-}=10 \mathrm{~mA}$ |  |  | 0.3 | $\Omega$ |
| Ron[FLAT] | On-Resistance Flatness | $\mathrm{V}_{\text {com }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {cc }}, \mathrm{I}_{\text {com }}=10 \mathrm{~mA}$ |  |  | 0.45 | $\Omega$ |
| ICom_(OFF) | COM_Off Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{EN}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3.0 \mathrm{~V} \text { or } 0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NC}}=0 \mathrm{~V} \text { or } 3.0 \mathrm{~V} \end{aligned}$ |  | 0.5 | 10 | $\mu \mathrm{A}$ |
| Rcom_(GND) | COM_ Isolation Resistance to GND when switch is on | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3.0 \mathrm{~V} \text { or } 0 \mathrm{~V}, \\ & \mathrm{Ta}=25^{\circ} \mathrm{C} \end{aligned}$ | 4.1 | 5.5 | 6.9 | $\mathrm{M} \Omega$ |
| Inc_(OfF) | NC_Off Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{EN}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3.0 \mathrm{~V} \text { or } 0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NC}}=0 \mathrm{~V} \text { or } 3.0 \mathrm{~V} \end{aligned}$ |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Timing - Figures 2 and 3 |  |  |  |  |  |  |
| ton[WAKEUP] | IC Wake-Up Turn On Time | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CB}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}, \text { Figure } 3 \end{aligned}$ |  | 14 | 30 | $\mu \mathrm{S}$ |
| ton[SW] | SW Transition Turn On Time | $\begin{aligned} & \mathrm{V}_{C C}=3.0 \mathrm{~V}, \mathrm{~V}_{C O M}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CB}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}, \text { Figure } 2 \mathrm{a} \end{aligned}$ |  | 28 | 60 | $\mu \mathrm{S}$ |
| toff[SW] | SW Transition Turn Off Time | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CB}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}} \text {, Figure } 2 \mathrm{a} \\ & \hline \end{aligned}$ |  | 1 |  | $\mu \mathrm{S}$ |
| to | Break-Before-Make Time Delay | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ |  | 28 |  | $\mu \mathrm{S}$ |
| Ссом(OFF) | Off Capacitance | $\mathrm{V}_{\text {COM }}=0.5 \mathrm{~V}$ P-P, DC bias $=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |  | 4.5 |  | pF |
| Ссом(on) | On Capacitance | V COM $=0.5 \mathrm{VP-P}$, DC bias $=0 \mathrm{~V}, \mathrm{f}=240 \mathrm{MHz}$ |  | 4 |  | pF |
| AC Performance |  |  |  |  |  |  |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{s}}=\mathrm{R}_{\mathrm{L}}=50 \Omega$, $\mathrm{V}_{\text {com }}=0 \mathrm{dBm}$ |  | >1 |  | GHz |
| Viso | Off Isolation | $\mathrm{f}=100 \mathrm{kHz}, \mathrm{V}_{\text {com }}=0.5 \mathrm{~V}_{\text {p-p }}, \mathrm{R}_{\mathrm{S}}=\mathrm{R}_{\mathrm{L}}=50 \Omega$ |  | -70 |  | dB |
| $\mathrm{V}_{\text {CT }}$ | Crosstalk | $\mathrm{f}=100 \mathrm{kHz}, \mathrm{V}_{\text {com }}=0.5 \mathrm{~V}$ p-p, $\mathrm{Rs}=\mathrm{RL}=50 \Omega$ |  | -80 |  | dB |
| Logic Input, Enable, CB1, CB2 |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input Logic High |  | 1.2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Logic Low |  |  |  | 0.4 | V |
| ILK_IN | Input Leakage Current | $\overline{\mathrm{EN}}=\mathrm{CB}_{-}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{cc}}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| Fault Flag |  |  |  |  |  |  |
| Vol | $\overline{\text { FLAG Output Voltage Low }}$ | $\mathrm{V}_{\mathrm{IO}}=3.3 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ |  | 0.1 | 0.4 | V |
| ILk_out | FLAG Output Leakage Current | $\mathrm{V}_{10}=3.3 \mathrm{~V}$, $\overline{\mathrm{FLAG}}$ de-asserted | -1 |  | 1 | $\mu \mathrm{A}$ |

[^1]
## Timing Diagrams



Figure 1. Fault Protection Timing Diagram


Figure 2a. USB COM1/2 On - Off Switch Control Timing Diagram


Figure 2b. Switch Timing Test Circuit


Figure 3. IC Wake-Up Timing Diagram

## Enable and Control Input Truth Table

| Control Logic Inputs |  |  | Switch Status |  |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { EN }}$ | CB1 | CB2 | COM1 | COM2 |
| 0 | 0 | 0 | NC1 | NC2 |
| 0 | 0 | 1 | NC1 | NO2 |
| 0 | 1 | 0 | NO1 | NC2 |
| 0 | 1 | 1 | NO1 | NO2 |
| 1 | $X$ | X | OPEN | OPEN |

## Typical Characteristics

$\mathrm{VCC}=3 \mathrm{~V}, \mathrm{Cvcc}_{\mathrm{Vc}}=1 \mu \mathrm{~F}, \mathrm{~T}_{\text {AMB }}=25^{\circ} \mathrm{C}$ unless otherwise specified.

Input Supply Current vs Input Supply Voltage


## Switch On-Resistance vs Input Supply Voltage




Switch On-Resistance vs COM Voltage


## Frequency Response - On Loss



## Frequency Response - Crosstalk



## Typical Characteristics (continued)

$V C C=3 V, C_{V C C}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{AMB}}=25^{\circ} \mathrm{C}$ unless otherwise specified.


COM Input OVP to NC/NO Output Shutdown Fault Flag Reporting Time


Switch On-Time


NO1 to NC1 Switch Break-Before-Make Timing


COM Input OVP to NC/NO Output Recovery Time


Switch Off-Time


20ns/div

## Typical Characteristics (continued)

$V C C=3 V, C v c c=1 \mu \mathrm{~F}, \mathrm{~T}_{\text {AMB }}=25^{\circ} \mathrm{C}$ unless otherwise specified.

IC Turn-On Time From Enable


Eye Diagram USB 2.0 High-Speed


## Functional Block Diagram



Figure 4. Functional Block Diagram

## Functional Description

The KTU1001A is a SPDT analog switch intended for 2:1 MUX operation for USB 2.0 Low (LS), Full (FS), High Speed (HS) and Display Port AUX channel applications. This device is specified to operate over a 2.7 V to 5.5 V input supply range. An active logic low enable pin ( $\overline{\mathrm{EN}}$ ) along with two switch state control pins (CB1 and CB2) provide full control of IC functions. When the device is disabled, the quiescent current consumption drops to less than $1 \mu \mathrm{~A}$. Upon IC enable, supply quiescent current increases to a typical $25 \mu \mathrm{~A}$ to save power in battery powered portable products. The default enable SPDT switch state is normally closed between the COM1/2 pins and the NC1/2 pins unless otherwise programmed via the CB1/2 pins. Refer to the IC control truth table for all programming logic states.

The NC_ and NO_ switch pairs utilize break-before-make switching to assure the COM1/2 inputs are only passed to one switch output pair at any given time. When switch pairs are toggled to the opposite output via the CB1/2 control pins, the on-switch will open with a typical $28 \mu$ s delay before the off-switchs close.
The USB switch inputs COM1 and COM2 are over voltage protected with fixed typical OVP threshold level at 4.8 V regardless of the applied Vcc supply voltage. Should a voltage level greater than the OVP threshold be applied to either COM1 or COM2, the IC will disable the switches to NC_ or NO_ and place them in a high impedance state to protect the device and down steam USB controller from damage. An active-low fault flag output ( $\overline{\mathrm{FLAG}}$ ) is provided to alert the system controller to the fault condition.

## Application Information

## Analog Switch Applications

The KTU1001A is intended for use as a USB 2:1 data mux for USB 2.0 Low, Full and Hi-Speed applications up to 480 Mbps and has an analog bandwidth up to 1 GHz . KTU1001A switches may be used for other AC coupled analog signal switching applications as long as applied signal levels are within the minimum to maximum $\mathrm{V}_{\text {sw }}$ operating limits as defined in the electrical characteristics specification for this device. Due to the high frequency nature of USB and similar data signals, unused switch inputs or output should be terminated with $50 \Omega$ to ground to prevent unwanted signal-line reflections.

## Reverse-Blocking Switches

The switches in the KTU1001A are reverse-blocking, using back-to-back MOSFET switches in each path. When the switches are OFF, current is blocked in both directions from NO1, NO2, NC1, or NC2 to COM1 or COM2. This allows more system flexibility for USB transceivers or other I/O devices connected in the system, it is not necessary to control the state of disabled channels NO1, NO2, NC1, or NC2.

For lower Rdson and capacitance, please refer to KTU1000.

## Input Supply Bypass Capacitor

The KTU1001A may be operated with no additional external components. To maximize Hi-Speed data performance in systems with voltage supply noise or ripple, adding a Vcc input bypass capacitor in the range of $0.1 \mu \mathrm{~F}$ or $1 \mu \mathrm{~F}$ from $\mathrm{V}_{\mathrm{cc}}$ to GND is recommended. Ceramic capacitors with minimum voltage rating of 6.3 V and X5R or X7R dielectric should be used.

## PCB Layout Guidelines

To achieve adequate bandwidth in USB 2.0 Hi -Speed data applications, careful PCB layout is critical for the signal traces to the COM1, COM2, NC1, NC2, NO1, and NO2 pins. The following guidelines are recommended for best system performance:

1. Multi-layer printed circuits boards are recommended for hi-speed data communication applications. Best USB signal quality is realized with 4 layer or greater PCB assemblies. A multilayer board minimizes the board material thickness between the signal trace layer and adjacent ground plane layer, which aids in maintaining consistant trace impedance for high-frequency signals.
2. Input and Output data signals should utilize matched width and length traces and be made as short as possible. As a general guide, USB 2.0 Hi -Speed signals, traces should be equal in lengths, maintain a 6 mil width with 8 mil spacing between traces and have 30 mil or greater isolation to adjacent signal traces.
3. The use of data trace vias should be minimized or ideally avoided altogether as they introduce impedance discontinuities at high frequencies and compromise signal quality.
4. If signal traces require turns or bends, do not use $90^{\circ}$ turns. To maintain good high frequency performance, trace turns should use rounded arcs or bend at $45^{\circ}$ angles at a maximum.
5. All signal traces should be routed directly over ground planes placed on the next PCB layer. To maintain best PCB trace impedance characteristic and minimize electro-magnetic interfearance (EMI), the ground plane layer should have no breaks under the signal trace layer. The ground plane layer should be referenced back to the system power source ground at one single point to avoid stray current paths through the ground plane.

## Packaging Information

## WLCSP34-12 (1.570mm x 1.170mm x 0.620mm)



## Recommended Footprint



* Dimensions are in millimeters.

[^2]
## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:
$\underline{\text { Kinetic Technologies: }}$
KTU1001AEVA-TR


[^0]:    1. Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.
    2. Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.
    3. $X X=$ Date Code, $Y Y=$ Assembly Code, $Z Z Z Z=$ Serial Number.
[^1]:    4. KTU1001A is guaranteed to meet performance specifications over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating temperature range by design, characterization and correlation with statistical process controls.
[^2]:    Kinetic Technologies cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Kinetic Technologies product. No intellectual property or circuit patent licenses are implied. Kinetic Technologies reserves the right to change the circuitry and specifications without notice at any time.

