- Qualified for Automotive Applications
- Wide Analog Input Voltage Range of $\pm 5 \mathrm{~V}$ Max
- Low ON Resistance
$-70 \Omega$ Typical ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ )
- $40 \Omega$ Typical ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=9 \mathrm{~V}$ )
- Low Crosstalk Between Switches
- Fast Switching and Propagation Speeds
- Break-Before-Make Switching


## description/ordering information

This device is a digitally controlled analog switch that utilizes silicon-gate CMOS technology to achieve operating speeds similar to LSTTL, with the low power consumption of standard CMOS integrated circuits.

- Operation Control Voltage $=2 \mathrm{~V}$ to 6 V
- Switch Voltage $=0$ V to 10 V
- High Noise Immunity $\mathrm{N}_{\mathrm{IL}}=30 \%, \mathrm{~N}_{\mathrm{IH}}=30 \%$ of $\mathrm{V}_{\mathrm{Cc}}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$


This analog multiplexer/demultiplexer controls analog voltages that may vary across the voltage supply range (i.e., $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ ). These bidirectional switches allow any analog input to be used as an output and vice versa. The switches have low ON resistance and low OFF leakages. In addition, the device has an enable control (E) that, when high, disables all switches to their OFF state.

ORDERING INFORMATION ${ }^{\dagger}$

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE $\ddagger$ |  | ORDERABLE <br> PART NUMBER | TOP-SIDE <br> MARKING |
| :---: | :--- | :--- | :--- | :--- |
|  | SOIC - M | Tape and reel | CD74HC4051QM96Q1 | HC4051Q |
|  | TSSOP - PW | Tape and reel | CD74HC4051QPWRQ1 | HJ4051Q |

$\dagger$ For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.
$\ddagger$ Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

FUNCTION TABLE

| INPUTS |  |  |  | ON |
| :---: | :---: | :---: | :---: | :---: |
| CHANNEL(S) |  |  |  |  |
| E | $\mathbf{S}_{\mathbf{2}}$ | $\mathrm{S}_{\mathbf{1}}$ | $\mathbf{S}_{\mathbf{0}}$ | CH0 |
| L | L | L | L | A0 |
| L | L | L | H | A1 |
| L | L | H | L | A2 |
| L | L | H | H | A3 |
| L | H | L | L | A4 |
| L | H | L | H | A5 |
| L | H | H | L | A6 |
| L | H | H | H | A7 |
| H | X | X | X | None |

logic diagram (positive logic)


# absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ${ }^{\dagger}$ 

| Supply voltage range, $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\mathrm{EE}}$ (see Note 1) | -0.5 V to 10.5 V |
| :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\text {cc }}$ | -0.5 V to 7 V |
| Supply voltage range, $\mathrm{V}_{\mathrm{EE}}$ | +0.5 V to -7 V |
| Input clamp current, $\mathrm{I}_{\mathbb{K}}\left(\mathrm{V}_{1}<-0.5 \mathrm{~V}\right.$ or $\left.\mathrm{V}_{1}>\mathrm{V}_{C C}+0.5 \mathrm{~V}\right)$ | $\pm 20 \mathrm{~mA}$ |
| Output clamp current, $\mathrm{l}_{\mathrm{OK}}\left(\mathrm{V}_{\mathrm{O}}<\mathrm{V}_{\mathrm{EE}}-0.5 \mathrm{~V}\right.$ or $\left.\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}\right)$ | $\pm 20 \mathrm{~mA}$ |
| Switch current ( $\mathrm{V}_{1}>\mathrm{V}_{\text {EE }}-0.5 \mathrm{~V}$ or $\left.\mathrm{V}_{1}<\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}\right)$ | $\pm 25 \mathrm{~mA}$ |
| Continuous current through $\mathrm{V}_{\text {CC }}$ or GND | $\pm 50 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{EE}}$ current, $\mathrm{I}_{\mathrm{EE}}$ | -20 mA |
| Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 2): M package | $73^{\circ} \mathrm{C} / \mathrm{W}$ |
| PW package | $108^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum junction temperature, $\mathrm{T}_{\mathrm{J}}$ | $150^{\circ} \mathrm{C}$ |
| Lead temperature (during soldering): |  |
| At distance 1/16 $\pm 1 / 32$ inch ( $1,59 \pm 0,79 \mathrm{~mm}$ ) from case for 10 s max | $300^{\circ} \mathrm{C}$ |
| Storage temperature range, $T_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltages referenced to GND unless otherwise specified.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
recommended operating conditions (see Note 3)

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage (see Note 4) |  | 2 | 6 | V |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ (see Figure 1) |  | 2 | 10 | V |
| Supply voltage, (see Note 4 and Figure 2) |  | 0 | -6 | V |
| $\mathrm{V}_{\mathrm{IH}} \quad$ High-level input voltage | $\mathrm{V}_{C C}=2 \mathrm{~V}$ | 1.5 |  | V |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 3.15 |  |  |
|  | $\mathrm{V}_{C C}=6 \mathrm{~V}$ | 4.2 |  |  |
| VIL Low-level input voltage | $\mathrm{V}_{C C}=2 \mathrm{~V}$ |  | 0.5 | V |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 1.35 |  |
|  | $\mathrm{V}_{\text {CC }}=6 \mathrm{~V}$ |  | 1.8 |  |
| Input control voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Analog switch I/O voltage |  | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{t}_{\mathrm{t}} \quad$ Input transition (rise and fall) time | $\mathrm{V}_{C C}=2 \mathrm{~V}$ | 0 | 1000 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 0 | 500 |  |
|  | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ | 0 | 400 |  |
| Operating free-air temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 3. All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
4. In certain applications, the external load resistor current may include both $\mathrm{V}_{\mathrm{CC}}$ and signal-line components. To avoid drawing $\mathrm{V}_{\mathrm{CC}}$ current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.6 V (calculated from $r_{\text {on }}$ values shown in electrical characteristics table). No $\mathrm{V}_{\mathrm{Cc}}$ current flows through $\mathrm{R}_{\mathrm{L}}$ if the switch current flows into the COM OUT/IN A terminal.
recommended operating area as a function of supply voltages


Figure 1


Figure 2
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ \mathrm{TO} 125^{\circ} \mathrm{C} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN |  | TYP | MAX | MIN | MAX |  |
| $r_{\text {on }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}, \\ & \text { See Figure } 8 \end{aligned}$ | $\mathrm{V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{EE}}$ |  | 0 V | 4.5 V |  | 70 | 160 |  | 240 | $\Omega$ |
|  |  |  | 0 V | 6 V |  | 60 | 140 |  | 210 |  |  |
|  |  |  | -4.5 V | 4.5 V |  | 40 | 120 |  | 180 |  |  |
|  |  | $\mathrm{V}_{\text {IS }}=\mathrm{V}_{\text {CC }}$ to $\mathrm{V}_{\mathrm{EE}}$ | 0 V | 4.5 V |  | 90 | 180 |  | 270 |  |  |
|  |  |  | 0 V | 6 V |  | 80 | 160 |  | 240 |  |  |
|  |  |  | -4.5 V | 4.5 V |  | 45 | 130 |  | 195 |  |  |
| $\Delta r_{\text {on }}$ | Between any two channels |  | 0 V | 4.5 V |  | 10 |  |  |  | $\Omega$ |  |
|  |  |  | 0 V | 6 V |  | 8.5 |  |  |  |  |  |
|  |  |  | -4.5 V | 4.5 V |  | 5 |  |  |  |  |  |
| Iz | For switch OFF: <br> When $\mathrm{V}_{\text {IS }}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{EE}}$; <br> When $\mathrm{V}_{\text {IS }}=\mathrm{V}_{\mathrm{EE}}, \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}}$ <br> For switch ON: <br> All applicable combinations of $\mathrm{V}_{\text {IS }}$ and $\mathrm{V}_{\text {OS }}$ voltage levels, $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}$ |  | 0 V | 6 V |  |  | $\pm 0.2$ |  | $\pm 2$ | $\mu \mathrm{A}$ |  |
|  |  |  | -5 V | 5 V |  |  | $\pm 0.4$ |  | $\pm 4$ |  |  |
| ILL | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | 0 V | 6 V |  |  | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |  |
| $I_{\text {cc }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=0, \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | $\begin{aligned} & \text { When } V_{\text {IS }}=V_{E E}, \\ & V_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | 0 V | 6 V |  |  | 8 |  | 160 | $\mu \mathrm{A}$ |  |
|  |  | $\begin{aligned} & \text { When } \mathrm{V}_{\text {IS }}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{~V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{EE}} \end{aligned}$ | -5 V | 5 V |  |  | 16 |  | 320 |  |  |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | LOAD CAPACITANCE | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ & \mathrm{TO} 125^{\circ} \mathrm{C} \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MIN | TYP MAX | MIN MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | IN | OUT | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 5 V |  | 4 |  | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 0 V | 2 V |  | 60 | 90 | ns |
|  |  |  |  |  | 4.5 V |  | 12 | 18 |  |
|  |  |  |  |  | 6 V |  | 10 | 15 |  |
|  |  |  |  | -4.5 V | 4.5 V |  | 8 | 12 |  |
| $t_{\text {en }}$ | ADDRESS SEL or E | OUT | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 5 V |  | 19 |  | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 0 V | 2 V |  | 225 | 340 |  |
|  |  |  |  |  | 4.5 V |  | 45 | 68 |  |
|  |  |  |  |  | 6 V |  | 38 | 57 |  |
|  |  |  |  | -4.5 V | 4.5 V |  | 32 | 48 |  |
| $\mathrm{t}_{\text {dis }}$ | ADDRESS SEL or E | OUT | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 5 V |  | 19 |  | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 0 V | 2 V |  | 225 | 340 |  |
|  |  |  |  |  | 4.5 V |  | 45 | 68 |  |
|  |  |  |  |  | 6 V |  | 38 | 57 |  |
|  |  |  |  | -4.5 V | 4.5 V |  | 32 | 48 |  |
| $\mathrm{Cl}_{1}$ | Control |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  |  | 10 | 10 | pF |

operating characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Input $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

|  | PARAMETER | TYP | UNIT |
| :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance (see Note 5) | 50 | pF |

NOTE 5: $\mathrm{C}_{\mathrm{pd}}$ is used to determine the dynamic power consumption, per package.
$P_{D}=C_{p d} V_{C C}{ }^{2} f_{I}+\Sigma\left(C_{L}+C_{S}\right) V_{C C}{ }^{2} f_{O}$
$\mathrm{f}_{\mathrm{O}}=$ output frequency
$f_{l}=$ input frequency
$C_{L}=$ output load capacitance
$\mathrm{C}_{\mathrm{S}}=$ switch capacitance
$\mathrm{V}_{\mathrm{CC}}=$ supply voltage
analog channel characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{cc}}$ | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Switch input capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {COM }}$ | Common output capacitance |  |  |  | 25 |  | pF |
| $\mathrm{f}_{\text {max }}$ | Minimum switch frequency response at -3 dB | See Figure 3 and Figure 9, and Notes 6 and 7 | -2.25 V | 2.25 V | 145 |  | MHz |
|  |  |  | -4.5 V | 4.5 V | 180 |  |  |
|  | Sine-wave distortion | See Figure 4 | -2.25 V | 2.25 V | 0.035 |  | \% |
|  |  |  | -4.5 V | 4.5 V | 0.018 |  |  |
|  | E or ADDRESS SEL to switch feed-through noise | See Figure 5, and Notes 7 and 8 | -2.25 V | 2.25 V | (TBD) |  | mV |
|  |  |  | -4.5 V | 4.5 V | (TBD) |  |  |
|  | Switch OFF signal feed through | See Figure 6 and Figure 10, and Notes 7 and 8 | -2.25 V | 2.25 V | -73 |  | dB |
|  |  |  | -4.5 V | 4.5 V | -75 |  |  |

NOTES: 6. Adjust input voltage to obtain 0 dBm at $\mathrm{V}_{\mathrm{OS}}$ for $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$.
7. $\mathrm{V}_{\mathrm{IS}}$ is centered at $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right) / 2$.
8. Adjust input for 0 dBm .

PARAMETER MEASUREMENT INFORMATION


Figure 3. Frequency-Response Test Circuit


Figure 4. Sine-Wave Distortion Test Circuit

## PARAMETER MEASUREMENT INFORMATION



Figure 5. Control to Switch Feedthrough Noise Test Circuit


Figure 6. Switch OFF Signal Feedthrough Test Circuit

## PARAMETER MEASUREMENT INFORMATION



| PARAMETER |  | S1 | S2 |
| :--- | :---: | :---: | :---: |
| $\mathbf{t}_{\text {en }}$ | $\mathrm{t}_{\text {PZH }}$ | Open | Closed |
|  | $\mathrm{t}_{\text {PZL }}$ | Closed | Open |
| $\mathrm{t}_{\text {dis }}$ | $\mathrm{t}_{\text {PHZ }}$ | Open | Closed |
|  | $\mathrm{t}_{\text {PLZ }}$ | Closed | Open |
| $\mathrm{t}_{\mathrm{pd}}$ |  |  |  |
|  |  | Open | Open |

LOAD CIRCUIT


NOTES: A. $C_{L}$ includes probe and test-fixture capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}}=6 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$.
D. For clock inputs, $f_{\max }$ is measured with the input duty cycle at $50 \%$.
E. The outputs are measured one at a time with one input transition per measurement.
F. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
G. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{e n}$.
H. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{\text {pd }}$.

Figure 7. Load Circuit and Voltage Waveforms

## TYPICAL CHARACTERISTICS



Figure 8. Typical ON Resistance vs Input Signal Voltage


Figure 9. Channel ON Bandwidth


Figure 10. Channel OFF Feedthrough

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CD74HC4051QM96G4Q1 | ACTIVE | SOIC | D | 16 | 2500 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4051Q | Samples |
| CD74HC4051QM96Q1 | ACTIVE | SOIC | D | 16 | 2500 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4051Q | Samples |
| CD74HC4051QPWRG4Q1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HJ4051Q | Samples |
| CD74HC4051QPWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HJ4051Q | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD74HC4051-Q1 :

- Catalog: CD74HC4051
- Enhanced Product: CD74HC4051-EP
- Military: CD54HC4051

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications


## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CD74HC4051QPWRG4Q <br> 1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| CD74HC4051QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CD74HC4051QPWRG4Q1 | TSSOP | PW | 16 | 2000 | 853.0 | 449.0 | 35.0 |
| CD74HC4051QPWRQ1 | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 |

D (R-PDSO-G16)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $0.006(0,15)$ each side.
D Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side.
E. Reference JEDEC MS-012 variation AC.


NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

