## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SYSTEM FEATURES

Dual enhanced SHARC+ high performance floating-point cores
Up to 500 MHz per SHARC+ core
Up to 5 Mb ( 640 kB ) Level 1 (L1) SRAM memory per core with parity (optional ability to configure as cache)
32-bit, 40-bit, and 64-bit floating-point support
32-bit fixed point
Byte, short-word, word, long-word addressed
ARM Cortex-A5 core
500 MHz/800 DMIPS with NEON/VFPv4-D16/Jazelle
32 kB L1 instruction cache/32 kB L1 data cache
256 kB Level 2 (L2) cache with parity
Powerful DMA system
On-chip memory protection
Integrated safety features
$19 \mathrm{~mm} \times 19 \mathrm{~mm}$ 349/529 BGA ( 0.8 pitch), RoHS compliant Low system power across automotive temperature range

MEMORY
Large on-chip L2 SRAM with ECC protection, up to $\mathbf{2 5 6}$ kB On-chip L2 ROM ( 512 kB )
Two Level 3 (L3) interfaces optimized for low system power, providing a 16-bit interface to DDR3 (supporting 1.5 V capable DDR3L devices), DDR2, or LPDDR1 SDRAM devices

## ADDITIONAL FEATURES

Security and Protection
Cryptographic hardware accelerators
Fast secure boot with IP protection
Support for ARM TrustZone
Accelerators
High performance pipelined FFT/IFFT engine
FIR, IIR, HAE, SINC offload engines


Figure 1. Processor Block Diagram

SHARC, SHARC+, and the SHARC logo are registered trademarks of Analog Devices, Inc.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## TABLE OF CONTENTS

System Features ..... 1
Memory ..... 1
Additional Features ..... 1
Table Of Contents ..... 2
Revision History ..... 3
General Description ..... 4
ARM Cortex-A5 Processor ..... 6
SHARC Processor ..... 7
SHARC+ Core Architecture ..... 9
System Infrastructure ..... 11
System Memory Map ..... 12
Security Features ..... 15
Safety Features ..... 15
Processor Peripherals ..... 16
System Acceleration ..... 21
System Design ..... 21
System Debug ..... 24
Development Tools ..... 24
Additional Information ..... 25
Related Signal Chains ..... 25
Security Features Disclaimer ..... 25
ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions ..... 26
349-Ball CSP_BGA Signal Descriptions ..... 31
GPIO Multiplexing for the 349-Ball CSP_BGA Package ..... 40
529-Ball CSP_BGA Signal Descriptions ..... 43
GPIO Multiplexing for the 529-Ball CSP_BGA Package ..... 55
ADSP-SC58x/ADSP-2158x Designer Quick Reference ..... 58
Specifications ..... 80
Operating Conditions ..... 80
Electrical Characteristics ..... 84
HADC ..... 88
TMU ..... 88
Absolute Maximum Ratings ..... 89
ESD Caution ..... 89
Package Information ..... 89
Timing Specifications ..... 90
Output Drive Currents ..... 154
Test Conditions ..... 156
Environmental Conditions ..... 158
ADSP-SC58x/ADSP-2158x 349-Ball BGA Ball Assignments ..... 159
Numerical by Ball Number ..... 159
Alphabetical by Pin Name ..... 161
Configuration of the 349-Ball CSP_BGA ..... 163
ADSP-SC58x/ADSP-2158x 529-Ball BGA Ball Assignments ..... 164
Numerical by Ball Number ..... 164
Alphabetical by Pin Name ..... 167
Configuration of the 529-Ball CSP_BGA ..... 170
Outline Dimensions ..... 171
Surface-Mount Design ..... 172
Planned Automotive Production Products ..... 173
Ordering Guide ..... 174

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## REVISION HISTORY

7/2017-Rev. 0 to Rev. AChanges to Processor Block Diagram1
Changes to Table 2 and Table 3 in General Description ..... 4
Changes to ARM Cortex-A5 Processor Block Diagram ..... 6
Changes to ADSP-SC58x/ADSP-2158x Memory Map ..... 9
Change to Power Supplies ..... 23
Change to Table 10 in Power Management ..... 24
Change to DMC_VREF Description, Table 11 in ADSP- SC58x/ADSP-2158x Detailed Signal Descriptions ..... 26
Change to VDD_HADC Signal Description, Table 12 in 349-Ball CSP_BGA Signal Descriptions ..... 31
Change to VDD_HADC Signal Description, Table 19 in 529-Ball CSP_BGA Signal Descriptions ..... 43
Changes to HADC0_VREFN, HADC0_VREFP, andVDD_HADC Signal Description and Notes, Table 27 inADSP-SC58x/ADSP-2158x Designer Quick Reference ..... 58
Change to PC_10 Driver Type, Table 27 in
ADSP-SC58x/ADSP-2158x Designer Quick Reference ..... 58
Changes to Operating Conditions ..... 80
Changes to Table 29 and Table 30 in Clock Related Operating Conditions ..... 82
Changes to Electrical Characteristics ..... 84
Changes to Table 31, Table 34, and Table 35 in Total InternalPower Dissipation86
Added Table 41 in TMU ..... 88
Changes to Table 42 in Absolute Maximum Ratings ..... 89
Added Table 47 and Figure 13 in SMC Read Cycle Timing With Reference to SYS_CLKOUT ..... 93
Added Table 51 and Figure 17 in SMC Write Cycle Timing With Reference to SYS_CLKOUT ..... 97
Change to $\mathrm{t}_{\mathrm{QH}}$ Parameter, Table 55 in DDR2 SDRAM Read Cycle Timing ..... 100
Change to t $_{\mathrm{DQSQ}}$ Parameter, Table 61 in DDR3 SDRAM Read Cycle Timing ..... 106
Changed Timing Requirement Parameter Heading to Switching Characteristics Heading, Table 84 in DAIx Pin to DAIx Pin Direct Routing (DAI0 Block and DAI1 Block) ..... 134
Added Table 87 and Figure 58 in PWM - Medium Precision (MP) Mode Timing ..... 136
Changes to Table 88, Table 89, Figure 59, and Figure 62 in PWM - Heightened Precision (HP) Mode Timing ..... 136
Added Figure 60 and Figure 61 in PWM - Heightened Preci- sion (HP) Mode Timing ..... 136
Changes to Planned Automotive Production Products ..... 173
Changes to Ordering Guide ..... 174

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## GENERAL DESCRIPTION

The ADSP-SC58x/ADSP-2158x processors are members of the SHARC ${ }^{\circledR}$ family of products. The ADSP-SC58x processor is based on the SHARC+ dual core and the ARM ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-A5 core. The ADSP-SC58x/ADSP-2158x SHARC processors are members of the SIMD SHARC family of digital signal processors (DSPs) that feature Analog Devices Super Harvard Architecture. These 32-bit/40-bit/64-bit floating-point processors are optimized for high performance audio/floating-point applications with large on-chip static random-access memory (SRAM), multiple internal buses that eliminate input/output (I/O) bottlenecks, and innovative digital audio interfaces (DAI). New additions to the SHARC+ core include cache enhancements and branch prediction, while maintaining instruction set compatibility to previous SHARC products.
By integrating a set of industry leading system peripherals and memory (see Table 1, Table 2, and Table 3), the ARM CortexA5 and SHARC processor is the platform of choice for applications that require programmability similar to RISC (reduced instruction set computing), multimedia support, and leading edge signal processing in one integrated package. These applications span a wide array of markets, including automotive, pro audio, and industrial-based applications that require high float-ing-point performance.
Table 2 provides comparison information for features that vary across the standard processors. (N/A in the table means not applicable.)
Table 3 provides comparison information for features that vary across the automotive processors. (N/A in the table means not applicable.)

Table 1. Common Product Features

| Product Features | ADSP-SC58x/ADSP-2158x |
| :---: | :---: |
| DAI (includes SRU) | 2 |
| Full SPORTs | 4 per DAI |
| S/PDIF receive/transmit | 1 per DAI |
| ASRCs | 4 pair per DAI |
| PCGs | 2 per DAI |
| $1^{2} \mathrm{C}$ (TWI) | 3 |
| Quad-data bit SPI | 1 |
| Dual-data bit SPI | 2 |
| CAN2.0 | 2 |
| UARTs | 3 |
| Link ports | 2 |
| Enhanced PPI | 1 |
| GP timer ${ }^{1}$ | 8 |
| GP counter | 1 |
| Enhanced PWMs ${ }^{2}$ | 3 |
| Watchdog timers | 2 |
| ADC control module | Yes |
| Static memory controller | Yes |
| Hardware accelerators |  |
| High performance FFT/IFFT | Yes |
| FIR/IIR | Yes |
| Harmonic analysis engine | Yes |
| SINC filter | Yes |
| Security cryptographic engine | Yes |
| Multichannel 12-bit ADC | 8-channel |
| ${ }^{1}$ Eight timers are available in the 529 -BGA package only. The 349 -BGA package does not include Timer 6 and 7 . <br> ${ }^{2}$ On the 349-BGA package, the PWM2_AH/AL and PWM2_BH/BL signals are not available. The PWM2_CH/CL and PWM2_DH/DL signals, however, are available and can be used in conjunction with PWM2_TRIP0 and PWM2_SYNC signals. |  |
|  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 2. Comparison of ADSP-SC58x/ADSP-2158x Processor Features

| Processor Feature | $\begin{aligned} & \hline \text { ADSP- } \\ & \text { SC582 } \end{aligned}$ | $\begin{aligned} & \text { ADSP- } \\ & \text { SC583 } \end{aligned}$ | $\begin{aligned} & \hline \text { ADSP- } \\ & \text { SC584 } \end{aligned}$ | $\begin{aligned} & \text { ADSP- } \\ & \text { SC587 } \end{aligned}$ | $\begin{aligned} & \hline \text { ADSP- } \\ & \text { SC589 } \end{aligned}$ | $\begin{aligned} & \hline \text { ADSP- } \\ & 21583 \end{aligned}$ | $\begin{aligned} & \hline \text { ADSP- } \\ & 21584 \end{aligned}$ | $\begin{aligned} & \hline \text { ADSP- } \\ & 21587 \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARM Cortex-A5 (MHz, Max) | 500 | 500 | 500 | 500 | 500 | N/A | N/A | N/A |
| ARM Core L1 Cache (I, D kB) | 32, 32 | 32, 32 | 32, 32 | 32, 32 | 32, 32 | N/A | N/A | N/A |
| ARM Core L2 Cache (kB) | 256 | 256 | 256 | 256 | 256 | N/A | N/A | N/A |
| SHARC+ Core1 (MHz, Max) | 500 | 500 | 500 | 500 | 500 | 500 | 500 | 500 |
| SHARC+ Core2 (MHz, Max) | N/A | 500 | 500 | 500 | 500 | 500 | 500 | 500 |
| SHARC L1 SRAM (kB) | 640 | 384 | 640 | 640 | 640 | 384 | 640 | 640 |
| L2 SRAM (Shared) (kB) | 256 | 256 | 256 | 256 | 256 | 256 | 256 | 256 |
| ¢ L2 ROM (Shared) (kB) | 512 | 512 | 512 | 512 | 512 | 512 | 512 | 512 |
| $\star \stackrel{\text { DDR3/DDR2/LPDDR1 }}{ } \begin{aligned} & \text { Controller (16-bit) }\end{aligned}$ | 1 | 1 | 1 | 2 | 2 | 1 | 1 | 2 |
| USB 2.0 HS + PHY (Host/Device/OTG) | 1 | 1 | 1 | 1 | 1 | N/A | N/A | N/A |
| USB 2.0 HS + PHY (Host/Device) | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A |
| 10/100 Std EMAC | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A |
| 10/100/1000 /AVB EMAC + Timer IEEE 1588 | 1 | 1 | 1 | 1 | 1 | N/A | N/A | N/A |
| SDIO/eMMC | N/A | N/A | N/A | 1 | 1 | N/A | N/A | N/A |
| PCle 2.0 (1 Lane) | N/A | N/A | N/A | N/A | 1 | N/A | N/A | N/A |
| RTC | N/A | N/A | N/A | 1 | 1 | N/A | N/A | 1 |
| GPIO Ports | Port A to E | Port A to E | Port A to E | Port A to G | Port A to G | Port A to E | Port A to E | Port A to G |
| GPIO + DAI Pins | $80+28$ | $80+28$ | $80+28$ | $102+40$ | $102+40$ | $80+28$ | $80+28$ | $102+40$ |
| $19 \mathrm{~mm} \times 19 \mathrm{~mm}$ Package Options | 349-BGA | 349-BGA | 349-BGA | 529-BGA | 529-BGA | 349-BGA | 349-BGA | 529-BGA |

Table 3. Comparison of ADSP-SC58x/ADSP-2158x Processor Features for Automotive

| Processor Feature | ADSP-SC582W | ADSP-SC583W | ADSP-SC584W | ADSP-SC587W | ADSP-21583W | ADSP-21584W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARM Cortex-A5 (MHz, Max) | 500 | 500 | 500 | 500 | N/A | N/A |
| ARM Core L1 Cache (I, D kB) | 32, 32 | 32,32 | 32, 32 | 32,32 | N/A | N/A |
| ARM Core L2 Cache (kB) | 256 | 256 | 256 | 256 | N/A | N/A |
| SHARC+ Core1 (MHz, Max) | 500 | 500 | 500 | 500 | 500 | 500 |
| SHARC+ Core2 (MHz, Max) | N/A | 500 | 500 | 500 | 500 | 500 |
| SHARC L1 SRAM (kB) | 640 | 384 | 640 | 640 | 384 | 640 |
| $>$ L2 SRAM (Shared) (kB) | 256 | 256 | 256 | 256 | 256 | 256 |
| ¢ ¢ ${ }_{\text {c }}^{\text {¢ }}$ L2 ROM (Shared) (kB) | 512 | 512 | 512 | 512 | 512 | 512 |
|  | 1 | 1 | 1 | 2 | 1 | 1 |
| USB 2.0 HS + PHY (Host/Device/OTG) | 1 | 1 | 1 | 1 | N/A | N/A |
| USB 2.0 HS + PHY (Host/Device) | N/A | N/A | N/A | 1 | N/A | N/A |
| 10/100 Std EMAC | N/A | N/A | N/A | 1 | N/A | N/A |
| 10/100/1000/AVB EMAC + Timer IEEE 1588 | 1 | 1 | 1 | 1 | N/A | N/A |
| SDIO/eMMC | N/A | N/A | N/A | 1 | N/A | N/A |
| PCle 2.0 (1 Lane) | N/A | N/A | N/A | N/A | N/A | N/A |
| MLB 3-Pin/6-Pin | 1 | 1 | 1 | 1 | 1 | 1 |
| RTC | N/A | N/A | N/A | 1 | N/A | N/A |
| GPIO Ports | Port A to E | Port A to E | Port A to E | Port A to G | Port A to E | Port A to E |
| GPIO + DAI Pins | $80+28$ | $80+28$ | $80+28$ | $102+40$ | $80+28$ | $80+28$ |
| $19 \mathrm{~mm} \times 19 \mathrm{~mm}$ Package Options | 349-BGA | 349-BGA | 349-BGA | 529-BGA | 349-BGA | 349-BGA |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ARM CORTEX-A5 PROCESSOR

The ARM Cortex-A5 processor (see Figure 2) is a high performance processor with the following features:

- Instruction cache unit ( 32 Kb ) and data L 1 cache unit ( 32 Kb )
- In order pipeline with dynamic branch prediction
- ARM, Thumb, and ThumbEE instruction set support
- ARM TrustZone ${ }^{\circledR}$ security extensions
- Harvard L1 memory system with a memory management unit (MMU)
- ARM v7 debug architecture
- Trace support through an embedded trace macrocell (ETM) interface
- Extension-vector floating-point unit (IEEE 754) with trapless execution
- Extension-media processing engine (MPE) with NEON ${ }^{\mathbb{T M}}$ technology
- Extension-Jazelle hardware acceleration


Figure 2. ARM Cortex-A5 Processor Block Diagram

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Generic Interrupt Controller (GIC), PL390 (ADSP-SC58x Only)

The generic interrupt controller (GIC) is a centralized resource for supporting and managing interrupts. The GIC splits into the distributor block (GICPORT0) and the CPU interface block (GICPORT1).

## Generic Interrupt Controller Port0 (GICPORT0)

The GICPORT0 distributor block performs interrupt prioritization and distribution to the GICPORT1 blocks that connect to the processors in the system. It centralizes all interrupt sources, determines the priority of each interrupt, and forwards the interrupt with the highest priority to the interface, for priority masking and preemption handling.

## Generic Interrupt Controller Port1 (GICPORT1)

The GICPORT1 CPU interface block performs priority masking and preemption handling for a connected processor in the system. GICPORT1 supports 8 software generated interrupts (SGIs) and 254 shared peripheral interrupts (SPIs).

## L2 Cache Controller, PL310 (ADSP-SC58x Only)

The L2 cache controller, PL310 (see Figure 2), works efficiently with the ARM Cortex-A5 processors that implement system fabric. The cache controller directly interfaces on the data and instruction interface. The internal pipelining of the cache controller is optimized to enable the processors to operate at the same clock frequency. The cache controller supports the following:

- Two read/write 64 -bit slave ports, one connected to the ARM Cortex-A5 instruction and data interfaces, and one connecting the ARM Cortex-A5 and SHARC+ cores for data coherency.
- Two read/write 64 -bit master ports for interfacing with the system fabric.


## SHARC PROCESSOR

Figure 3 shows the SHARC processor integrates a SHARC+ SIMD core, L1 memory crossbar, I/D cache controller, L1 memory blocks, and the master/slave ports. Figure 4 shows the SHARC+ SIMD core block diagram.
The SHARC processor supports a modified Harvard architecture in combination with a hierarchical memory structure. L1 memories typically operate at the full processor speed with little or no latency.


Figure 3. SHARC Processor Block Diagram

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 4. SHARC+ SIMD Core Block Diagram

## L1 Memory

Figure 5 shows the ADSP-SC58x/ADSP-2158x memory map. Each SHARC+ core has a tightly coupled L1 SRAM of up to 5 Mb . Each SHARC+ core can access code and data in a single cycle from this memory space. The ARM Cortex-A5 core can also access this memory space with multicycle accesses.
In the SHARC+ core private address space, both cores have L1 memory.
SHARC+ core memory-mapped register (CMMR) address space is 0 x 00000000 through 0 x 0003 FFFF in normal word (32-bit). Each block can be configured for different combinations of code and data storage. Of the 5 Mb SRAM, up to 1024 Kb can be configured for data memory (DM), program memory (PM), and instruction cache. Each memory block supports single-cycle, independent accesses by the core processor and I/O processor. The memory architecture, in combination with its separate on-chip buses, allows two data transfers from the core and one from the DMA engine in a single cycle. The SRAM of the processor can be configured as a maximum of 160 k words of 32 -bit data, 320 k words of 16 -bit data,
106.7 k words of 48 -bit instructions (or 40 -bit data), or combinations of different word sizes up to 5 Mb . All of the memory can be accessed as 8 -bit, 16 -bit, 32 -bit, 48 -bit, or 64 -bit words. Support of a 16-bit floating-point storage format doubles the amount of data that can be stored on chip.
Conversion between the 32 -bit floating-point and 16-bit float-ing-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers.
Using the DM and PM buses, with each bus dedicated to a memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. The system configuration is flexible, but a typical configuration is $512 \mathrm{~Kb} \mathrm{DM}, 128 \mathrm{~Kb} \mathrm{PM}$, and 128 Kb of instruction cache, with the remaining L1 memory configured as SRAM. Each addressable memory space outside the L1 memory can be accessed either directly or via cache.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

The memory map in Table 4 gives the L1 memory address space and shows multiple L1 memory blocks offering a configurable mix of SRAM and cache.

## L1 Master and Slave Ports

Each SHARC+ core has two master and two slave ports to and from the system fabric. One master port fetches instructions. The second master port drives data to the system world. Both slave ports allow conflict free core/direct memory access (DMA) streams to the individual memory blocks. For slave port addresses, refer to the L1 memory address map in Table 4.

## L1 On-Chip Memory Bandwidth

The internal memory architecture allows programs to have four accesses at the same time to any of the four blocks, assuming no block conflicts. The total bandwidth is realized using both the DMD and PMD buses.

## Instruction and Data Cache

The ADSP-SC58x/ADSP-2158x processors also include a traditional instruction cache (I-cache) and two data caches (D-cache) (PM and DM caches). These caches support one instruction access and two data accesses over the DM and PM buses, per CCLK cycle. The cache controllers automatically manage the configured L1 memory. The system can configure part of the L1 memory for automatic management by the cache controllers. The sizes of these caches are independently configurable from 0 kB to a maximum of 128 kB each. The memory not managed by the cache controllers is directly addressable by the processors. The controllers ensure the data coherence between the two data caches. The caches provide user-controllable features such as full and partial locking, range-bound invalidation, and flushing.

## System Event Controller (SEC) Input

The output of the system event controller (SEC) controller is forwarded to the core event controller (CEC) to respond directly to all unmasked system-based interrupts. The SEC also supports nesting including various SEC interrupt channel arbitration options. For all SEC channels, the processor automatically stacks the arithmetic status (ASTATx and ASTATy) registers and mode (MODE1) register in parallel with the interrupt servicing.

## Core Memory-Mapped Registers (CMMR)

The core memory-mapped registers control the L1 instruction and data cache, BTB, L2 cache, parity error, system control, debug, and monitor functions.

## SHARC+ CORE ARCHITECTURE

The ADSP-SC58x/ADSP-2158x processors are code compatible at the assembly level with the ADSP-2148x, ADSP-2147x, ADSP-2146x, ADSP-2137x, ADSP-2136x, ADSP-2126x, ADSP-2116x and with the first-generation ADSP-2106x SHARC processors.


Figure 5. ADSP-SC58x/ADSP-2158x Memory Map
The ADSP-SC58x/ADSP-2158x processors share architectural features with the ADSP-2126x, ADSP-2136x, ADSP-2137x, ADSP-214xx, and ADSP-2116x SIMD SHARC processors, shown in Figure 4 and detailed in the following sections.

## SIMD Computational Engine

The SHARC+ core contains two computational processing elements that operate as a single-instruction, multiple data (SIMD) engine.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

The processing elements are referred to as PEx and PEy data registers and each contain an arithmetic logic unit (ALU), multiplier, shifter, and register file. PEx is always active and PEy is enabled by setting the PEYEN mode bit in the mode control register (MODE1).
Single instruction multiple data (SIMD) mode allows the processors to execute the same instruction in both processing elements, but each processing element operates on different data. This architecture efficiently executes math intensive DSP algorithms. In addition to all the features of previous generation SHARC cores, the SHARC+ core also provides a new and simpler way to execute an instruction only on the PEy data register. SIMD mode also affects the way data transfers between memory and processing elements because to sustain computational operation in the processing elements requires twice the data bandwidth. Therefore, entering SIMD mode doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values transfer with each memory or register file access.

## Independent, Parallel Computation Units

Within each processing element is a set of pipelined computational units. The computational units consist of a multiplier, arithmetic/logic unit (ALU), and shifter. These units are arranged in parallel, maximizing computational throughput. These computational units support IEEE 32-bit single-precision floating-point, 40-bit extended-precision floating-point, IEEE 64-bit double-precision floating-point, and 32-bit fixed-point data formats.

A multifunction instruction set supports parallel execution of ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements per core.
All processing operations take one cycle to complete. For all floating-point operations, the processor takes two cycles to complete in case of data dependency. Double-precision float-ing-point data take two to six cycles to complete. The processor stalls for the appropriate number of cycles for an interlocked pipeline plus data dependency check.

## Core Timer

Each SHARC+ processor core also has a timer. This extra timer is clocked by the internal processor clock and is typically used as a system tick clock for generating periodic operating system interrupts.

## Data Register File

Each processing element contains a general-purpose data register file. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register register files ( 16 primary, 16 secondary), combined with the enhanced Harvard architecture of the processor, allow unconstrained data flow between computation units and internal memory. The registers in the PEx data register file are referred to as R0-R15 and in the PEy data register file as $\mathrm{S} 0-\mathrm{S} 15$.

## Context Switch

Many of the registers of the processor have secondary registers that can activate during interrupt servicing for a fast context switch. The data, DAG, and multiplier result registers have secondary registers. The primary registers are active at reset, while control bits in MODE1 activate the secondary registers.

## Universal Registers (USTAT)

General-purpose tasks use the universal registers. The four USTAT registers allow easy bit manipulations (set, clear, toggle, test, XOR) for all control and status peripheral registers.
The data bus exchange register (PX) permits data to pass between the 64 -bit PM data bus and the 64 -bit DM data bus or between the 40 -bit register file and the PM or DM data bus. These registers contain hardware to handle the data width difference.

## Data Address Generators With Zero-Overhead Hardware Circular Buffer Support

For indirect addressing and implementing circular data buffers in hardware, the ADSP-SC58x/ADSP-2158x processor uses the two data address generators (DAGs). Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the processors contain sufficient registers to allow the creation of up to 32 circular buffers ( 16 primary register sets and 16 secondary sets). The DAGs automatically handle address pointer wraparound, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location.

## Flexible Instruction Set Architecture (ISA)

The ISA, a 48-bit instruction word, accommodates various parallel operations for concise programming. For example, the processors can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory-all in a single instruction. Additionally, the double-precision floating-point instruction set is an addition to the SHARC+ core.

## Variable Instruction Set Architecture (VISA)

In addition to supporting the standard 48-bit instructions from previous SHARC processors, the SHARC+ core processors support 16-bit and 32-bit opcodes for many instructions, formerly 48 -bit in the ISA. This feature, called variable instruction set architecture (VISA), drops redundant or unused bits within the 48-bit instruction to create more efficient and compact code. The program sequencer supports fetching these 16 -bit and 32 bit instructions from both internal and external memories. VISA is not an operating mode; it is only address dependent (refer to memory map ISA/VISA address spaces in Table 7). Furthermore, it allows jumps between ISA and VISA instruction fetches.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Single-Cycle Fetch of Instructional Four Operands

The ADSP-SC58x/ADSP-2158x processors feature an enhanced Harvard architecture in which the DM bus transfers data and PM bus transfers both instructions and data.
With the separate program memory bus, data memory buses, and on-chip instruction conflict-cache, the processor can simultaneously fetch four operands (two over each data bus) and one instruction from the conflict cache, in a single cycle.

## Core Event Controller (CEC)

The SHARC+ core generates various core interrupts (including arithmetic and circular buffer instruction flow exceptions) and SEC events (debug/monitor and software). The core only responds to unmasked interrupts (enabled in the IMASK register).

## Instruction Conflict-Cache

The processors include a 32-entry instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective-only the instructions that require fetches conflict with the PM bus data accesses cache. This cache allows full speed execution of core, looped operations, such as digital filter multiply accumulates, and fast Fourier transforms (FFT) butterfly processing. The conflict cache serves for on-chip bus conflicts only.

## Branch Target Buffer/Branch Predictor

Implementation of a hardware-based branch predictor (BP) and branch target buffer (BTB) reduce branch delay. The program sequencer supports efficient branching using the BTB for conditional and unconditional instructions.

## Addressing Spaces

In addition to traditionally supported long word, normal word, extended precision word and short word addressing aliases, the processors support byte addressing for the data and instruction accesses. The enhanced ISA/VISA provides new instructions for accessing all sizes of data from byte space as well as converting word addresses to byte and byte to word addresses.

## Additional Features

The enhanced ISA/VISA of the ADSP-SC58x/ADSP-2158x processors also provides a memory barrier instruction for data synchronization, exclusive data access support for multicore data sharing, and exclusive data access to enable multiprocessor programming. To enhance the reliability of the application, L1 data RAMs support parity error detection logic for every byte. Additionally, the processors detect illegal opcodes. Core interrupts flag both errors. Master ports of the core also detect for failed external accesses.

## SYSTEM INFRASTRUCTURE

The following sections describe the system infrastructure of the ADSP-SC58x/ADSP-2158x processors.

## System L2 Memory

A system L2 SRAM memory of $2 \mathrm{Mb}(256 \mathrm{kB})$ and two ROM memories, each $2 \mathrm{Mb}(256 \mathrm{kB})$, are available to both SHARC+ cores, the ARM Cortex-A5 core, and the system DMA channels (see Table 5). All L2 SRAM/ROM blocks are subdivided into eight banks to support concurrent access to the L2 memory ports. Memory accesses to the L2 memory space are multicycle accesses by both the ARM Cortex-A5 and SHARC+ cores.
The memory space is used for various cases including

- ARM Cortex-A5 to SHARC+ core data sharing and intercore communications
- Accelerator and peripheral sources and destination memory to avoid accessing data in the external memory
- A location for DMA descriptors
- Storage for additional data for either the ARM Cortex-A5 or SHARC+ cores to avoid external memory latencies and reduce external memory bandwidth
- Storage for incoming Ethernet traffic to improve performance
- Storage for data coefficient tables cached by the SHARC+ core

See the System Memory Protection Unit (SMPU) section for options in limiting access by specific cores and DMA masters.
The ARM Cortex-A5 core has an L1 instruction and data cache, each of which is 32 kB in size. The core also has an L2 cache controller of 256 kB . When enabling the caches, accesses to all other memory spaces (internal and external) go through the cache.

## SHARC+ Core L1 Memory in Multiprocessor Space

The ARM Cortex-A5 core can access the L1 memory of the SHARC+ core. See Table 6 for the L1 memory address in multiprocessor space. The SHARC+ core can access the L1 memory of the other SHARC+ core in the multiprocessor space.

## One Time Programmable Memory (OTP)

The processors feature 7 Kb of one time programmable (OTP) memory which is memory-map accessible. This memory stores a unique chip identification and supports secure boot and secure operation.

## I/O Memory Space

The static memory controller (SMC) is programmed to control up to two blocks of external memories or memory-mapped devices, with flexible timing parameters. Each block occupies an 8 Kb segment regardless of the size of the device used. Mapped I/Os also include PCIe data and SPI2 memory address space (see Table 7).

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SYSTEM MEMORY MAP

Table 4. L1 Block 0, Block 1, Block 2, and Block 3 SHARC+ Addressing Memory Map (Private Address Space)

| Memory | Long Word (64 Bits) | Extended Precision/ ISA Code (48 Bits) | Normal Word (32 Bits) | Short Word/ VISA Code (16 Bits) | Byte Access (8 Bits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L1 Block 0 SRAM (1.5 Mb) | $\begin{array}{\|l\|} \hline 0 \times 00048000- \\ \text { 0x0004DFFF } \end{array}$ | $\begin{aligned} & \text { 0x00090000- } \\ & 0 \times 00097 F F F \end{aligned}$ | $\begin{aligned} & \text { 0x00090000- } \\ & \text { 0x0009BFFF } \end{aligned}$ | $\begin{aligned} & \text { 0x00120000- } \\ & 0 \times 00137 F F F \end{aligned}$ | $\begin{aligned} & \text { 0x00240000- } \\ & 0 \times 0026 F F F F \end{aligned}$ |
| L1 Block 1 SRAM (1.5 Mb) | $\begin{aligned} & \text { 0x00058000- } \\ & \text { 0x0005DFFF } \end{aligned}$ | $\begin{aligned} & \text { 0x000B0000- } \\ & \text { 0x000B7FFF } \end{aligned}$ | $\begin{aligned} & \text { 0x000B0000- } \\ & \text { 0x000BBFFF } \end{aligned}$ | $\begin{aligned} & \text { 0x00160000- } \\ & 0 \times 00177 F F F \end{aligned}$ | $\begin{aligned} & \text { 0x002C0000- } \\ & \text { 0x002EFFFF } \end{aligned}$ |
| L1 Block 2 SRAM (1 Mb) | $\begin{aligned} & \text { 0x00060000- } \\ & \text { 0x00063FFF } \end{aligned}$ | $\begin{aligned} & 0 \times 000 \mathrm{C} 0000- \\ & 0 \times 000 \mathrm{C} 5554 \end{aligned}$ | $\begin{aligned} & \text { 0x000C0000- } \\ & 0 \times 000 C 7 F F F \end{aligned}$ | $\begin{aligned} & \text { 0x00180000- } \\ & \text { 0x0018FFFF } \end{aligned}$ | $\begin{aligned} & \text { 0x00300000- } \\ & \text { 0x0031FFFF } \end{aligned}$ |
| L1 Block 3 SRAM (1 Mb) | $\begin{aligned} & \text { 0x00070000- } \\ & \text { 0x00073FFF } \end{aligned}$ | $\begin{aligned} & \text { 0x000E0000- } \\ & 0 \times 000 E 5554 \end{aligned}$ | $\begin{aligned} & \text { Ox000E0000- } \\ & \text { 0x000E7FFF } \end{aligned}$ | $\begin{aligned} & \text { 0x001C0000- } \\ & \text { 0x001CFFFF } \end{aligned}$ | $\begin{aligned} & \text { 0x00380000- } \\ & \text { 0x0039FFFF } \end{aligned}$ |

Table 5. L2 Memory Addressing Map

| Memory ${ }^{1}$ | Byte Address Space <br> ARM Cortex-A5 - Data Access <br> and Instruction Fetch <br> SHARC+ - Data Access | Normal Word Address Space for Data Access SHARC+ | Instruction Fetch VISA Address Space SHARC+ | Instruction Fetch ISA <br> Address Space SHARC+ |
| :---: | :---: | :---: | :---: | :---: |
|  | ARM: 0x00000000-0x00007FFF |  |  |  |
| L2 Boot ROM0 ${ }^{2}$ | SHARC+/DMA: 0x20000000-0x20007FFF | 0x08000000-0x08001FFF | 0x00B80000-0x00B83FFF | 0x00580000-0x00581555 |
| L2 RAM (2 Mb) | 0x20080000-0x200BFFFF | 0x08020000-0x0802FFFF | 0x00BA0000-0x00BBFFFF | 0x005A0000-0x005AAAAF |
| L2 Boot ROM1 | 0x20100000-0x20107FFF | 0x08040000-0x08041FFF | 0x00B00000-0x00B03FFF | 0x00500000-0x00501555 |
| L2 ROM1 | 0x20180000-0x201BFFFF | 0x08060000-0x0806FFFF | 0x00B20000-0x00B3FFFF | 0x00520000-0x0052AAAF |
| L2 Boot ROM2 ${ }^{3}$ | 0x20200000-0x20207FFF | 0x08080000-0x08081FFF | 0x00B40000-0x00B43FFF | 0x00540000-0x00541555 |
| L2 ROM2 | 0x20280000-0x202BFFFF | 0x080A0000-0x080AFFFF | 0x00B60000-0x00B7FFFF | 0x00560000-0x0056AAAF |

${ }^{1}$ All L2 RAM/ROM blocks are subdivided into eight banks.
${ }^{2}$ For ADSP-SC58x products, the L2 Boot ROM0 byte address space is $0 \mathrm{x} 00000000-0 \mathrm{x} 0000$ 7FFF.
${ }^{3}$ L2 Boot ROM address for ADSP-2158x products.
Table 6. SHARC+ L1 Memory in Multiprocessor Space

|  |  | Memory Block | Byte Address Space for ARM Cortex-A5 and SHARC+ | Normal Word Address Space for SHARC+ |
| :---: | :---: | :---: | :---: | :---: |
| L1 memory of SHARC1 in multiprocessor space | Address via Slave1 Port | Block 0 | 0x28240000-0x2826FFFF | 0x0A090000-0xA09BFFF |
|  |  | Block 1 | 0x282C0000-0x282EFFFF | 0x0AOB0000-0xAOBBFFF |
|  |  | Block 2 | 0x28300000-0x2831FFFF | 0x0A0C0000-0x0A0C7FFF |
|  |  | Block 3 | 0x28380000-0x2839FFFF | Ox0A0E0000-0x0A0E7FFF |
|  | Address via Slave2 Port | Block 0 | 0x28640000-0x2866FFFF | 0x0A190000-0x0A19BFFF |
|  |  | Block 1 | 0x286C0000-0x286EFFFF | 0x0A1B0000-0x0A1BBFFF |
|  |  | Block 2 | 0x28700000-0x2871FFFF | 0x0A1C0000-0x0A1C7FFF |
|  |  | Block 3 | 0x28780000-0x2879FFFF | 0x0A1E0000-0x0A1E7FFF |
| L1 memory of SHARC2 in multiprocessor space | Address via Slave1 Port | Block 0 | 0x28A40000-0x28A6FFFF | 0x0A290000-0x0A29BFFF |
|  |  | Block 1 | 0x28AC0000-0x28AEFFFF | 0x0A2B0000-0x0A2BBFFF |
|  |  | Block 2 | 0x28B00000-0x28B1FFFF | 0x0A2C0000-0x0A2C7FFF |
|  |  | Block 3 | 0x28B80000-0x28B9FFFF | 0x0A2E0000-0x0A2E7FFF |
|  | Address via Slave2 Port | Block 0 | 0x28E40000-0x28E6FFFF | 0x0A390000-0x0A39BFFF |
|  |  | Block 1 | 0x28EC0000-0x28EEFFFF | 0x0A3B0000-0x0A3BBFFF |
|  |  | Block 2 | 0x28F00000-0x28F1FFFF | 0x0A3C0000-0x0A3C7FFF |
|  |  | Block 3 | 0x28F80000-0x28F9FFFF | 0x0A3E0000-0x0A3E7FFF |

# ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 

Table 7. Memory Map of Mapped I/Os

|  | Byte Address Space <br> ARM Cortex-A5 - Data Access <br> and Instruction Fetch <br> SHARC+ - Data Access | Normal Word Address <br> Space for Data Access SHARC+ | VISA Space |
| :--- | :--- | :--- | :--- | :--- |

Table 8. DMC Memory Map

|  | Byte Address Space <br> ARM Cortex-A5 - Data Access and <br> Instruction Fetch <br> SHARC+ - Data Access | Normal Word Address <br> Space for Data Access SHARC+ | SHARC+ Core Instruction Fetch |  |
| :--- | :--- | :--- | :--- | :--- |
|  | VISA Space | ISA Space |  |  |
| DMC0 (1 GB) | $0 \times 80000000-0 \times B F F F F F F F$ | $0 \times 10000000-0 \times 17 F F F F F F$ | $0 \times 00800000-0 \times 00 A F F F F F$ | $0 \times 00400000-0 \times 004 F F F F F$ |
| DMC1 (1 GB) | 0xC0000000-0xFFFFFFFF | $0 \times 18000000-0 \times 1$ FFFFFFF | $0 \times 00 C 00000-0 \times 00 E F F F F F$ | $0 \times 00600000-0 \times 006 F F F F F$ |

## System Crossbars (SCBs)

The system crossbars (SCBs) are the fundamental building blocks of a switch-fabric style for on-chip system bus interconnection. The SCBs connect system bus masters to system bus slaves, providing concurrent data transfer between multiple bus masters and multiple bus slaves. A hierarchical model-built from multiple SCBs-provides a power and area efficient system interconnection.

The SCBs provide the following features:

- Highly efficient, pipelined bus transfer protocol for sustained throughput
- Full-duplex bus operation for flexibility and reduced latency
- Concurrent bus transfer support to allow multiple bus masters to access bus slaves simultaneously
- Protection model (privileged/secure) support for selective bus interconnect protection


## Direct Memory Access (DMA)

The processors use direct memory access (DMA) to transfer data within memory spaces or between a memory space and a peripheral. The processors can specify data transfer operations and return to normal processing while the fully integrated DMA controller carries out the data transfers independent of processor activity.
DMA transfers can occur between memory and a peripheral or between one memory and another memory. Each memory to memory DMA stream uses two channels: one channel is the source channel and the second is the destination channel.

All DMA channels can transport data to and from all on-chip and off-chip memories. Programs can use two types of DMA transfers: descriptor-based or register-based.
Register-based DMA allows the processors to program DMA control registers directly to initiate a DMA transfer. On completion, the DMA control registers automatically update with original setup values for continuous transfer. Descriptor-based DMA transfers require a set of parameters stored within memory to initiate a DMA sequence. Descriptor-based DMA transfers allow multiple DMA sequences to be chained together. Program a DMA channel to set up and start another DMA transfer automatically after the current sequence completes.

The DMA engine supports the following DMA operations:

- A single linear buffer that stops on completion
- A linear buffer with negative, positive, or zero stride length
- A circular autorefreshing buffer that interrupts when each buffer becomes full
- A similar circular buffer that interrupts on fractional buffers, such as at the halfway point
- The 1D DMA uses a set of identical ping pong buffers defined by a linked ring of two-word descriptor sets, each containing a link pointer and an address
- The 1D DMA uses a linked list of four-word descriptor sets containing a link pointer, an address, a length, and a configuration
- The 2D DMA uses an array of one-word descriptor sets, specifying only the base DMA address
- The 2D DMA uses a linked list of multiword descriptor sets, specifying all configurable parameters


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Memory Direct Memory Access (MDMA)

The processor supports various MDMA operations, including,

- Standard bandwidth MDMA channels with CRC protection (32-bit bus width, runs on SCLK0)
- Enhanced bandwidth MDMA channel (32-bit bus width, runs on SYSCLK)
- Maximum bandwidth MDMA channels (64-bit bus width, run on SYCLK, one channel can be assigned to the FFT accelerator)


## Extended Memory DMA

Extended memory DMA supports various operating modes such as delay line (which allows processor reads and writes to external delay line buffers and to the external memory) with limited core interaction and scatter/gather DMA (writes to and from noncontiguous memory blocks).

## Cyclic Redundant C ode (CRC) Protection

The cyclic redundant codes (CRC) protection modules allow system software to calculate the signature of code, data, or both in memory, the content of memory-mapped registers, or periodic communication message objects. Dedicated hardware circuitry compares the signature with precalculated values and triggers appropriate fault events.
For example, every 100 ms the system software initiates the signature calculation of the entire memory contents and compares these contents with expected, precalculated values. If a mismatch occurs, a fault condition is generated through the processor core or the trigger routing unit.

The CRC is a hardware module based on a CRC32 engine that computes the CRC value of the 32 -bit data-words presented to it. The source channel of the memory to memory DMA (in memory scan mode) provides data. The data can be optionally forwarded to the destination channel (memory transfer mode). The main features of the CRC peripheral are as follows:

- Memory scan mode
- Memory transfer mode
- Data verify mode
- Data fill mode
- User-programmable CRC32 polynomial
- Bit/byte mirroring option (endianness)
- Fault/error interrupt mechanisms
- 1D and 2D fill block to initialize an array with constants
- 32-bit CRC signature of a block of a memory or an MMR block


## Event Handling

The processors provide event handling that supports both nesting and prioritization. Nesting allows multiple event service routines to be active simultaneously. Prioritization ensures that servicing a higher priority event takes precedence over servicing a lower priority event.

The processors provide support for five different types of events:

- An emulation event causes the processors to enter emulation mode, allowing command and control of the processors through the JTAG interface.
- A reset event resets the processors.
- An exceptions event occur synchronously to program flow (in other words, the exception is taken before the instruction is allowed to complete). Conditions triggered on the one side by the SHARC+ core, such as data alignment (SIMD/long word) or compute violations (fixed or floating point), and illegal instructions cause core exceptions. Conditions triggered on the other side by the SEC, such as error correcting codes (ECC)/parity/watchdog/system clock, cause system exceptions.
- An interrupts event occurs asynchronously to program flow. They are caused by input signals, timers, and other peripherals, as well as by an explicit software instruction.


## System Event Controller (SEC)

Both SHARC+ cores feature a system event controller. The SEC features include the following:

- Comprehensive system event source management including interrupt enable, fault enable, priority, core mapping, and source grouping
- A distributed programming model where each system event source control and all status fields are independent of each other
- Determinism where all system events have the same propagation delay and provide unique identification of a specific system event source
- A slave control port that provides access to all SEC registers for configuration, status, and interrupt/fault services
- Global locking that supports a register level protection model to prevent writes to locked registers
- Fault management including fault action configuration, time out, external indication, and system reset


## Trigger Routing Unit (TRU)

The trigger routing unit (TRU) provides system-level sequence control without core intervention. The TRU maps trigger masters (generators of triggers) to trigger slaves (receivers of triggers). Slave endpoints can be configured to respond to triggers in various ways. Common applications enabled by the TRU include,

- Automatically triggering the start of a DMA sequence after a sequence from another DMA channel completes
- Software triggering
- Synchronization of concurrent activities


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SECURITY FEATURES

The following sections describe the security features of the ADSP-SC58x/ADSP-2158x processors.

## ARM TrustZone

The ADSP-SC58x processors provide TrustZone technology that is integrated into the ARM Cortex-A5 processors. The TrustZone technology enables a secure state that is extended throughout the system fabric.

## Cryptographic Hardware Accelerators

The ADSP-SC58x/ADSP-2158x processors support standardsbased hardware accelerated encryption, decryption, authentication, and true random number generation.
Support for the hardware-accelerated cryptographic ciphers includes the following:

- AES in ECB, CBC, ICM, and CTR modes with 128-bit, 192-bit, and 256-bit keys
- DES in ECB and CBC mode with 56-bit key
- 3DES in ECB and CBC mode with 3x 56-bit key
- ARC4 in stateful, stateless mode, up to 128 -bit key

Support for the hardware accelerated hash functions includes the following:

- SHA-1
- SHA-2 with 224-bit and 256-bit digests
- HMAC transforms for SHA-1 and SHA-2
- MD5

Public key accelerator (PKA) is available to offload computation intensive public key cryptography operations.

Both a hardware-based nondeterministic random number generator and pseudorandom number generator are available.
Secure boot is also available with 224-bit elliptic curve digital signatures ensuring integrity and authenticity of the boot stream. Optionally, ensuring confidentiality through AES-128 encryption is available.
Employ secure debug to allow only trusted users to access the system with debug tools.


## System Protection Unit (SPU)

The system protection unit (SPU) guards against accidental or unwanted access to an MMR space of the peripheral by providing a write protection mechanism. The user can choose and configure the protected peripherals as well as configure which of the four system MMR masters (two SHARC+ cores, memory DMA, and CoreSight debug) the peripherals are guarded against.
The SPU is also part of the security infrastructure. Along with providing write protection functionality, the SPU is employed to define which resources in the system are secure or nonsecure and to block access to secure resources from nonsecure masters.

## System Memory Protection Unit (SMPU)

Synonymously, the system memory protection unit (SMPU) provides memory protection against read and/or write transactions to defined regions of memory. There are SMPU units in the ADSP-SC58x/ADSP-2158x processors for each memory space, except for SHARC L1 and SPI direct memory slave.
The SMPU is also part of the security infrastructure. It allows the user to protect against arbitrary read and/or write transactions and allows regions of memory to be defined as secure and prevent nonsecure masters from accessing those memory regions.

## SAFETY FEATURES

The ADSP-SC58x/ADSP-2158x processors are designed to support functional safety applications. While the level of safety is mainly dominated by the system concept, the following primitives are provided by the processors to build a robust safety concept.

## Multiparity Bit Protected SHARC+ Core L1 Memories

In the SHARC+ core L1 memory space, whether SRAM or cache, multiple parity bits protect each word to detect the single event upsets that occur in all RAMs. Parity does not protect the cache tags.

## Error Correcting Codes (ECC) Protected L2 Memories

Error correcting codes (ECC) correct single event upsets. A single error correct-double error detect (SEC-DED) code protects the L2 memory. By default, ECC is enabled, but it can be disabled on a per bank basis. Single-bit errors correct transparently. If enabled, dual-bit errors can issue a system event or fault. ECC protection is fully transparent to the user, even if L2 memory is read or written by 8 -bit or 16-bit entities.

## Cyclic Redundant Code (CRC) Protected Memories

While parity bit and ECC protection mainly protect against random soft errors in L1 and L2 memory cells, the cyclic redundant code (CRC) engines can protect against systematic errors (pointer errors) and static content (instruction code) of L1, L2, and even L3 memories (DDR2, LPDDR). The processors feature two CRC engines that are embedded in the memory to memory DMA controllers.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

CRC checksums can be calculated or compared automatically during memory transfers, or one or multiple memory regions can be continuously scrubbed by a single DMA work unit as per DMA descriptor chain instructions. The CRC engine also protects data loaded during the boot process.

## Signal Watchdogs

The eight general-purpose timers feature modes to monitor offchip signals. The watchdog period mode monitors whether external signals toggle with a period within an expected range. The watchdog width mode monitors whether the pulse widths of external signals are within an expected range. Both modes help to detect undesired toggling or lack of toggling of system level signals.

## System Event Controller (SEC)

Besides system events, the system event controller (SEC) further supports fault management including fault action configuration as timeout, internal indication by system interrupt, or external indication through the SYS_FAULT pin and system reset.

## PROCESSOR PERIPHERALS

The following sections describe the peripherals of the ADSP-SC58x/ADSP-2158x processors.

## Dynamic Memory Controller (DMC)

The 16-bit dynamic memory controller (DMC) interfaces to:

- LPDDR1 (JESD209A) maximum frequency 200 MHz , DDRCLK ( 64 Mb to 2 Gb )
- DDR2 (JESD79-2E) maximum frequency 400 MHz , DDRCLK ( 256 Mb to 4 Gb )
- DDR3 (JESD79-3E) maximum frequency 450 MHz , DDRCLK ( 512 Mb to 8 Gb )
- DDR3L (1.5 V compatible only) maximum frequency 450 MHz , DDRCLK ( 512 Mb to 8 Gb )
See Table 8 for the DMC memory map.


## Digital Audio Interface (DAI)

The processors support two mirrored digital audio interface (DAI) units. Each DAI can connect various peripherals to any of the DAI pins (DAI_PIN20-DAI_PIN01).

The application code makes these connections using the signal routing unit (SRU), shown in Figure 1.
The SRU is a matrix routing unit (or group of multiplexers) that enables the peripherals provided by the DAI to interconnect under software control. This functionality allows easy use of the DAI associated peripherals for a wider variety of applications by using a larger set of algorithms than is possible with nonconfigurable signal paths.
The DAI includes the peripherals described in the following sections (SPORTs, ASRC, S/PDIF, and PCG). DAI Pin Buffers 20 and 19 can change the polarity of the input signals. Most signals of the peripherals belonging to different DAIs cannot be interconnected, with few exceptions.

The DAI_PINx pin buffers may also be used as GPIO pins. DAI input signals allow the triggering of interrupts on the rising edge, the falling edge, or both edges.
See the Digital Audio Interface (DAI) chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for complete information on the use of the DAIs and SRUs.

## Serial Ports (SPORTs)

The processors feature eight synchronous full serial ports. These ports provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. These devices include Analog Devices AD19xx and ADAU19xx family of audio codecs, analog-to-digital converters (ADCs) and digital-to-ana$\log$ converters (DACs). Two data lines, a clock, and frame sync make up the serial ports. The data lines can be programmed to either transmit or receive data and each data line has a dedicated DMA channel.

An individual full SPORT module consists of two independently configurable SPORT halves with identical functionality. Two bidirectional data lines-primary (0) and secondary (1)—are available per SPORT half and are configurable as either transmitters or receivers. Therefore, each SPORT half permits two unidirectional streams into or out of the same SPORT. This bidirectional functionality provides greater flexibility for serial communications. For full-duplex configuration, one half SPORT provides two transmit signals, while the other half SPORT provides the two receive signals. The frame sync and clock are shared.
Serial ports operate in the following six modes:

- Standard DSP serial mode
- Multichannel time division multiplexing (TDM) mode
- $I^{2} S$ mode
- Packed I ${ }^{2}$ S mode
- Left justified mode
- Right justified mode


## Asynchronous Sample Rate Converter (ASRC)

The asynchronous sample rate converter (ASRC) contains eight ASRC blocks. It is the same core in the AD1896 192 kHz stereo asynchronous sample rate converter. The ASRC provides up to 140 dB signal-to-noise ratio (SNR). The ASRC block performs synchronous or asynchronous sample rate conversion across independent stereo channels, without using internal processor resources. The ASRC blocks can also be configured to operate together to convert multichannel audio data without phase mismatches. Finally, the ASRC can clean up audio data from jittery clock sources such as the S/PDIF receiver.

## S/PDIF-Compatible Digital Audio Receiver/Transmitter

The Sony/Philips Digital Interface Format (S/PDIF) is a standard audio data transfer format that allows the transfer of digital audio signals from one device to another without converting them to an analog signal. There are two S/PDIF transmit/receive

# ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 

blocks on the processor. The digital audio interface carries three types of information: audio data, nonaudio data (compressed data), and timing information.
The S/PDIF interface supports one stereo channel or compressed audio streams. The S/PDIF transmitter and receiver are AES3 compliant and support the sample rate from 24 KHz to 192 KHz . The S/PDIF receiver supports professional jitter standards.
The S/PDIF receiver/transmitter has no separate DMA channels. It receives audio data in serial format and converts it into a biphase encoded signal. The serial data input to the receiver/transmitter can be formatted as left justified, $\mathrm{I}^{2} \mathrm{~S}$, or right justified with word widths of $16,18,20$, or 24 bits. The serial data, clock, and frame sync inputs to the S/PDIF receiver/transmitter are routed through the signal routing unit (SRU). They can come from various sources, such as the SPORTs, external pins, and the precision clock generators (PCGs), and are controlled by the SRU control registers.

## Precision Clock Generators (PCG)

The precision clock generators (PCG) consist of four units: units A/B located in the DAIO block, and units C/D located in the DAI1 block. The PCG can generate a pair of signals (clock and frame sync) derived from a clock input signal (CLKIN1-0, SCLK0, or DAI pin buffer). Each unit can also access the opposite DAI unit. All units are identical in functionality and operate independently of each other. The two signals generated by each unit are normally used as a serial bit clock/frame sync pair.

## Enhanced Parallel Peripheral Interface (EPPI)

The processors provide an enhanced parallel peripheral interface (EPPI) that supports data widths up to 24 bits. The EPPI supports direct connection to TFT LCD panels, parallel ADCs and DACs, video encoders and decoders, image sensor modules, and other general-purpose peripherals.
The features supported in the EPPI module include the following:

- Programmable data length of 8 bits, 10 bits, 12 bits, 14 bits, 16 bits, 18 bits, and 24 bits per clock.
- Various framed, nonframed, and general-purpose operating modes. Frame syncs can be generated internally or can be supplied by an external device.
- ITU-656 status word error detection and correction for ITU-656 receive modes and ITU-656 preamble and status word decoding.
- Optional packing and unpacking of data to/from 32 bits from/to 8 bits, 16 bits, and 24 bits. If packing/unpacking is enabled, configure endianness to change the order of packing/unpacking of the bytes/words.
- RGB888 can be converted to RGB666 or RGB565 for transmit modes.
- Various deinterleaving/interleaving modes for receiving/transmitting 4:2:2 YCrCb data.
- Configurable LCD data enable output available on Frame Sync 3.


## Universal Asynchronous Receiver/Transmitter (UART) Ports

The processors provide three full-duplex universal asynchronous receiver/transmitter (UART) ports, fully compatible with PC standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting fullduplex, DMA supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits as well as no parity, even parity, or odd parity.
Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multidrop bus (MDB) systems. A frame is terminated by a configurable number of stop bits.
The UART ports support automatic hardware flow control through the clear to send (CTS) input and request to send (RTS) output with programmable assertion first in, first out (FIFO) levels.
To help support the Local Interconnect Network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable interframe space.

## Serial Peripheral Interface (SPI) Ports

The processors have three industry-standard SPI-compatible ports that allow the processors to communicate with multiple SPI-compatible devices.
The baseline SPI peripheral is a synchronous, four-wire interface consisting of two data pins, one device select pin, and a gated clock pin. The two data pins allow full-duplex operation to other SPI-compatible devices. An extra two (optional) data pins are provided to support quad SPI operation. Enhanced modes of operation, such as flow control, fast mode, and dualI/O mode (DIOM), are also supported. A direct memory access (DMA) mode allows for transferring several words with minimal central processing unit (CPU) interaction.
With a range of configurable options, the SPI ports provide a glueless hardware interface with other SPI-compatible devices in master mode, slave mode, and multimaster environments. The SPI peripheral includes programmable baud rates, clock phase, and clock polarity. The peripheral can operate in a multimaster environment by interfacing with several other devices, acting as either a master device or a slave device. In a multimaster environment, the SPI peripheral uses open-drain outputs to avoid data bus contention. The flow control features enable slow slave devices to interface with fast master devices by providing an SPI ready pin (SPI_RDY) which flexibly controls the transfers.
The baud rate and clock phase/polarities of the SPI port are programmable. The port has integrated DMA channels for both transmit and receive data streams.

## Link Ports (LP)

Two 8-bit wide link ports (LP) can connect to the link ports of other DSPs or peripherals. LP are bidirectional ports that have eight data lines, an acknowledge line, and a clock line.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ADC Control Module (ACM) Interface

The ADC control module (ACM) provides an interface that synchronizes the controls between the processors and an ADC. The analog-to-digital conversions are initiated by the processors, based on external or internal events.

The ACM allows for flexible scheduling of sampling instants and provides precise sampling signals to the ADC.
The ACM synchronizes the ADC conversion process, generating the ADC controls, the ADC conversion start signal, and other signals. The actual data acquisition from the ADC is done by an internal DAI routing of the ACM with the SPORT0 block.

The processors interface directly to many ADCs without any glue logic required.

## 3-Phase Pulse Width Modulator (PWM) Units

The pulse width modulator (PWM) module is a flexible and programmable waveform generator. With minimal CPU intervention, the PWM generates complex waveforms for motor control, pulse coded modulation (PCM), DAC conversions, power switching, and power conversion. The PWM module has four PWM pairs capable of 3-phase PWM generation for source inverters for ac induction and dc brushless motors.

Each of the three 3-phase PWM generation units features the following:

- 16-bit center-based PWM generation unit
- Programmable PWM pulse width
- Single update mode with an option for asymmetric duty
- Programmable dead time and switching frequency
- Programmable dead time per channel
- Twos complement implementation which permits smooth transition to full on and full off states
- Dedicated asynchronous PWM shutdown signal


## Ethernet Media Access Controller (EMAC)

The processor features two ethernet media access controllers (EMACs): 10/100 Ethernet and 10/100/1000/AVB Ethernet with precision time protocol IEEE 1588.
The processors can directly connect to a network through embedded fast EMAC that supports $10-$ BaseT ( $10 \mathrm{Mb} / \mathrm{sec}$ ), $100-$ BaseT $(100 \mathrm{Mb} / \mathrm{sec})$ and $1000-\mathrm{BaseT}(1 \mathrm{~Gb} / \mathrm{sec})$ operations. The $10 / 100$ EMAC peripheral on the processors is fully compliant to the IEEE 802.3-2002 standard. The peripheral provides programmable features designed to minimize supervision, bus use, or message processing by the rest of the processor system.
Some standard features of the EMAC are as follows:

- Support and RMII/RGMII protocols for external PHYs
- Full-duplex and half-duplex modes
- Media access management (in half-duplex operation)
- Flow control
- Station management, including the generation of MDC/MDIO frames for read/write access to PHY registers

Some advanced features of the EMAC are as follows:

- Automatic checksum computation of IP header and IP payload fields of receive frames
- Independent 32-bit descriptor driven receive and transmit DMA channels
- Frame status delivery to memory through DMA, including frame completion semaphores for efficient buffer queue management in software
- Transmit DMA support for separate descriptors for MAC header and payload fields to eliminate buffer copy operations
- Convenient frame alignment modes
- 47 MAC management statistics counters with selectable clear on read behavior and programmable interrupts on half maximum value
- Advanced power management
- Magic packet detection and wakeup frame filtering
- Support for 802.3Q tagged VLAN frames
- Programmable MDC clock rate and preamble suppression


## Audio Video Bridging (AVB) Support

(10/100/1000 EMAC Only)
The 10/100/1000 EMAC supports the following audio video (AVB) features:

- Separate channels or queues for AV data transfer in 100 Mbps and 1000 Mbps modes
- IEEE 802.1-Qav specified credit-based shaper (CBS) algorithm for the additional transmit channels
- Configuring up to two additional channels (Channel 1 and Channel 2) on the transmit and receive paths for AV traffic. Channel 0 is available by default and carries the legacy best effort Ethernet traffic on the transmit side.
- Separate DMA, transmit and receive FIFO for AVB latency class
- Programmable control to route received VLAN tagged non AV packets to channels or queues


## Precision Time Protocol (PTP) IEEE 1588 Support

The IEEE 1588 standard is a precision clock synchronization protocol for networked measurement and control systems. The processors include hardware support for IEEE 1588 with an integrated precision time protocol synchronization engine (PTP_TSYNC).
This engine provides hardware assisted time stamping to improve the accuracy of clock synchronization between PTP nodes. The main features of the engine are as follows:

- Support for both IEEE 1588-2002 and IEEE 1588-2008 protocol standards
- Hardware assisted time stamping capable of up to 12.5 ns resolution
- Lock adjustment


# ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 

- Automatic detection of $\mathrm{IPv4}$ and IPv6 packets, as well as PTP messages
- Multiple input clock sources (SCLK0, RGMII, RMII, RMII clock, and external clock)
- Programmable pulse per second (PPS) output
- Auxiliary snapshot to time stamp external events


## Controller Area Network (CAN)

There are two controller area network (CAN) modules. A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to the capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement.
The CAN controller offers the following features:

- 32 mailboxes (8 receive only, 8 transmit only, 16 configurable for receive or transmit)
- Dedicated acceptance masks for each mailbox
- Additional data filtering on the first two bytes
- Support for both the standard (11-bit) and extended (29bit) identifier (ID) message formats
- Support for remote frames
- Active or passive network support
- Interrupts, including transmit and receive complete, error, and global
An additional crystal is not required to supply the CAN clock because it is derived from a system clock through a programmable divider.


## Timers

The processors include several timers that are described in the following sections.

## General-Purpose (GP) Timers (TIMER)

There is one general-purpose (GP) timer unit, providing eight general-purpose programmable timers. Each timer has an external pin that can be configured either as PWM or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input on the TM_TMR[n] pins, an external TM_CLK input pin, or to the internal SCLK0.
These timer units can be used in conjunction with the UARTs and the CAN controller to measure the width of the pulses in the data stream to provide a software autobaud detect function for the respective serial channels.
The GP timers can generate interrupts to the processor core, providing periodic events for synchronization to either the system clock or to external signals. Timer events can also trigger other peripherals via the TRU (for instance, to signal a fault). Each timer can also be started and/or stopped by any TRU master without core intervention.

## Watchdog Timer (WDT)

Two on-chip software watchdog timers (WDT) can be used by the ARM Cortex-A5 and/or SHARC+ cores. A software watchdog can improve system availability by forcing the processors to a known state, via a general-purpose interrupt, or a fault, if the timer expires before being reset by software.
The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts down to zero from the programmed value, protecting the system from remaining in an unknown state where software that normally resets the timer stops running due to an external noise condition or software error.

## General-Purpose Counters (CNT)

A 32-bit counter (CNT) is provided that can operate in generalpurpose up/down count modes and can sense 2-bit quadrature or binary codes as typically emitted by industrial drives or manual thumbwheels. Count direction is either controlled by a levelsensitive input pin or by two edge detectors.
A third counter input can provide flexible zero marker support and can input the push button signal of thumbwheel devices. All three CNT0 pins have a programmable debouncing circuit.
Internal signals forwarded to a GP timer enable this timer to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmed count values are exceeded.

## PCI Express (PCle)

A PCI express interface (PCIe) is available on some product variants (see Table 2 and Table 3). This single, bidirectional lane can be configured to be either a root complex (RC) or end point (EP) system. The PCIe interface has the following features:

- Designed to be compliant with the PCI Express Base Specification 3.0
- Support for transfers at either 2.5 Gbps (Gen 1) or 5.0 Gbps (Gen 2) in each direction
- Support for $8 \mathrm{~b} / 10 \mathrm{~b}$ encode and decode
- Lane reversal and lane polarity inversion
- Flow control of data in both the transmit and receive directions
- Support for removal of corrupted packets for error detection and recovery
- Maximum transaction payload of 256 bytes


## Housekeeping Analog-to-Digital Converter (HADC)

The housekeeping analog-to-digital converter (HADC) provides a general-purpose, multichannel successive approximation ADC. It supports the following set of features:

- 12-bit ADC core (10-bit accuracy) with built in sample and hold.
- Eight single-ended input channels that can be extended to 15 channels by adding an external channel multiplexer.


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

- Throughput rates up to 1 MSPS.
- Single external reference with analog inputs between 0 V and 3.3 V .
- Selectable ADC clock frequency including the ability to program a prescaler.
- Adaptable conversion type; allows single or continuous conversion with option of autoscan.
- Auto sequencing capability with up to 15 autoconversions in a single session. Each conversion can be programmed to select 1 to 15 input channels.
- 16 data registers (individually addressable) to store conversion values.


## USB 2.0 On the Go (OTG) Dual-Role Device Controller

There are two USB modules + PHY. USB0 supports HS/FS/LS USB 2.0 on the go (OTG) and USB1 supports HS/FS USB 2.0 only and can be programmed to be a host or device.

The USB 2.0 OTG dual-role device controller provides a low cost connectivity solution in industrial applications, as well as consumer mobile devices such as cell phones, digital still cameras, and MP3 players. The USB 2.0 controller allows these devices to transfer data using a point to point USB connection without the need for a PC host. The module can operate in a traditional USB peripheral only mode as well as the host mode presented in the OTG supplement to the USB 2.0 specification.
The USB clock is provided through a dedicated external crystal or crystal oscillator.
The USB OTG dual-role device controller includes a PLL with programmable multipliers to generate the necessary internal clocking frequency for the USB.

## Media Local Bus (MediaLB)

The automotive model has a MediaLB (MLB) slave interface that allows the processors to function as a media local bus device. It includes support for both 3-pin and 6-pin media local bus protocols. The MLB 3-pin configuration supports speeds up to $1024 \times$ FS. The MLB 6 -pin configuration supports speed of $4096 \times$ FS. The MLB also supports up to 63 logical channels with up to 468 bytes of data per MLB frame.
The MLB interface supports MOST25, MOST50, and MOST150 data rates and operates in slave mode only.

## 2-Wire Controller Interface (TWI)

The processors include three 2-wire interface (TWI) modules that provide a simple exchange method of control data between multiple devices. The TWI module is compatible with the widely used $\mathrm{I}^{2} \mathrm{C}$ bus standard. The TWI module offers the capabilities of simultaneous master and slave operation and support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two pins for transferring clock (TWI_SCL) and data (TWI_SDA) and supports the protocol at speeds up to $400 \mathrm{~kb} / \mathrm{sec}$. The TWI interface pins are compatible with 5 V logic levels.

Additionally, the TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices.

## General-Purpose I/O (GPIO)

Each general-purpose port pin can be individually controlled by manipulating the port control, status, and interrupt registers:

- GPIO direction control register specifies the direction of each individual GPIO pin as input or output.
- GPIO control and status registers have a write one to modify mechanism that allows any combination of individual GPIO pins to be modified in a single instruction, without affecting the level of any other GPIO pins.
- GPIO interrupt mask registers allow each individual GPIO pin to function as an interrupt to the processors. GPIO pins defined as inputs can be configured to generate hardware interrupts, while output pins can be triggered by software interrupts.
- GPIO interrupt sensitivity registers specify whether individual pins are level or edge sensitive and specify, if edge sensitive, whether the rising edge or both the rising and falling edges of the signal are significant.


## Pin Interrupts

Every port pin on the processors can request interrupts in either an edge sensitive or a level sensitive manner with programmable polarity. Interrupt functionality is decoupled from GPIO operation. Six system-level interrupt channels (PINT0-PINT5) are reserved for this purpose. Each of these interrupt channels can manage up to 32 interrupt pins. The assignment from pin to interrupt is not performed on a pin by pin basis. Rather, groups of eight pins (half ports) can be flexibly assigned to interrupt channels.
Every pin interrupt channel features a special set of 32-bit mem-ory-mapped registers that enable half-port assignment and interrupt management. This includes masking, identification, and clearing of requests. These registers also enable access to the respective pin states and use of the interrupt latches, regardless of whether the interrupt is masked or not. Most control registers feature multiple MMR address entries to write-one-to-set or write-one-to-clear them individually.

## Mobile Storage Interface (MSI)

The mobile storage interface (MSI) controller acts as the host interface for multimedia cards (MMC), secure digital memory cards (SD), and secure digital input/output cards (SDIO). The MSI controller has the following features:

- Support for a single MMC, SD memory, and SDIO card
- Support for 1-bit and 4-bit SD modes
- Support for 1-bit, 4-bit, and 8-bit MMC modes
- Support for eMMC 4.3 embedded NAND flash devices
- An eleven-signal external interface with clock, command, optional interrupt, and up to eight data lines
- Integrated DMA controller


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

- Card interface clock generation in the clock distribution unit (CDU)
- SDIO interrupt and read wait features


## SYSTEM ACCELERATION

The following sections describe the system acceleration blocks of the ADSP-SC58x/ADSP-2158x processors.

## FFT/IFFT Accelerator

A high performance FFT/IFFT accelerator is available to improve the overall floating-point computation power of the ADSP-SC58x/ADSP-2158x processors.
The following features are available to improve the overall performance of the FFT/IFFT accelerator:

- Support for the IEEE-754/854 single-precision floatingpoint data format.
- Automatic twiddle factor generation to reduce system bandwidth.
- Support for a vector complex multiply for windowing and frequency domain filtering.
- Ability to pipeline the data flow. This allows the accelerator to bring in a new data set while the current data set is processed and the previous data set is sent out to memory. This can provide a significant system level performance improvement.
- Ability to output the result as the magnitude squared of the complex samples.
- Dedicated, high speed DMA controller with 64-bit buses that can read and write data from any memory space.
The FFT/IFFT accelerator can run concurrently with the other accelerators on the processor.


## Finite Impulse Response (FIR) Accelerator

The finite impulse response (FIR) accelerator consists of a 1024 word coefficient memory, a 1024 word deep delay line for the data, and four MAC units. A controller manages the accelerator. The FIR accelerator runs at the peripheral clock frequency. The FIR accelerator can access all memory spaces and can run concurrently with the other accelerators on the processor.

## Infinite Impulse Response (IIR) Accelerator

The infinite impulse response (IIR) accelerator consists of a 1440 word coefficient memory for storage of biquad coefficients, a data memory for storing the intermediate data, and one MAC unit. A controller manages the accelerator. The IIR accelerator runs at the peripheral clock frequency. The IIR accelerator can access all memory spaces and run concurrently with the other accelerators on the processor.

## Harmonic Analysis Engine (HAE)

The harmonic analysis engine (HAE) block receives 8 kHz input samples from two source signals whose frequencies are between 45 Hz and 65 Hz . The HAE processes the input samples and
produces output results. The output results consist of power quality measurements of the fundamental and up to 12 additional harmonics.

## Sinus Cardinalis (SINC) Filter

The sinus cardinalis (SINC) filter module processes four bit streams using a pair of configurable SINC filters for each bit stream. The purpose of the primary SINC filter of each pair is to produce the filtered and decimated output for the pair. The output can decimate any integer rate between 8 and 256 times lower than the input rate. Greater decimation allows greater removal of noise, and, therefore, greater effective number of bits (ENOB).
Optional additional filtering outside the SINC module can further increase ENOB. The primary SINC filter output is accessible through transfer to processor memory, or to another peripheral, via DMA.
Each of the four channels is also provided with a low latency secondary filter with programmable positive and negative overrange detection comparators. These limit detection events can interrupt the core, generate a trigger, or signal a system fault.

## Digital Transmission Content Protection (DTCP)

Contact Analog Devices for more information on DTCP.

## SYSTEM DESIGN

The following sections provide an introduction to system design features and power supply issues.

## Clock Management

The processors provide three operating modes, each with a different performance and power profile. Control of clocking to each of the processor peripherals reduces power consumption. The processors do not support any low power operation modes. Control of clocking to each of the processor peripherals can reduce the power consumption.

## Reset Control Unit (RCU)

Reset is the initial state of the whole processor, or the core, and is the result of a hardware or software triggered event. In this state, all control registers are set to default values and functional units are idle. Exiting a full system reset starts with the core ready to boot.
The reset control unit (RCU) controls how all the functional units enter and exit reset. Differences in functional requirements and clocking constraints define how reset signals are generated. Programs must guarantee that none of the reset functions put the system into an undefined state or causes resources to stall. This is particularly important when the core resets (programs must ensure that there is no pending system activity involving the core when it is reset).
From a system perspective, reset is defined by both the reset target and the reset source.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

The reset target is defined as the following:

- System reset-all functional units except the RCU are set to default states.
- Hardware reset-all functional units are set to default states without exception. History is lost.
- Core only reset - affects the core only. When in reset state, the core is not accessed by any bus master.
The reset source is defined as the following:
- System reset-can be triggered by software (writing to the RCU_CTL register) or by another functional unit such as the dynamic power management (DPM) unit or any of the SEC, TRU, or emulator inputs.
- Hardware reset-the SYS_HWRST input signal asserts active (pulled down).
- Core only reset-affects only the core. The core is not accessed by any bus master when in reset state.
- Trigger request (peripheral).


## Real-Time Clock (RTC)

The real-time clock (RTC) provides a robust set of digital watch features, including current time, stopwatch, and alarm. The RTC is clocked by a 32.768 kHz crystal external to the processor. Connect the RTC0_CLKIN and RTC0_XTAL pins with external components as shown in Figure 6.

The RTC peripheral has dedicated power supply pins so it can remain powered up and clocked even when the remainder of the processor is in a low power state. The RTC provides several programmable interrupt options, including interrupt per second, minute, hour, or day clock ticks; interrupt on programmable stopwatch countdown; or interrupt at a programmed alarm time.


NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS.

Figure 6. External Components for RTC
The 32.768 kHz input clock frequency is divided down to a 1 Hz signal by a prescaler. The counter function of the timer consists of four counters: a 60 second counter, a 60 minute counter, a 24 hour counter, and a 32,768 day counter. When the alarm interrupt is enabled, the alarm function generates an interrupt when the output of the timer matches the programmed value in the alarm control register (RTC_ALARM). There are two alarms: a time of day and a day and time of that day.

The stopwatch function counts down from a programmed value, with 1 sec resolution. When the stopwatch interrupt is enabled and the counter underflows, an interrupt is generated.

## Clock Generation Unit (CGU)

The ADSP-SC58x/ADSP-2158x processors support two independent PLLs. Each PLL is part of a clock generation unit (CGU); see Figure 8. Each CGU can be either driven externally by the same clock source or each can be driven by separate sources. This provides flexibility in determining the internal clocking frequencies for each clock domain.

Frequencies generated by each CGU are derived from a common multiplier with different divider values available for each output.

The CGU generates all on-chip clocks and synchronization signals. Multiplication factors are programmed to define the PLLCLK frequency.

Programmable values divide the PLLCLK frequency to generate the core clock (CCLK), the system clocks, the DDR1/DDR2/ DDR3 clock (DCLK), and the output clock (OCLK). For more information on clocking, see the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference.

Writing to the CGU control registers does not affect the behavior of the PLL immediately. Registers are first programmed with a new value and the PLL logic executes the changes so it transitions smoothly from the current conditions to the new conditions.

## System Crystal Oscillator and USB Crystal Oscillator

The processor can be clocked by an external crystal (see Figure 7), a sine wave input, or a buffered, shaped clock derived from an external clock oscillator. If using an external clock, it should be a TTL-compatible signal and must not be halted, changed, or operated below the specified frequency during normal operation. This signal is connected to the SYS_CLKINx pin and the USB_CLKIN pin of the processor. When using an external clock, the SYS_XTALx pin and the USB_XTAL pin must be left unconnected. Alternatively, because the processor includes an on-chip oscillator circuit, an external crystal can be used.

For fundamental frequency operation, use the circuit shown in Figure 7. A parallel resonant, fundamental frequency, microprocessor grade crystal is connected across the SYS_CLKINx pin and the SYS_XTALx pin. The on-chip resistance between the SYS_CLKINx pin and the SYS_XTALx pin is in the $500 \mathrm{k} \Omega$ range. Further parallel resistors are typically not recommended.
The two capacitors and the series resistor, shown in Figure 7, fine tune phase and amplitude of the sine frequency. The capacitor and resistor values shown in Figure 7 are typical values only. The capacitor values are dependent upon the load capacitance recommendations of the crystal manufacturer and the physical layout of the printed circuit board (PCB). The resistor value depends on the drive level specified by the crystal manufacturer. The user must verify the customized values based on careful investigations on multiple devices over the required temperature range.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



NOTE: VALUES MARKED WITH * MUST BE CUSTOMIZED, DEPENDING ON THE CRYSTAL AND LAYOUT. ANALYZE CAREFULLY. FOR FREQUENCIES ABOVE 33 MHz , THE SUGGESTED CAPACITOR VALUE OF 18 pF MUST BE TREATED AS A MAXIMUM.

Figure 7. External Crystal Connection
A third overtone crystal can be used for frequencies above 25 MHz . The circuit is then modified to ensure crystal operation only at the third overtone by adding a tuned inductor circuit, shown in Figure 7. A design procedure for the third overtone operation is discussed in detail in "Using Third Overtone Crystals with the ADSP-218x DSP" (EE-168). The same recommendations can be used for the USB crystal oscillator.

## Clock Distribution Unit (CDU)

The two CGUs each provide outputs which feed a clock distribution unit (CDU). The clock outputs CLKO0-CLKO9 are connected to various targets. For more information, refer to the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference.

## Power-Up

SYS_XTALx oscillations (SYS_CLKINx) start when power is applied to the VDD_EXT pins. The rising edge of SYS_HWRST starts on-chip PLL locking (PLL lock counter). The deassertion must apply only if all voltage supplies and SYS_CLKINx oscillations are valid (refer to the Power-Up Reset Timing section).

## Clock Out/External Clock

The SYS_CLKOUT output pin has programmable options to output divided-down versions of the on-chip clocks. By default, the SYS_CLKOUT pin drives a buffered version of the SYS_CLKIN0 input. Refer to the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference to change the default mapping of clocks.

## Booting

The processors have several mechanisms for automatically loading internal and external memory after a reset. The boot mode is defined by the SYS_BMODE[n] input pins. There are two categories of boot modes. In master boot mode, the processors actively load data from serial memories. In slave boot modes, the processors receive data from external host devices.
The boot modes are shown in Table 9. These modes are implemented by the SYS_BMODE[n] bits of the reset configuration register and are sampled during power-on resets and software initiated resets.
In the ADSP-SC58x processors, the ARM Cortex-A5 (Core 0) controls the boot process, including loading all internal and external memory. Likewise, in the ADSP-2158x processors, the SHARC+ (Core 1) controls the boot function. The option for secure boot is available on all models.

## Table 9. Boot Modes

| SYS_BMODE[n] Setting | Boot Mode |
| :--- | :--- |
| 000 | No boot |
| 001 | SPI2 master |
| 010 | SPI2 slave |
| 011 | Reserved |
| 100 | Reserved |
| 101 | Reserved |
| 110 | Link0 slave |
| 111 | UART0 slave |

## Thermal Monitoring Unit (TMU)

The thermal monitoring unit (TMU) provides on-chip temperature measurement which is important in applications that require substantial power consumption. The TMU is integrated into the processor die and digital infrastructure using an MMRbased system access to measure the die temperature variations in real-time.

TMU features include the following:

- On-chip temperature sensing
- Programmable over temperature and under temperature limits
- Programmable conversion rate
- Averaging feature available


## Power Supplies

The processors have separate power supply connections for:

- Internal (VDD_INT)
- External (VDD_EXT)
- USB (VDD_USB)
- HADC/TMU (VDD_HADC)
- RTC (VDD_RTC)


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

- DMC (VDD_DMC)
- PCIe (VDD_PCIE, VDD_PCIE_TX and VDD_PCIE_RX)

All power supplies must meet the specifications provided in the Operating Conditions section. All external supply pins must be connected to the same power supply.

## Power Management

As shown in Table 10, the processors support four different power domains, which maximizes flexibility while maintaining compliance with industry standards and conventions. There are no sequencing requirements for the various power domains, but all domains must be powered according to the appropriate specifications (see the Specifications section for processor operating conditions). If the feature or the peripheral is not used, refer to Table 27.)

Table 10. Power Domains

| Power Domain | V $_{\text {DD }}$ Range |
| :--- | :--- |
| All internal logic | $\mathrm{V}_{\text {DD_INT }}$ |
| DDR3/DDR2/LPDDR | $\mathrm{V}_{\text {DD_DMC }}$ |
| USB | $\mathrm{V}_{\text {DD_USB }}$ |
| HADC/TMU | $\mathrm{V}_{\text {DD_HADC }}$ |
| RTC | $\mathrm{V}_{\text {DD_RTC }}$ |
| PCle_TX | $\mathrm{V}_{\text {DD_PCIE_TX }}$ |
| PCle_RX | $\mathrm{V}_{\text {DD_PCIE_RX }}$ |
| PCle | $\mathrm{V}_{\text {DD_PCIE }}$ |
| All other I/O (includes SYS, JTAG, and <br> port pins) | $\mathrm{V}_{\text {DD_EXT }}$ |

The power dissipated by the processors is largely a function of the clock frequency and the square of the operating voltage. For example, reducing the clock frequency by $25 \%$ results in a $25 \%$ reduction in dynamic power dissipation.

## Target Board JTAG Emulator Connector

The Analog Devices DSP tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the processors to monitor and control the target board processor during emulation. The Analog Devices DSP tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor JTAG interface ensures the emulator does not affect target system loading or timing.
For information on JTAG emulator operation, see the appropriate emulator hardware user's guide at SHARC Processors Software and Tools.

## SYSTEM DEBUG

The processors include various features that allow easy system debug. These are described in the following sections.

## System Watchpoint Unit (SWU)

The system watchpoint unit (SWU) is a single module that connects to a single system bus and provides transaction monitoring. One SWU is attached to the bus going to each system slave. The SWU provides ports for all system bus address channel signals. Each SWU contains four match groups of registers with associated hardware. These four SWU match groups operate independently but share common event (for example, interrupt and trigger) outputs.

## Debug Access Port (DAP)

Debug access port (DAP) provides IEEE 1149.1 JTAG interface support through the JTAG debug. The DAP provides an optional instrumentation trace for both the core and system. It provides a trace stream that conforms to MIPI System Trace Protocol version 2 (STPv2).

## DEVELOPMENT TOOLS

Analog Devices supports its processors with a complete line of software and hardware development tools, including an integrated development environment (CrossCore ${ }^{\circledR}$ Embedded Studio), evaluation products, emulators, and a variety of software add-ins.

## Integrated Development Environments (IDEs)

For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers the CrossCore Embedded Studio integrated development environment (IDE).
CrossCore Embedded Studio is based on the Eclipse framework. Supporting most Analog Devices processor families, it is the IDE of choice for processors, including multicore devices. CrossCore Embedded Studio seamlessly integrates available software add-ins to support real-time operating systems, file systems, TCP/IP stacks, USB stacks, algorithmic software modules, and evaluation hardware board support packages. For more information, visit www.analog.com/cces.

## EZ-KIT Lite Evaluation Board

For processor evaluation, Analog Devices provides a wide range of EZ-KIT Lite ${ }^{\circledR}$ evaluation boards. Including the processor and key peripherals, the evaluation board also supports on-chip emulation capabilities and other evaluation and development features. Various EZ-Extenders ${ }^{\circledR}$ are also available, which are daughter cards that deliver additional specialized functionality, including audio and video processing. For more information visit www.analog.com

## EZ-KIT Lite Evaluation Kits

For a cost-effective way to learn more about developing with Analog Devices processors, Analog Devices offer a range of EZKIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT Lite evaluation board, directions for downloading an evaluation version of the available IDE(s), a USB cable, and a power supply The USB controller on the EZ-KIT Lite board connects to the USB port of the user PC, enabling the chosen IDE evaluation suite to emulate the on-board processor in-circuit.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also supports in circuit programming of the on-board Flash device to store user specific boot code, enabling standalone operation. With the full version of CrossCore Embedded Studio installed (sold separately), engineers can develop software for supported EZ-KITs or any custom system utilizing supported Analog Devices processors.

## Software Add-Ins for CrossCore Embedded Studio

Analog Devices offers software add-ins which seamlessly integrate with CrossCore Embedded Studio to extend the capabilities and reduce development time. Add-ins include board support packages for evaluation hardware, various middleware packages, and algorithmic modules. Documentation, help, configuration dialogs, and coding examples present in these add-ins are viewable through the CrossCore Embedded Studio IDE once the add-in is installed.

## Board Support Packages for Evaluation Hardware

Software support for the EZ-KIT Lite evaluation boards and EZExtender daughter cards is provided by software add-ins called board support packages (BSPs). The BSPs contain the required drivers, pertinent release notes, and select example code for the given evaluation hardware. A download link for a specific BSP is located on the web page for the associated EZ-KIT or EZ-
Extender product.

## Middleware Packages

Analog Devices offers middleware add-ins such as real-time operating systems, file systems, USB stacks, and TCP/IP stacks. For more information, see the following web pages:

- www.analog.com/ucos2
- www.analog.com/ucos3
- www.analog.com/ucfs
- www.analog.com/ucusbd
- www.analog.com/ucusbh
- www.analog.com/lwip


## Algorithmic Modules

To speed development, Analog Devices offers add-ins that perform popular audio and video processing algorithms. These are available for use with CrossCore Embedded Studio. For more information visit www.analog.com.

## Designing an Emulator-Compatible DSP Board (Target)

For embedded system test and debug, Analog Devices provides a family of emulators. On each JTAG DSP, Analog Devices supplies an IEEE 1149.1 JTAG test access port (TAP). In-circuit emulation is facilitated by use of this JTAG interface. The emulator accesses the internal features of the processor via the TAP, allowing the developer to load code, set breakpoints, and view variables, memory, and registers.

The processor must be halted to send data and commands, but once an operation is completed by the emulator, the DSP system is set to run at full speed with no impact on system timing. The emulators require the target board to include a header that supports connection of the JTAG port of the DSP to the emulator.
For details on target board design issues including mechanical layout, single processor connections, signal buffering, signal termination, and emulator pod logic, see "Analog Devices JTAG Emulation Technical Reference" (EE-68).

## ADDITIONAL INFORMATION

This data sheet provides a general overview of the ADSP-SC58x/ADSP-2158x architecture and functionality. For detailed information on the core architecture and instruction set, refer to the SHARC+ Core Programming Reference.

## RELATED SIGNAL CHAINS

A signal chain is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena.
Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website.
The application signal chains page in the Circuits from the Lab ${ }^{\circledR}$ site (www.analog.com\circuits) provides the following:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques


## SECURITY FEATURES DISCLAIMER

To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTELLECTUAL PROPERTY.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ADSP-SC58x/ADSP-2158x DETAILED SIGNAL DESCRIPTIONS

Table 11 provides a detailed description of each pin.
Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions

| Signal Name | Direction | Description |
| :--- | :--- | :--- |
| ACM_A[n] | Output | Input |
| ACM_T[n] | InC Control Signals. Function varies by mode. |  |
| E1_FLG[n] | Internal Trigger n. Input for external trigger events. |  |
| SHARC+ Core 1 Flag Pin. |  |  |.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions (Continued)

| Signal Name | Direction | Description |
| :---: | :---: | :---: |
| $\overline{\text { DMC_UDQS }}$ | InOut | Data Strobe for Upper Byte (Complement). Complement of $\overline{\text { UDQS }}$. Not used in single-ended mode. |
| DMC_VREF | Input | Voltage Reference. Externally driven to VDD_DMC/2. Applies to DMC0_VREF and DMC1_VREF pins. |
| DMC_WE | Output | Write Enable. Defines the operation for external dynamic memory to perform in conjunction with other DMC command signals. Connect to the $\overline{\mathrm{WE}}$ input of dynamic memory. |
| ETH_CRS | Input | Carrier Sense/RMII Receive Data Valid. Multiplexed on alternate clock cycles. CRS - asserted by the PHY when either the transmit or receive medium is not idle. Deasserted when both are idle. <br> RXDV—asserted by the PHY when the data on RXDn is valid. |
| ETH_MDC | Output | Management Channel Clock. Clocks the MDC input of the PHY. |
| ETH_MDIO | InOut | Management Channel Serial Data. Bidirectional data bus for PHY control. |
| ETH_PTPAUXIN[n] | Input | PTP Auxiliary Trigger Input. Assert this signal to take an auxiliary snapshot of the time and store it in the auxiliary time stamp FIFO. |
| ETH_PTPCLKIN[n] | Input | PTP Clock Input. Optional external PTP clock input. |
| ETH_PTPPPS[n] | Output | PTP Pulse Per Second Output. When the advanced time stamp feature enables, this signal is asserted based on the PPS mode selected. Otherwise, PTPPPS is asserted every time the seconds counter is incremented. |
| ETH_REFCLK | Input | Reference Clock. Externally supplied Ethernet clock. |
| ETH_RXCLK_REFCLK | Input | RXCLK (GigE) or REFCLK (10/100). |
| ETH_RXCTL_CRS | Input | RXCTL (GigE) or CRS (10/100). |
| ETH_RXD[n] | Input | Receive Data n. Receive data bus. |
| ETH_TXCLK | Output | Transmit Clock. |
| ETH_TXCTL_TXEN | Output | TXCTL (GigE) or TXEN (10/100). |
| ETH_TXD[n] | Output | Transmit Data n. Transmits data bus. |
| ETH_TXEN | Output | Transmit Enable. When asserted, signal indicates the data on TXDn is valid. |
| HADC_EOC_DOUT | Output | End of Conversion/Serial Data Out. Transitions high for one cycle of the HADC internal clock at the end of every conversion. Alternatively, HADC serial data out can be seen by setting the appropriate bit in HADC_CTL. |
| HADC_MUX[n] | Input | Controls to External Multiplexer. Allows additional input channels when connected to an external multiplexer. |
| HADC_VIN[n] | Input | Analog Input at Channel n . Analog voltage inputs for digital conversion. |
| HADC_VREFN | Input | Ground Reference for ADC. Connect to an external voltage reference that meets data sheet specifications. |
| HADC_VREFP | Input | External Reference for ADC. Connect to an external voltage reference that meets data sheet specifications. |
| JTG_TCK | Input | JTAG Clock. JTAG test access port clock. |
| JTG_TDI | Input | JTAG Serial Data In. JTAG test access port data input. |
| JTG_TDO | Output | JTAG Serial Data Out. JTAG test access port data output. |
| JTG_TMS | Input | JTAG Mode Select. JTAG test access port mode select. |
| JTG_TRST | Input | JTAG Reset. JTAG test access port reset. |
| LP_ACK | InOut | Acknowledge. Provides handshaking. When the link port is configured as a receiver, ACK is an output. When the link port is configured as a transmitter, ACK is an input. |
| LP_CLK | InOut | Clock. When the link port is configured as a receiver, CLK is an input. When the link port is configured as a transmitter, CLK is an output. |
| LP_D[n] | InOut | Data n. Data bus. Input when receiving, output when transmitting. |
| MLB_CLKN | Input | Differential Clock (-). |
| MLB_CLKP | Input | Differential Clock (+). |
| MLB_DATN | InOut | Differential Data (-). |
| MLB_DATP | InOut | Differential Data (+). |
| MLB_SIGN | InOut | Differential Signal (-). |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions (Continued)

| Signal Name | Direction | Description |
| :---: | :---: | :---: |
| MLB_SIGP | InOut | Differential Signal (+). |
| MLB_CLK | Input | Single-Ended Clock. |
| MLB_DAT | InOut | Single-Ended Data. |
| MLB_SIG | InOut | Single-Ended Signal. |
| MLB_CLKOUT | Output | Single-Ended Clock Out. |
| $\overline{\text { MSI_CD }}$ | Input | Card Detect. Connects to a pull-up resistor and to the card detect output of an SD socket. |
| MSI_CLK | Output | Clock. The clock signal applied to the connected device from the MSI. |
| MSI_CMD | InOut | Command. Sends commands to and receives responses from the connected device. |
| MSI_D[n] | InOut | Data n. Bidirectional data bus. |
| $\overline{\mathrm{MSI}}$ _INT | Input | eSDIO Interrupt Input. Used only for eSDIO. Connects to an eSDIO card interrupt output. An interrupt may be sampled even when the MSI clock to the card is switched off. |
| PCIE_CLKM | Input | CLK - |
| PCIE_CLKP | Input | CLK + |
| PCIE_REF | InOut | Reference Resistor. Attach a 200 , 1\%, 100-ppm/C precision resistor to ground on the board. |
| PCIE_RXM | Input | RX - |
| PCIE_RXP | Input | RX + |
| PCIE_TXM | Output | TX -. |
| PCIE_TXP | Output | TX +. |
| PPI_CLK | InOut | Clock. Input in external clock mode, output in internal clock mode. |
| PPI_D[nn] | InOut | Data n. Bidirectional data bus. |
| PPI_FS1 | InOut | Frame Sync 1 (HSYNC). Behavior depends on EPPI mode. See the EPPI chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for more details. |
| PPI_FS2 | InOut | Frame Sync 2 (VSYNC). Behavior depends on EPPI mode. See the EPPI chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for more details. |
| PPI_FS3 | InOut | Frame Sync 3 (FIELD). Behavior depends on EPPI mode. See the EPPI chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for more details. |
| PWM_AH | Output | Channel A High Side. High side drive signal. |
| PWM_AL | Output | Channel A Low Side. Low side drive signal. |
| PWM_BH | Output | Channel B High Side. High side drive signal. |
| PWM_BL | Output | Channel B Low Side. Low side drive signal. |
| PWM_CH | Output | Channel C High Side. High side drive signal. |
| PWM_CL | Output | Channel C Low Side. Low side drive signal. |
| PWM_DH | Output | Channel D High Side. High side drive signal. |
| PWM_DL | Output | Channel D Low Side. Low side drive signal. |
| PWM_SYNC | Input | PWMTMR Grouped. This input is for an externally generated sync signal. If the sync signal is internally generated, no connection is necessary. |
| $\overline{\text { PWM_TRIP[n] }}$ | Input | Shutdown Input $\mathbf{n}$. When asserted, the selected PWM channel outputs are shut down immediately. |
| P_[nn] | InOut | Position n. General-purpose input/output. See the GP Ports chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for more details. |
| RTC_CLKIN | Input | Crystal Input/External Oscillator Connection. Connect to an external clock source or crystal. |
| RTC_XTAL | Output | Crystal Output. Drives an external crystal. Must be left unconnected if an external clock is driving RTC_CLKIN. |
| SINC_CLKO | Output | Clock 0. |
| SINC_D0 | Input | Data 0. |
| SINC_D1 | Input | Data 1. |
| SINC_D2 | Input | Data 2. |
| SINC_D3 | Input | Data 3. |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions (Continued)

| Signal Name | Direction | Description |
| :---: | :---: | :---: |
| $\overline{\text { SMC_ABE[n] }}$ | Output | Byte Enable $\mathbf{n}$. Indicates whether the lower or upper byte of a memory is being accessed. When an asynchronous write is made to the upper byte of a 16 -bit memory, $\overline{\mathrm{SMC}} \mathrm{ABE1}=0$ and $\overline{\text { SMC_ABEO }}=1$. When an asynchronous write is made to the lower byte of a 16-bit memory, $\overline{\text { SMC_ABE1 }}=1$ and $\overline{\text { SMC_ABE0 }}=0$. |
| SMC_AMS[n] | Output | Memory Select n. Typically connects to the chip select of a memory device. |
| $\overline{\text { SMC_AOE }}$ | Output | Output Enable. Asserts at the beginning of the setup period of a read access. |
| SMC_ARDY | Input | Asynchronous Ready. Flow control signal used by memory devices to indicate to the SMC when further transactions may proceed. |
| SMC_ARE | Output | Read Enable. Asserts at the beginning of a read access. |
| SMC_AWE | Output | Write Enable. Asserts for the duration of a write access period. |
| SMC_A[nn] | Output | Address n. Address bus. |
| SMC_D[nn] | InOut | Data n. Bidirectional data bus. |
| SPI_CLK | InOut | Clock. Input in slave mode, output in master mode. |
| SPI_D2 | InOut | Data 2. Transfers serial data in quad mode. Open-drain when ODM mode is enabled. |
| SPI_D3 | InOut | Data 3. Transfers serial data in quad mode. Open-drain when ODM mode is enabled. |
| SPI_MISO | InOut | Master In, Slave Out. Transfers serial data. Operates in the same direction as SPI_MOSI in dual and quad modes. Open-drain when ODM mode is enabled. |
| SPI_MOSI | InOut | Master Out, Slave In. Transfers serial data. Operates in the same direction as SPI_MISO in dual and quad modes. Open-drain when ODM mode is enabled. |
| SPI_RDY | InOut | Ready. Optional flow signal. Output in slave mode, input in master mode. |
| SPI_SEL[n] | Output | Slave Select Output n. Used in master mode to enable the desired slave. |
| $\overline{\text { SPI_SS }}$ | Input | Slave Select Input. <br> Slave mode—acts as the slave select input. <br> Master mode-optionally serves as an error detection input for the SPI when there are multiple masters. |
| SPT_ACLK | InOut | Channel A Clock. Data and frame sync are driven/sampled with respect to this clock. This signal can be either internally or externally generated. |
| SPT_AD0 | InOut | Channel A Data 0. Primary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. |
| SPT_AD1 | InOut | Channel A Data 1. Secondary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. |
| SPT_AFS | InOut | Channel A Frame Sync. The frame sync pulse initiates shifting of the serial data. This signal is either generated internally or externally. |
| SPT_ATDV | Output | Channel A Transmit Data Valid. This signal is optional and only active when SPORT is configured in multichannel transmit mode. It is asserted during enabled slots. |
| SPT_BCLK | InOut | Channel B Clock. Data and frame sync are driven/sampled with respect to this clock. This signal can be either internally or externally generated. |
| SPT_BD0 | InOut | Channel B Data 0. Primary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. |
| SPT_BD1 | InOut | Channel B Data 1. Secondary bidirectional data I/O. This signal can be configured as an output to transmit serial data or as an input to receive serial data. |
| SPT_BFS | InOut | Channel B Frame Sync. The frame sync pulse initiates shifting of serial data. This signal is either generated internally or externally. |
| SPT_BTDV | Output | Channel B Transmit Data Valid. This signal is optional and only active when SPORT is configured in multichannel transmit mode. It is asserted during enabled slots. |
| SYS_BMODE[n] | Input | Boot Mode Control n. Selects the boot mode of the processor. |
| SYS_CLKIN0 | Input | Clock/Crystal Input. |
| SYS_CLKIN1 | Input | Clock/Crystal Input. |
| SYS_CLKOUT | Output | Processor Clock Output. Outputs internal clocks. Clocks may be divided down. See the CGU chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for more details. |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 11. ADSP-SC58x/ADSP-2158x Detailed Signal Descriptions (Continued)

| Signal Name | Direction | Description |
| :---: | :---: | :---: |
| SYS_FAULT | InOut | Active-High Fault Output. Indicates internal faults or senses external faults depending on the operating mode. |
| SYS_FAULT | InOut | Active-Low Fault Output. Indicates internal faults or senses external faults depending on the operating mode. |
| SYS_HWRST | Input | Processor Hardware Reset Control. Resets the device when asserted. |
| SYS_RESOUT | Output | Reset Output. Indicates the device is in the reset state. |
| SYS_XTALO | Output | Crystal Output. |
| SYS_XTAL1 | Output | Crystal Output. |
| TM_ACI[n] | Input | Alternate Capture Input n. Provides an additional input for WIDCAP, WATCHDOG, and PININT modes. |
| TM_ACLK[n] | Input | Alternate Clock n. Provides an additional time base for an individual timer. |
| TM_CLK | Input | Clock. Provides an additional global time base for all GP timers. |
| TM_TMR[n] | InOut | Timer n . The main input/output signal for each timer. |
| TRACE_CLK | Output | Trace Clock. Clock output. |
| TRACE_D[nn] | Output | Trace Data n. Unidirectional data bus. |
| TWI_SCL | InOut | Serial Clock. Clock output when master, clock input when slave. |
| TWI_SDA | InOut | Serial Data. Receives or transmits data. |
| UART_CTS | Input | Clear to Send. Flow control signal. |
| UART_RTS | Output | Request to Send. Flow control signal. |
| $\overline{\text { UART_RX }}$ | Input | Receive. Receives input. Typically connects to a transceiver that meets the electrical requirements of the device being communicated with. |
| UART_TX | Output | Transmit. Transmits output. Typically connects to a transceiver that meets the electrical requirements of the device being communicated with. |
| USB_CLKIN | Input | Clock/Crystal Input. This clock input is multiplied by a PLL to form the USB clock. See data sheet specifications for frequency/tolerance information. |
| USB_DM | InOut | Data -. Bidirectional differential data line. |
| USB_DP | InOut | Data +. Bidirectional differential data line. |
| USB_ID | Input | OTG ID. Senses whether the controller is a host or device. This signal is pulled low when an A-type plug is sensed (signifying that the USB controller is the A device). The input is high when a B-type plug is sensed (signifying that the USB controller is the B device). |
| USB_VBC | Output | VBUS Control. Controls an external voltage source to supply VBUS when in host mode. Can be configured as open-drain. Polarity is configurable as well. |
| USB_VBUS | InOut | Bus Voltage. Connects to bus voltage in host and device modes. |
| USB_XTAL | Output | Crystal. Drives an external crystal. Must be left unconnected if an external clock is driving USB_CLKIN. |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## 349-BALL CSP_BGA SIGNAL DESCRIPTIONS

The processor pin definitions are shown in Table 12 for the 349-ball CSP_BGA package. The columns in this table provide the following information:

- The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable.
- The description column provides a descriptive name for each signal.
- The port column shows whether or not a signal is multiplexed with other signals on a general-purpose I/O port pin.
- The pin name column identifies the name of the package pin (at power on reset) on which the signal is located (if a single function pin) or is multiplexed (if a general-purpose I/O pin).
- The DAI pins and their associated signal routing units (SRUs) connect inputs and outputs of the DAI peripherals (SPORT, ASRC, S/PDIF, and PCG). See the Digital Audio Interface (DAI) chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for complete information on the use of the DAI and SRUs.

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| ACMO_A0 | ACM0 ADC Control Signals | C | PC_13 |
| ACM0_A1 | ACM0 ADC Control Signals | C | PC_14 |
| ACMO_A2 | ACM0 ADC Control Signals | C | PC_15 |
| ACMO_A3 | ACM0 ADC Control Signals | D | PD_00 |
| ACM0_A4 | ACM0 ADC Control Signals | D | PD_01 |
| ACMO_T0 | ACM0 External Trigger n | C | PC_12 |
| C1_FLG0 | SHARC Core 1 Flag Pin | E | PE_01 |
| C1_FLG1 | SHARC Core 1 Flag Pin | E | PE_03 |
| C1_FLG2 | SHARC Core 1 Flag Pin | E | PE_05 |
| C1_FLG3 | SHARC Core 1 Flag Pin | E | PE_07 |
| C2_FLG0 | SHARC Core 2 Flag Pin | E | PE_02 |
| C2_FLG1 | SHARC Core 2 Flag Pin | E | PE_04 |
| C2_FLG2 | SHARC Core 2 Flag Pin | E | PE_06 |
| C2_FLG3 | SHARC Core 2 Flag Pin | E | PE_08 |
| CANO_RX | CAN0 Receive | C | PC_07 |
| CANO_TX | CANO Transmit | C | PC_08 |
| CAN1_RX | CAN1 Receive | B | PB_10 |
| CAN1_TX | CAN1 Transmit | B | PB_09 |
| CNTO_DG | CNT0 Count Down and Gate | B | PB_14 |
| CNTO_UD | CNTO Count Up and Direction | B | PB_12 |
| CNTO_ZM | CNT0 Count Zero Marker | B | PB_11 |
| DAIO_PIN01 | DAIO Pin 1 | Not Muxed | DAIO_PIN01 |
| DAIO_PINO2 | DAIO Pin 2 | Not Muxed | DAIO_PINO2 |
| DAIO_PIN03 | DAIO Pin 3 | Not Muxed | DAIO_PIN03 |
| DAIO_PIN04 | DAIO Pin 4 | Not Muxed | DAIO_PIN04 |
| DAIO_PIN05 | DAIO Pin 5 | Not Muxed | DAIO_PIN05 |
| DAIO_PIN06 | DAIO Pin 6 | Not Muxed | DAIO_PIN06 |
| DAIO_PIN07 | DAIO Pin 7 | Not Muxed | DAIO_PIN07 |
| DAIO_PIN08 | DAIO Pin 8 | Not Muxed | DAIO_PIN08 |
| DAIO_PIN09 | DAIO Pin 9 | Not Muxed | DAIO_PIN09 |
| DAIO_PIN10 | DAIO Pin 10 | Not Muxed | DAIO_PIN10 |
| DAIO_PIN11 | DAIO Pin 11 | Not Muxed | DAIO_PIN11 |
| DAIO_PIN12 | DAIO Pin 12 | Not Muxed | DAIO_PIN12 |
| DAIO_PIN19 | DAIO Pin 19 | Not Muxed | DAIO_PIN19 |
| DAIO_PIN20 | DAIO Pin 20 | Not Muxed | DAIO_PIN20 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| DAl1_PIN01 | DAI1 Pin 1 | Not Muxed | DAl1_PIN01 |
| DAI1_PINO2 | DAI1 Pin 2 | Not Muxed | DAI1_PIN02 |
| DAl1_PINO3 | DAI1 Pin 3 | Not Muxed | DAI1_PIN03 |
| DAI1_PIN04 | DAI1 Pin 4 | Not Muxed | DAI1_PIN04 |
| DAI1_PIN05 | DAI1 Pin 5 | Not Muxed | DAI1_PIN05 |
| DAI1_PIN06 | DAI1 Pin 6 | Not Muxed | DAI1_PIN06 |
| DAI1_PIN07 | DAI1 Pin 7 | Not Muxed | DAI1_PIN07 |
| DAI1_PIN08 | DAI1 Pin 8 | Not Muxed | DAI1_PIN08 |
| DAI1_PIN09 | DAI1 Pin 9 | Not Muxed | DAI1_PIN09 |
| DAI1_PIN10 | DAl1 Pin 10 | Not Muxed | DAI1_PIN10 |
| DAl1_PIN11 | DAl1 Pin 11 | Not Muxed | DAI1_PIN11 |
| DAI1_PIN12 | DAl1 Pin 12 | Not Muxed | DAI1_PIN12 |
| DAI1_PIN19 | DAl1 Pin 19 | Not Muxed | DAI1_PIN19 |
| DAI1_PIN20 | DAl1 Pin 20 | Not Muxed | DAI1_PIN20 |
| DMCO_A00 | DMC0 Address 0 | Not Muxed | DMC0_A00 |
| DMC0_A01 | DMC0 Address 1 | Not Muxed | DMC0_A01 |
| DMC0_A02 | DMCO Address 2 | Not Muxed | DMC0_A02 |
| DMC0_A03 | DMC0 Address 3 | Not Muxed | DMC0_A03 |
| DMC0_A04 | DMC0 Address 4 | Not Muxed | DMC0_A04 |
| DMC0_A05 | DMC0 Address 5 | Not Muxed | DMC0_A05 |
| DMC0_A06 | DMC0 Address 6 | Not Muxed | DMC0_A06 |
| DMC0_A07 | DMC0 Address 7 | Not Muxed | DMC0_A07 |
| DMC0_A08 | DMC0 Address 8 | Not Muxed | DMC0_A08 |
| DMC0_A09 | DMC0 Address 9 | Not Muxed | DMC0_A09 |
| DMC0_A10 | DMC0 Address 10 | Not Muxed | DMC0_A10 |
| DMC0_A11 | DMC0 Address 11 | Not Muxed | DMC0_A11 |
| DMC0_A12 | DMC0 Address 12 | Not Muxed | DMC0_A12 |
| DMC0_A13 | DMC0 Address 13 | Not Muxed | DMC0_A13 |
| DMC0_A14 | DMC0 Address 14 | Not Muxed | DMC0_A14 |
| DMC0_A15 | DMC0 Address 15 | Not Muxed | DMC0_A15 |
| DMCO_BAO | DMC0 Bank Address 0 | Not Muxed | DMC0_BAO |
| DMC0_BA1 | DMC0 Bank Address 1 | Not Muxed | DMCO_BA1 |
| DMC0_BA2 | DMC0 Bank Address 2 | Not Muxed | DMC0_BA2 |
| DMC0_CAS | DMC0 Column Address Strobe | Not Muxed | DMC0_CAS |
| DMCO_CK | DMC0 Clock | Not Muxed | DMCO_CK |
| DMCO_CKE | DMC0 Clock enable | Not Muxed | DMCO_CKE |
| DMC0_CK | DMC0 Clock (complement) | Not Muxed | DMC0_CK |
| DMCO_CSO | DMC0 Chip Select 0 | Not Muxed | DMC0_CS0 |
| DMC0_DQ00 | DMC0 Data 0 | Not Muxed | DMC0_DQ00 |
| DMC0_DQ01 | DMC0 Data 1 | Not Muxed | DMC0_DQ01 |
| DMC0_DQ02 | DMC0 Data 2 | Not Muxed | DMC0_DQ02 |
| DMC0_DQ03 | DMC0 Data 3 | Not Muxed | DMC0_DQ03 |
| DMC0_DQ04 | DMCO Data 4 | Not Muxed | DMC0_DQ04 |
| DMC0_DQ05 | DMC0 Data 5 | Not Muxed | DMC0_DQ05 |
| DMC0_DQ06 | DMC0 Data 6 | Not Muxed | DMC0_DQ06 |
| DMC0_DQ07 | DMC0 Data 7 | Not Muxed | DMC0_DQ07 |
| DMC0_DQ08 | DMC0 Data 8 | Not Muxed | DMC0_DQ08 |
| DMCO_DQ09 | DMC0 Data 9 | Not Muxed | DMC0_DQ09 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| DMC0_DQ10 | DMC0 Data 10 | Not Muxed | DMC0_DQ10 |
| DMC0_DQ11 | DMC0 Data 11 | Not Muxed | DMC0_DQ11 |
| DMC0_DQ12 | DMC0 Data 12 | Not Muxed | DMC0_DQ12 |
| DMC0_DQ13 | DMC0 Data 13 | Not Muxed | DMC0_DQ13 |
| DMC0_DQ14 | DMCO Data 14 | Not Muxed | DMC0_DQ14 |
| DMC0_DQ15 | DMC0 Data 15 | Not Muxed | DMC0_DQ15 |
| DMC0_LDM | DMC0 Data Mask for Lower Byte | Not Muxed | DMC0_LDM |
| DMCO_LDQS | DMC0 Data Strobe for Lower Byte | Not Muxed | DMC0_LDQS |
| DMC0_LDQS | DMC0 Data Strobe for Lower Byte (complement) | Not Muxed | DMC0_LDQS |
| DMCO_ODT | DMC0 On-die termination | Not Muxed | DMCO_ODT |
| DMCO_RAS | DMC0 Row Address Strobe | Not Muxed | $\overline{\text { DMCO_RAS }}$ |
| DMC0_RESET | DMC0 Reset (DDR3 only) | Not Muxed | DMC0_RESET |
| DMCO_RZQ | DMC0 External calibration resistor connection | Not Muxed | DMCO_RZQ |
| DMC0_UDM | DMC0 Data Mask for Upper Byte | Not Muxed | DMC0_UDM |
| DMC0_UDQS | DMC0 Data Strobe for Upper Byte | Not Muxed | DMC0_UDQS |
| DMC0_UDQS | DMC0 Data Strobe for Upper Byte (complement) | Not Muxed | DMC0_UDQS |
| DMC0_VREF | DMC0 Voltage Reference | Not Muxed | DMC0_VREF |
| DMC0_WE | DMC0 Write Enable | Not Muxed | DMC0_WE |
| ETHO_CRS | ETH0 Carrier Sense/RMII Receive Data Valid | A | PA_07 |
| ETHO_MDC | ETH0 Management Channel Clock | A | PA_02 |
| ETHO_MDIO | ETH0 Management Channel Serial Data | A | PA_03 |
| ETHO_PTPAUXINO | ETH0 PTP Auxiliary Trigger Input 0 | B | PB_03 |
| ETH0_PTPAUXIN1 | ETH0 PTP Auxiliary Trigger Input 1 | B | PB_04 |
| ETH0_PTPAUXIN2 | ETH0 PTP Auxiliary Trigger Input 2 | B | PB_05 |
| ETH0_PTPAUXIN3 | ETH0 PTP Auxiliary Trigger Input 3 | B | PB_06 |
| ETH0_PTPCLKIN0 | ETH0 PTP Clock Input 0 | B | PB_02 |
| ETH0_PTPPPS0 | ETH0 PTP Pulse Per Second Output 0 | B | PB_01 |
| ETH0_PTPPPS1 | ETH0 PTP Pulse Per Second Output 1 | B | PB_00 |
| ETH0_PTPPPS2 | ETH0 PTP Pulse Per Second Output 2 | A | PA_15 |
| ETH0_PTPPPS3 | ETH0 PTP Pulse Per Second Output 3 | A | PA_14 |
| ETHO_RXCLK_REFCLK | ETHO RXCLK (GigE) or REFCLK (10/100) | A | PA_06 |
| ETHO_RXCTL_CRS | ETH0 RXCTL (GigE) or CRS (10/100) | A | PA_07 |
| ETH0_RXDO | ETH0 Receive Data 0 | A | PA_04 |
| ETH0_RXD1 | ETH0 Receive Data 1 | A | PA_05 |
| ETH0_RXD2 | ETH0 Receive Data 2 | A | PA_08 |
| ETH0_RXD3 | ETH0 Receive Data 3 | A | PA_09 |
| ETH0_TXCLK | ETH0 Transmit Clock | A | PA_11 |
| ETHO_TXCTL_TXEN | ETH0 TXCTL (GigE) or TXEN (10/100) | A | PA_10 |
| ETH0_TXD0 | ETHO Transmit Data 0 | A | PA_00 |
| ETH0_TXD1 | ETH0 Transmit Data 1 | A | PA_01 |
| ETH0_TXD2 | ETH0 Transmit Data 2 | A | PA_12 |
| ETH0_TXD3 | ETH0 Transmit Data 3 | A | PA_13 |
| ETHO_TXEN | ETHO Transmit Enable | A | PA_10 |
| HADCO_VINO | HADCO Analog Input at channel 0 | Not Muxed | HADCO_VINO |
| HADCO_VIN1 | HADC0 Analog Input at channel 1 | Not Muxed | HADCO_VIN1 |
| HADCO_VIN2 | HADCO Analog Input at channel 2 | Not Muxed | HADCO_VIN2 |
| HADCO_VIN3 | HADC0 Analog Input at channel 3 | Not Muxed | HADCO_VIN3 |
| HADCO_VIN4 | HADC0 Analog Input at channel 4 | Not Muxed | HADCO_VIN4 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| HADCO_VIN5 | HADC0 Analog Input at channel 5 | Not Muxed | HADC0_VIN5 |
| HADCO_VIN6 | HADC0 Analog Input at channel 6 | Not Muxed | HADC0_VIN6 |
| HADCO_VIN7 | HADC0 Analog Input at channel 7 | Not Muxed | HADC0_VIN7 |
| HADCO_VREFN | HADC0 Ground Reference for ADC | Not Muxed | HADCO_VREFN |
| HADCO_VREFP | HADC0 External Reference for ADC | Not Muxed | HADCO_VREFP |
| JTG_TCK | TAPC JTAG Clock | Not Muxed | JTG_TCK |
| JTG_TDI | TAPC JTAG Serial Data In | Not Muxed | JTG_TDI |
| JTG_TDO | TAPC JTAG Serial Data Out | Not Muxed | JTG_TDO |
| JTG_TMS | TAPC JTAG Mode Select | Not Muxed | JTG_TMS |
| JTG_TRST | TAPC JTAG Reset | Not Muxed | JTG_TRST |
| LPO_ACK | LPO Acknowledge | D | PD_11 |
| LPO_CLK | LPO Clock | D | PD_10 |
| LPO_D0 | LPO Data 0 | D | PD_02 |
| LP0_D1 | LPO Data 1 | D | PD_03 |
| LPO_D2 | LPO Data 2 | D | PD_04 |
| LPO_D3 | LPO Data 3 | D | PD_05 |
| LPO_D4 | LPO Data 4 | D | PD_06 |
| LPO_D5 | LPO Data 5 | D | PD_07 |
| LPO_D6 | LP0 Data 6 | D | PD_08 |
| LP0_D7 | LPO Data 7 | D | PD_09 |
| LP1_ACK | LP1 Acknowledge | B | PB_15 |
| LP1_CLK | LP1 Clock | C | PC_00 |
| LP1_D0 | LP1 Data 0 | B | PB_07 |
| LP1_D1 | LP1 Data 1 | B | PB_08 |
| LP1_D2 | LP1 Data 2 | B | PB_09 |
| LP1_D3 | LP1 Data 3 | B | PB_10 |
| LP1_D4 | LP1 Data 4 | B | PB_11 |
| LP1_D5 | LP1 Data 5 | B | PB_12 |
| LP1_D6 | LP1 Data 6 | B | PB_13 |
| LP1_D7 | LP1 Data 7 | B | PB_14 |
| MLB0_CLKN | MLB0 Negative Differential Clock (-) | Not Muxed | MLB0_CLKN |
| MLBO_CLKP | MLBO Positive Differential Clock (+) | Not Muxed | MLBO_CLKP |
| MLBO_DATN | MLB0 Negative Differential Data (-) | Not Muxed | MLB0_DATN |
| MLBO_DATP | MLB0 Positive Differential Data (+) | Not Muxed | MLBO_DATP |
| MLBO_SIGN | MLB0 Negative Differential Signal (-) | Not Muxed | MLBO_SIGN |
| MLBO_SIGP | MLBO Positive Differential Signal (+) | Not Muxed | MLB0_SIGP |
| MLB0_CLK | MLBO Single-Ended Clock | B | PB_04 |
| MLB0_DAT | MLB0 Single-Ended Data | B | PB_06 |
| MLBO_SIG | MLBO Single-Ended Signal | B | PB_05 |
| MLBO_CLKOUT | MLBO Single-Ended Clock Out | D | PD_14 |
| PA_00-15 | PORTA Position 00 through Position 15 | A | PA_00-15 |
| PB_00-15 | PORTB Position 00 through Position 15 | B | PB_00-15 |
| PC_00-15 | PORTC Position 00 through Position 15 | C | PC_00-15 |
| PD_00-15 | PORTD Position 00 through Position 15 | D | PD_00-15 |
| PE_00-15 | PORTE Position 00 through Position 15 | E | PE_00-15 |
| PPIO_CLK | EPPIO Clock | E | PE_03 |
| PPIO_D00 | EPPIO Data 0 | E | PE_12 |
| PPIO_D01 | EPPIO Data 1 | E | PE_11 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| PPIO_D02 | EPPI0 Data 2 | E | PE_10 |
| PPIO_D03 | EPPIO Data 3 | E | PE_09 |
| PPIO_D04 | EPPIO Data 4 | E | PE_08 |
| PPIO_D05 | EPPIO Data 5 | E | PE_07 |
| PPIO_D06 | EPPI0 Data 6 | E | PE_06 |
| PPIO_D07 | EPPIO Data 7 | E | PE_05 |
| PPIO_D08 | EPPIO Data 8 | E | PE_04 |
| PPIO_D09 | EPPIO Data 9 | E | PE_00 |
| PPIO_D10 | EPPIO Data 10 | D | PD_15 |
| PPIO_D11 | EPPIO Data 11 | D | PD_14 |
| PPIO_D12 | EPPIO Data 12 | B | PB_04 |
| PPIO_D13 | EPPIO Data 13 | B | PB_05 |
| PPIO_D14 | EPPIO Data 14 | B | PB_00 |
| PPIO_D15 | EPPIO Data 15 | B | PB_01 |
| PPIO_D16 | EPPIO Data 16 | B | PB_02 |
| PPIO_D17 | EPPIO Data 17 | B | PB_03 |
| PPIO_D18 | EPPIO Data 18 | D | PD_13 |
| PPIO_D19 | EPPIO Data 19 | D | PD_12 |
| PPIO_D20 | EPPIO Data 20 | E | PE_13 |
| PPIO_D21 | EPPIO Data 21 | E | PE_14 |
| PPIO_D22 | EPPIO Data 22 | E | PE_15 |
| PPIO_D23 | EPPIO Data 23 | D | PD_00 |
| PPIO_FS1 | EPPIO Frame Sync 1 (HSYNC) | E | PE_02 |
| PPIO_FS2 | EPPIO Frame Sync 2 (VSYNC) | E | PE_01 |
| PPIO_FS3 | EPPIO Frame Sync 3 (FIELD) | C | PC_15 |
| PWMO_AH | PWM0 Channel A High Side | B | PB_07 |
| PWMO_AL | PWM0 Channel A Low Side | B | PB_08 |
| PWMO_BH | PWM0 Channel B High Side | B | PB_06 |
| PWMO_BL | PWM0 Channel B Low Side | C | PC_00 |
| PWMO_CH | PWM0 Channel C High Side | B | PB_13 |
| PWMO_CL | PWM0 Channel C Low Side | B | PB_14 |
| PWMO_DH | PWM0 Channel D High Side | B | PB_11 |
| PWMO_DL | PWM0 Channel D Low Side | B | PB_12 |
| PWMO_SYNC | PWMO PWMTMR Grouped | E | PE_09 |
| PWM0_TRIPO | PWM0 Shutdown Input 0 | B | PB_15 |
| PWM1_AH | PWM1 Channel A High Side | D | PD_03 |
| PWM1_AL | PWM1 Channel A Low Side | D | PD_04 |
| PWM1_BH | PWM1 Channel B High Side | D | PD_05 |
| PWM1_BL | PWM1 Channel B Low Side | D | PD_06 |
| PWM1_CH | PWM1 Channel C High Side | D | PD_07 |
| PWM1_CL | PWM1 Channel C Low Side | D | PD_08 |
| PWM1_DH | PWM1 Channel D High Side | D | PD_09 |
| PWM1_DL | PWM1 Channel D Low Side | D | PD_10 |
| PWM1_SYNC | PWM1 PWMTMR Grouped | D | PD_11 |
| PWM1_TRIP0 | PWM1 Shutdown Input 0 | D | PD_02 |
| PWM2_CH | PWM2 Channel C High Side | D | PD_15 |
| PWM2_CL | PWM2 Channel C Low Side | E | PE_00 |
| PWM2_DH | PWM2 Channel D High Side | E | PE_04 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| PWM2_DL | PWM2 Channel D Low Side | E | PE_10 |
| PWM2_SYNC | PWM2 PWMTMR Grouped | E | PE_05 |
| PWM2_TRIP0 | PWM2 Shutdown Input 0 | D | PD_14 |
| GND | Ground | Not Muxed | GND |
| VDD_EXT | External Voltage Domain | Not Muxed | VDD_EXT |
| VDD_INT | Internal Voltage Domain | Not Muxed | VDD_INT |
| SINCO_CLKO | SINCO Clock 0 | B | PB_01 |
| SINCO_D0 | SINCO Data 0 | A | PA_14 |
| SINCO_D1 | SINCO Data 1 | A | PA_15 |
| SINC0_D2 | SINC0 Data 2 | B | PB_00 |
| SINCO_D3 | SINCO Data 3 | B | PB_04 |
| SMC0_A01 | SMC0 Address 1 | B | PB_05 |
| SMCO_A02 | SMCO Address 2 | B | PB_06 |
| SMC0_A03 | SMC0 Address 3 | B | PB_03 |
| SMCO_A04 | SMCO Address 4 | B | PB_02 |
| SMC0_A05 | SMC0 Address 5 | D | PD_13 |
| SMCO_A06 | SMCO Address 6 | D | PD_12 |
| SMC0_A07 | SMC0 Address 7 | B | PB_01 |
| SMC0_A08 | SMC0 Address 8 | B | PB_00 |
| SMC0_A09 | SMC0 Address 9 | A | PA_15 |
| SMCO_A10 | SMC0 Address 10 | A | PA_14 |
| SMC0_A11 | SMC0 Address 11 | A | PA_09 |
| SMC0_A12 | SMC0 Address 12 | A | PA_08 |
| SMC0_A13 | SMC0 Address 13 | A | PA_13 |
| SMC0_A14 | SMC0 Address 14 | A | PA_12 |
| SMC0_A15 | SMC0 Address 15 | A | PA_11 |
| SMC0_A16 | SMC0 Address 16 | A | PA_07 |
| SMC0_A17 | SMC0 Address 17 | A | PA_06 |
| SMC0_A18 | SMC0 Address 18 | A | PA_05 |
| SMC0_A19 | SMCO Address 19 | A | PA_04 |
| SMC0_A20 | SMC0 Address 20 | A | PA_01 |
| SMC0_A21 | SMCO Address 21 | A | PA_00 |
| SMC0_A22 | SMC0 Address 22 | A | PA_10 |
| SMC0_A23 | SMCO Address 23 | A | PA_03 |
| SMC0_A24 | SMC0 Address 24 | A | PA_02 |
| SMC0_A25 | SMC0 Address 25 | C | PC_12 |
| SMC0_ABE0 | SMC0 Byte Enable 0 | E | PE_14 |
| $\overline{\text { SMC0_ABE1 }}$ | SMC0 Byte Enable 1 | E | PE_15 |
| $\overline{\text { SMCO_AMSO }}$ | SMCO Memory Select 0 | C | PC_15 |
| SMC0_AMS1 | SMC0 Memory Select 1 | E | PE_13 |
| SMC0_AMS2 | SMC0 Memory Select 2 | C | PC_07 |
| SMC0_AMS3 | SMCO Memory Select 3 | C | PC_08 |
| SMC0_AOE | SMC0 Output Enable | D | PD_01 |
| SMCO_ARDY | SMCO Asynchronous Ready | B | PB_04 |
| SMC0_ARE | SMC0 Read Enable | C | PC_00 |
| SMC0_AWE | SMCO Write Enable | B | PB_15 |
| SMC0_D00 | SMC0 Data 0 | E | PE_12 |
| SMC0_D01 | SMCO Data 1 | E | PE_11 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| SMC0_D02 | SMC0 Data 2 | E | PE_10 |
| SMCO_D03 | SMC0 Data 3 | E | PE_09 |
| SMC0_D04 | SMC0 Data 4 | E | PE_00 |
| SMCO_D05 | SMC0 Data 5 | D | PD_15 |
| SMCO_D06 | SMC0 Data 6 | D | PD_14 |
| SMCO_D07 | SMC0 Data 7 | D | PD_00 |
| SMC0_D08 | SMC0 Data 8 | B | PB_14 |
| SMCO_D09 | SMC0 Data 9 | B | PB_13 |
| SMC0_D10 | SMC0 Data 10 | B | PB_12 |
| SMCO_D11 | SMC0 Data 11 | B | PB_11 |
| SMCO_D12 | SMC0 Data 12 | B | PB_10 |
| SMC0_D13 | SMC0 Data 13 | B | PB_09 |
| SMCO_D14 | SMC0 Data 14 | B | PB_08 |
| SMC0_D15 | SMC0 Data 15 | B | PB_07 |
| SPIO_CLK | SPIO Clock | C | PC_09 |
| SPIO_MISO | SPIO Master In, Slave Out | C | PC_10 |
| SPIO_MOSI | SPIO Master Out, Slave In | C | PC_11 |
| SPIO_RDY | SPIO Ready | C | PC_12 |
| SPIO_SEL1 | SPIO Slave Select Output 1 | C | PC_07 |
| SPI0_SEL2 | SPIO Slave Select Output 2 | D | PD_01 |
| SPIO_SEL3 | SPIO Slave Select Output 3 | C | PC_12 |
| $\overline{\text { SPIO_SEL4 }}$ | SPIO Slave Select Output 4 | C | PC_00 |
| SPI0_SEL5 | SPIO Slave Select Output 5 | E | PE_01 |
| SPIO_SEL6 | SPIO Slave Select Output 6 | E | PE_02 |
| SPIO_SEL7 | SPIO Slave Select Output 7 | E | PE_03 |
| SPIO_SS | SPIO Slave Select Input | D | PD_01 |
| SPI1_CLK | SPI1 Clock | E | PE_13 |
| SPI1_MISO | SPI1 Master In, Slave Out | E | PE_14 |
| SPI1_MOSI | SPI1 Master Out, Slave In | E | PE_15 |
| SPI1_RDY | SPI1 Ready | E | PE_08 |
| SPI1_SEL1 | SPI1 Slave Select Output 1 | C | PC_13 |
| $\overline{\text { SPI1_SEL2 }}$ | SPI1 Slave Select Output 2 | E | PE_07 |
| SPI1_SEL3 | SPI1 Slave Select Output 3 | E | PE_11 |
| SPI1_SEL4 | SPI1 Slave Select Output 4 | E | PE_12 |
| SPI1_SEL5 | SPI1 Slave Select Output 5 | E | PE_08 |
| SPI1_SS | SPI1 Slave Select Input | E | PE_11 |
| SPI2_CLK | SPI2 Clock | C | PC_01 |
| SPI2_D2 | SPI2 Data 2 | C | PC_04 |
| SPI2_D3 | SPI2 Data 3 | C | PC_05 |
| SPI2_MISO | SPI2 Master In, Slave Out | C | PC_02 |
| SPI2_MOSI | SPI2 Master Out, Slave In | C | PC_03 |
| SPI2_RDY | SPI2 Ready | E | PE_12 |
| $\overline{\text { SPI2_SEL1 }}$ | SPI2 Slave Select Output 1 | C | PC_06 |
| SPI2_SEL2 | SPI2 Slave Select Output 2 | E | PE_03 |
| SPI2_SEL3 | SPI2 Slave Select Output 3 | E | PE_04 |
| $\overline{\text { SPI2_SEL4 }}$ | SPI2 Slave Select Output 4 | E | PE_05 |
| SPI2_SEL5 | SPI2 Slave Select Output 5 | E | PE_06 |
| SPI2_SS | SPI2 Slave Select Input | C | PC_06 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| SYS_BMODE0 | Boot Mode Control n | Not Muxed | SYS_BMODE0 |
| SYS_BMODE1 | Boot Mode Control n | Not Muxed | SYS_BMODE1 |
| SYS_BMODE2 | Boot Mode Control n | Not Muxed | SYS_BMODE2 |
| SYS_CLKINO | Clock/Crystal Input | Not Muxed | SYS_CLKINO |
| SYS_CLKIN1 | Clock/Crystal Input | Not Muxed | SYS_CLKIN1 |
| SYS_CLKOUT | Processor Clock Output | Not Muxed | SYS_CLKOUT |
| SYS_FAULT | Active High Fault Output | Not Muxed | SYS_FAULT |
| SYS_FAULT | Active Low Fault Output | Not Muxed | SYS_FAULT |
| SYS_HWRST | Processor Hardware Reset Control | Not Muxed | SYS_HWRST |
| SYS_RESOUT | Reset Output | Not Muxed | SYS_RESOUT |
| SYS_XTALO | Crystal Output | Not Muxed | SYS_XTALO |
| SYS_XTAL1 | Crystal Output | Not Muxed | SYS_XTAL1 |
| TMO_ACIO | TIMERO Alternate Capture Input 0 | C | PC_14 |
| TM0_ACI1 | TIMERO Alternate Capture Input 1 | B | PB_03 |
| TM0_ACI2 | TIMERO Alternate Capture Input 2 | D | PD_13 |
| TMO_ACI3 | TIMERO Alternate Capture Input 3 | C | PC_07 |
| TM0_ACI4 | TIMERO Alternate Capture Input 4 | B | PB_10 |
| TM0_ACLK1 | TIMERO Alternate Clock 1 | D | PD_08 |
| TMO_ACLK2 | TIMERO Alternate Clock 2 | D | PD_09 |
| TM0_ACLK3 | TIMERO Alternate Clock 3 | B | PB_00 |
| TMO_ACLK4 | TIMERO Alternate Clock 4 | B | PB_01 |
| TMO_CLK | TIMERO Clock | C | PC_11 |
| TMO_TMRO | TIMERO Timer 0 | E | PE_09 |
| TM0_TMR1 | TIMERO Timer 1 | B | PB_15 |
| TM0_TMR2 | TIMERO Timer 2 | B | PB_10 |
| TM0_TMR3 | TIMERO Timer 3 | B | PB_07 |
| TM0_TMR4 | TIMERO Timer 4 | B | PB_08 |
| TM0_TMR5 | TIMERO Timer 5 | B | PB_14 |
| TRACEO_CLK | TRACEO Trace Clock | D | PD_10 |
| TRACEO_D00 | TRACEO Trace Data 0 | D | PD_02 |
| TRACEO_D01 | TRACEO Trace Data 1 | D | PD_03 |
| TRACEO_D02 | TRACE0 Trace Data 2 | D | PD_04 |
| TRACEO_D03 | TRACE0 Trace Data 3 | D | PD_05 |
| TRACEO_D04 | TRACE0 Trace Data 4 | D | PD_06 |
| TRACEO_D05 | TRACE0 Trace Data 5 | D | PD_07 |
| TRACEO_D06 | TRACE0 Trace Data 6 | D | PD_08 |
| TRACE0_D07 | TRACE0 Trace Data 7 | D | PD_09 |
| TWIO_SCL | TWIO Serial Clock | Not Muxed | TWIO_SCL |
| TWIO_SDA | TWIO Serial Data | Not Muxed | TWIO_SDA |
| TWI1_SCL | TWI1 Serial Clock | Not Muxed | TWI1_SCL |
| TWI1_SDA | TWI1 Serial Data | Not Muxed | TWI1_SDA |
| TWI2_SCL | TWI2 Serial Clock | Not Muxed | TWI2_SCL |
| TWI2_SDA | TWI2 Serial Data | Not Muxed | TWI2_SDA |
| UARTO_CTS | UARTO Clear to Send | D | PD_00 |
| UARTO_RTS | UARTO Request to Send | C | PC_15 |
| UARTO_RX | UARTO Receive | C | PC_14 |
| UARTO_TX | UARTO Transmit | C | PC_13 |
| UART1_CTS | UART1 Clear to Send | E | PE_01 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 12. ADSP-SC58x/ADSP-2158x 349-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| UART1_RTS | UART1 Request to Send | E | PE_02 |
| UART1_RX | UART1 Receive | B | PB_03 |
| UART1_TX | UART1 Transmit | B | PB_02 |
| UART2_CTS | UART2 Clear to Send | E | PE_11 |
| UART2_RTS | UART2 Request to Send | E | PE_10 |
| UART2_RX | UART2 Receive | D | PD_13 |
| UART2_TX | UART2 Transmit | D | PD_12 |
| USBO_CLKIN | USB0 Clock/Crystal Input | Not Muxed | USB_CLKIN |
| USBO_DM | USBO Negative Data (-) | Not Muxed | USB0_DM |
| USBO_DP | USBO Positive Data (+) | Not Muxed | USBO_DP |
| USBO_ID | USBO OTG ID | Not Muxed | USBO_ID |
| USBO_VBC | USBO VBUS Control | Not Muxed | USBO_VBC |
| USBO_VBUS | USBO Bus Voltage | Not Muxed | USBO_VBUS |
| USBO_XTAL | USB0 Crystal | Not Muxed | USB_XTAL |
| VDD_DMC | DMC VDD | Not Muxed | VDD_DMC |
| VDD_HADC | HADC/TMU VDD | Not Muxed | VDD_HADC |
| VDD_USB | USB VDD | Not Muxed | VDD_USB |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## GPIO MULTIPLEXING FOR THE 349-BALL CSP BGA PACKAGE

Table 13 through Table 17 identify the pin functions that are multiplexed on the general-purpose I/O pins of the 349-ball CSP_BGA package.
Table 13. Signal Multiplexing for Port A

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PA_00 | ETH0_TXDO |  |  | SMC0_A21 |  |
| PA_01 | ETH0_TXD1 |  |  | SMCO_A20 |  |
| PA_02 | ETHO_MDC |  |  | SMCO_A24 |  |
| PA_03 | ETH0_MDIO |  |  | SMCO_A23 |  |
| PA_04 | ETHO_RXDO |  |  | SMC0_A19 |  |
| PA_05 | ETH0_RXD1 |  |  | SMCO_A18 |  |
| PA_06 | ETHO_RXCLK_REFCLK |  |  | SMC0_A17 |  |
| PA_07 | ETH0_CRS |  |  | SMCO_A16 |  |
| PA_08 | ETH0_RXD2 |  |  | SMCO_A12 |  |
| PA_09 | ETH0_RXD3 |  |  | SMC0_A11 |  |
| PA_10 | ETHO_TXEN |  |  | SMCO_A22 |  |
| PA_11 | ETHO_TXCLK |  |  | SMC0_A15 |  |
| PA_12 | ETH0_TXD2 |  |  | SMCO_A14 |  |
| PA_13 | ETH0_TXD3 |  |  | SMC0_A13 |  |
| PA_14 | ETH0_PTPPPS3 | SINCO_DO |  | SMC0_A10 |  |
| PA_15 | ETH0_PTPPPS2 | SINCO_D1 |  | SMC0_A09 |  |

Table 14. Signal Multiplexing for Port B

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PB_00 | ETH0_PTPPPS1 | SINCO_D2 | PPIO_D14 | SMC0_A08 | TM0_ACLK3 |
| PB_01 | ETH0_PTPPPSO | SINCO_CLKO | PPIO_D15 | SMC0_A07 | TM0_ACLK4 |
| PB_02 | ETH0_PTPCLKINO | UART1_TX | PPIO_D16 | SMC0_A04 |  |
| PB_03 | ETHO_PTPAUXINO | $\overline{\text { UART1_RX }}$ | PPIO_D17 | SMC0_A03 | TM0_ACI1 |
| PB_04 | MLBO_CLK | SINCO_D3 | PPIO_D12 | SMCO_ARDY | ETH0_PTPAUXIN1 |
| PB_05 | MLBO_SIG |  | PPIO_D13 | SMC0_A01 | ETH0_PTPAUXIN2 |
| PB_06 | MLBO_DAT |  | PWMO_BH | SMCO_A02 | ETH0_PTPAUXIN3 |
| PB_07 | LP1_D0 | PWMO_AH | TM0_TMR3 | SMCO_D15 |  |
| PB_08 | LP1_D1 | PWMO_AL | TM0_TMR4 | SMCO_D14 |  |
| PB_09 | LP1_D2 |  | CAN1_TX | SMCO_D13 |  |
| PB_10 | LP1_D3 | TM0_TMR2 | CAN1_RX | SMCO_D12 | TMO_ACI4 |
| PB_11 | LP1_D4 |  | PWMO_DH | SMCO_D11 | CNTO_ZM |
| PB_12 | LP1_D5 |  | PWMO_DL | SMCO_D10 | CNTO_UD |
| PB_13 | LP1_D6 |  | PWMO_CH | SMC0_D09 |  |
| PB_14 | LP1_D7 | TM0_TMR5 | PWMO_CL | SMCO_D08 | CNTO_DG |
| PB_15 | LP1_ACK | $\overline{\text { PWM0_TRIPO }}$ | TM0_TMR1 | SMC0_AWE |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 15. Signal Multiplexing for Port C

| Signal Name | Multiplexed <br> Function 0 | Multiplexed <br> Function 1 | Multiplexed <br> Function 2 | Multiplexed <br> Function 3 |
| :--- | :--- | :--- | :--- | :--- |
| PC_00 | LP1_CLK | Multiplexed |  |  |
| Function Input Tap |  |  |  |  |

Table 16. Signal Multiplexing for Port $D$

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PD_00 | UART0_CTS | PPIO_D23 | ACM0_A3 | SMC0_D07 |  |
| PD_01 | $\overline{\text { SPIO_SEL2 }}$ |  | ACM0_A4 | SMC0_AOE | $\overline{\text { SPIO_SS }}$ |
| PD_02 | LPO_D0 | $\overline{\text { PWM1_TRIP0 }}$ | TRACE0_D00 |  |  |
| PD_03 | LPO_D1 | PWM1_AH | TRACE0_D01 |  |  |
| PD_04 | LPO_D2 | PWM1_AL | TRACE0_D02 |  |  |
| PD_05 | LPO_D3 | PWM1_BH | TRACE0_D03 |  |  |
| PD_06 | LPO_D4 | PWM1_BL | TRACE0_D04 |  |  |
| PD_07 | LPO_D5 | PWM1_CH | TRACE0_D05 |  |  |
| PD_08 | LPO_D6 | PWM1_CL | TRACE0_D06 |  | TM0_ACLK1 |
| PD_09 | LPO_D7 | PWM1_DH | TRACE0_D07 |  | TM0_ACLK2 |
| PD_10 | LPO_CLK | PWM1_DL | TRACEO_CLK |  |  |
| PD_11 | LPO_ACK | PWM1_SYNC |  |  |  |
| PD_12 | UART2_TX |  | PPIO_D19 | SMC0_A06 |  |
| PD_13 | UART2_RX |  | PPIO_D18 | SMC0_A05 | TM0_ACl2 |
| PD_14 | PPIO_D11 | $\overline{\text { PWM2_TRIP0 }}$ | MLB0_CLKOUT | SMC0_D06 |  |
| PD_15 | PPIO_D10 | PWM2_CH |  | SMC0_D05 |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 17. Signal Multiplexing for Port E

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PE_00 | PPIO_D09 | PWM2_CL |  | SMC0_D04 |  |
| PE_01 | PPIO_FS2 | SPIO_SEL5 | UART1_CTS | C1_FLG0 |  |
| PE_02 | PPIO_FS1 | SPIO_SEL6 | UART1_RTS | C2_FLGO |  |
| PE_03 | PPIO_CLK | SPIO_SEL7 | SPI2_SEL2 | C1_FLG1 |  |
| PE_04 | PPIO_D08 | PWM2_DH | SPI2_SEL3 | C2_FLG1 |  |
| PE_05 | PPIO_D07 | PWM2_SYNC | $\overline{\text { SPI2_SEL4 }}$ | C1_FLG2 |  |
| PE_06 | PPIO_D06 |  | $\overline{\text { SPI2_SEL5 }}$ | C2_FLG2 |  |
| PE_07 | PPIO_D05 |  | $\overline{\text { SPI1_SEL2 }}$ | C1_FLG3 |  |
| PE_08 | PPIO_D04 | $\overline{\text { SPI1_SEL5 }}$ | SPI1_RDY | C2_FLG3 |  |
| PE_09 | PPIO_D03 | PWMO_SYNC | TMO_TMRO | SMC0_D03 |  |
| PE_10 | PPIO_D02 | PWM2_DL | UART2_RTS | SMCO_D02 |  |
| PE_11 | PPIO_D01 | $\overline{\text { SPI1_SEL3 }}$ | UART2_CTS | SMC0_D01 | $\overline{\text { SPI1_SS }}$ |
| PE_12 | PPIO_D00 | $\overline{\text { SPI1_SEL4 }}$ | SPI2_RDY | SMCO_D00 |  |
| PE_13 | SPI1_CLK |  | PPIO_D20 | SMC0_AMS1 |  |
| PE_14 | SPI1_MISO |  | PPIO_D21 | SMCO_ABEO |  |
| PE_15 | SPI1_MOSI |  | PPIO_D22 | SMC0_ABE1 |  |

Table 18 shows the internal timer signal routing. This table applies to both the 349-ball and 529-ball CSP_BGA packages.

Table 18. Internal Timer Signal Routing

| Timer Input Signal | Internal Source |
| :--- | :--- |
| TM0_ACLK0 | SYS_CLKIN1 |
| TMO_ACI5 | DAIO_CRS_PB04_O |
| TM0_ACLK5 | DAIO_CRS_PB03_O |
| TM0_ACI6 | DAI1_CRS_PB04_O |
| TM0_ACLK6 | DAI1_CRS_PB03_O |
| TM0_ACI7 | CNT0_TO |
| TMO_ACLK7 | SYS_CLKIN0 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## 529-BALL CSP BGA SIGNAL DESCRIPTIONS

The processor pin definitions are shown Table 19 for the 529-ball CSP_BGA package. The columns in this table provide the following information:

- The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable.
- The description column provides a descriptive name for each signal.
- The port column shows whether or not a signal is multiplexed with other signals on a general-purpose I/O port pin.
- The pin name column identifies the name of the package pin (at power on reset) on which the signal is located (if a single function pin) or is multiplexed (if a general-purpose I/O pin).
- The DAI pins and their associated signal routing units (SRUs) connect inputs and outputs of the DAI peripherals (SPORT, ASRC, S/PDIF, and PCG). See the Digital Audio Interface (DAI) chapter of the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference for complete information on the use of the DAIs and SRUs.

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| ACMO_A0 | ACM0 ADC Control Signals | C | PC_13 |
| ACM0_A1 | ACM0 ADC Control Signals | C | PC_14 |
| ACMO_A2 | ACM0 ADC Control Signals | C | PC_15 |
| ACMO_A3 | ACM0 ADC Control Signals | D | PD_00 |
| ACMO_A4 | ACM0 ADC Control Signals | D | PD_01 |
| ACMO_T0 | ACM0 External Trigger n | C | PC_12 |
| C1_FLG0 | SHARC Core 1 Flag Pin | E | PE_01 |
| C1_FLG1 | SHARC Core 1 Flag Pin | E | PE_03 |
| C1_FLG2 | SHARC Core 1 Flag Pin | E | PE_05 |
| C1_FLG3 | SHARC Core 1 Flag Pin | E | PE_07 |
| C2_FLG0 | SHARC Core 2 Flag Pin | E | PE_02 |
| C2_FLG1 | SHARC Core 2 Flag Pin | E | PE_04 |
| C2_FLG2 | SHARC Core 2 Flag Pin | E | PE_06 |
| C2_FLG3 | SHARC Core 2 Flag Pin | E | PE_08 |
| CANO_RX | CAN0 Receive | C | PC_07 |
| CANO_TX | CANO Transmit | C | PC_08 |
| CAN1_RX | CAN1 Receive | B | PB_10 |
| CAN1_TX | CAN1 Transmit | B | PB_09 |
| CNTO_DG | CNT0 Count Down and Gate | B | PB_14 |
| CNTO_UD | CNTO Count Up and Direction | B | PB_12 |
| CNTO_ZM | CNTO Count Zero Marker | B | PB_11 |
| DAIO_PIN01 | DAIO Pin 1 | Not Muxed | DAIO_PIN01 |
| DAIO_PINO2 | DAIO Pin 2 | Not Muxed | DAIO_PIN02 |
| DAIO_PINO3 | DAIO Pin 3 | Not Muxed | DAIO_PIN03 |
| DAIO_PIN04 | DAIO Pin 4 | Not Muxed | DAIO_PIN04 |
| DAIO_PIN05 | DAIO Pin 5 | Not Muxed | DAIO_PIN05 |
| DAIO_PIN06 | DAIO Pin 6 | Not Muxed | DAIO_PIN06 |
| DAIO_PIN07 | DAIO Pin 7 | Not Muxed | DAIO_PIN07 |
| DAIO_PIN08 | DAIO Pin 8 | Not Muxed | DAIO_PIN08 |
| DAIO_PIN09 | DAIO Pin 9 | Not Muxed | DAIO_PIN09 |
| DAIO_PIN10 | DAIO Pin 10 | Not Muxed | DAIO_PIN10 |
| DAIO_PIN11 | DAIO Pin 11 | Not Muxed | DAIO_PIN11 |
| DAIO_PIN12 | DAIO Pin 12 | Not Muxed | DAIO_PIN12 |
| DAIO_PIN13 | DAIO Pin 13 | Not Muxed | DAIO_PIN13 |
| DAIO_PIN14 | DAIO Pin 14 | Not Muxed | DAIO_PIN14 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| DAIO_PIN15 | DAIO Pin 15 | Not Muxed | DAIO_PIN15 |
| DAIO_PIN16 | DAIO Pin 16 | Not Muxed | DAIO_PIN16 |
| DAIO_PIN17 | DAIO Pin 17 | Not Muxed | DAIO_PIN17 |
| DAIO_PIN18 | DAIO Pin 18 | Not Muxed | DAIO_PIN18 |
| DAIO_PIN19 | DAIO Pin 19 | Not Muxed | DAIO_PIN19 |
| DAIO_PIN20 | DAIO Pin 20 | Not Muxed | DAIO_PIN20 |
| DAI1_PIN01 | DAI1 Pin 1 | Not Muxed | DAI1_PIN01 |
| DAI1_PINO2 | DAI1 Pin 2 | Not Muxed | DAI1_PIN02 |
| DAI1_PIN03 | DAI1 Pin 3 | Not Muxed | DAl1_PIN03 |
| DAI1_PIN04 | DAI1 Pin 4 | Not Muxed | DAI1_PIN04 |
| DAI1_PIN05 | DAI1 Pin 5 | Not Muxed | DAI1_PIN05 |
| DAI1_PIN06 | DAI1 Pin 6 | Not Muxed | DAI1_PIN06 |
| DAI1_PIN07 | DAI1 Pin 7 | Not Muxed | DAI1_PIN07 |
| DAI1_PIN08 | DAI1 Pin 8 | Not Muxed | DAI1_PIN08 |
| DAI1_PIN09 | DAI1 Pin 9 | Not Muxed | DAI1_PIN09 |
| DAI1_PIN10 | DAI1 Pin 10 | Not Muxed | DAI1_PIN10 |
| DAI1_PIN11 | DAI1 Pin 11 | Not Muxed | DAI1_PIN11 |
| DAI1_PIN12 | DAl1 Pin 12 | Not Muxed | DAI1_PIN12 |
| DAI1_PIN13 | DAI1 Pin 13 | Not Muxed | DAI1_PIN13 |
| DAI1_PIN14 | DAI1 Pin 14 | Not Muxed | DAI1_PIN14 |
| DAI1_PIN15 | DAI1 Pin 15 | Not Muxed | DAI1_PIN15 |
| DAI1_PIN16 | DAI1 Pin 16 | Not Muxed | DAI1_PIN16 |
| DAI1_PIN17 | DAI1 Pin 17 | Not Muxed | DAI1_PIN17 |
| DAI1_PIN18 | DAI1 Pin 18 | Not Muxed | DAI1_PIN18 |
| DAI1_PIN19 | DAI1 Pin 19 | Not Muxed | DAI1_PIN19 |
| DAI1_PIN20 | DAl1 Pin 20 | Not Muxed | DAI1_PIN20 |
| DMCO_A00 | DMC0 Address 0 | Not Muxed | DMC0_A00 |
| DMC0_A01 | DMC0 Address 1 | Not Muxed | DMC0_A01 |
| DMCO_A02 | DMC0 Address 2 | Not Muxed | DMC0_A02 |
| DMC0_A03 | DMC0 Address 3 | Not Muxed | DMC0_A03 |
| DMCO_A04 | DMCO Address 4 | Not Muxed | DMC0_A04 |
| DMC0_A05 | DMC0 Address 5 | Not Muxed | DMC0_A05 |
| DMC0_A06 | DMC0 Address 6 | Not Muxed | DMC0_A06 |
| DMC0_A07 | DMC0 Address 7 | Not Muxed | DMC0_A07 |
| DMC0_A08 | DMC0 Address 8 | Not Muxed | DMC0_A08 |
| DMC0_A09 | DMC0 Address 9 | Not Muxed | DMC0_A09 |
| DMC0_A10 | DMC0 Address 10 | Not Muxed | DMC0_A10 |
| DMC0_A11 | DMC0 Address 11 | Not Muxed | DMC0_A11 |
| DMCO_A12 | DMC0 Address 12 | Not Muxed | DMC0_A12 |
| DMC0_A13 | DMC0 Address 13 | Not Muxed | DMC0_A13 |
| DMC0_A14 | DMC0 Address 14 | Not Muxed | DMC0_A14 |
| DMC0_A15 | DMC0 Address 15 | Not Muxed | DMC0_A15 |
| DMCO_BAO | DMC0 Bank Address 0 | Not Muxed | DMC0_BAO |
| DMC0_BA1 | DMC0 Bank Address 1 | Not Muxed | DMC0_BA1 |
| DMC0_BA2 | DMC0 Bank Address 2 | Not Muxed | DMC0_BA2 |
| $\overline{\text { DMC0_CAS }}$ | DMC0 Column Address Strobe | Not Muxed | $\overline{\text { DMC0_CAS }}$ |
| DMC0_CK | DMC0 Clock | Not Muxed | DMC0_CK |
| DMCO_CKE | DMCO Clock enable | Not Muxed | DMCO_CKE |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| DMC0_CK | DMC0 Clock (complement) | Not Muxed | DMC0_CK |
| DMC0_CSO | DMCO Chip Select 0 | Not Muxed | $\overline{\text { DMCO_CSO }}$ |
| DMC0_DQ00 | DMC0 Data 0 | Not Muxed | DMC0_DQ00 |
| DMC0_DQ01 | DMC0 Data 1 | Not Muxed | DMC0_DQ01 |
| DMC0_DQ02 | DMC0 Data 2 | Not Muxed | DMC0_DQ02 |
| DMC0_DQ03 | DMC0 Data 3 | Not Muxed | DMC0_DQ03 |
| DMC0_DQ04 | DMC0 Data 4 | Not Muxed | DMC0_DQ04 |
| DMC0_DQ05 | DMC0 Data 5 | Not Muxed | DMC0_DQ05 |
| DMC0_DQ06 | DMC0 Data 6 | Not Muxed | DMC0_DQ06 |
| DMC0_DQ07 | DMC0 Data 7 | Not Muxed | DMC0_DQ07 |
| DMC0_DQ08 | DMC0 Data 8 | Not Muxed | DMC0_DQ08 |
| DMC0_DQ09 | DMC0 Data 9 | Not Muxed | DMC0_DQ09 |
| DMC0_DQ10 | DMC0 Data 10 | Not Muxed | DMC0_DQ10 |
| DMC0_DQ11 | DMC0 Data 11 | Not Muxed | DMC0_DQ11 |
| DMC0_DQ12 | DMC0 Data 12 | Not Muxed | DMC0_DQ12 |
| DMC0_DQ13 | DMC0 Data 13 | Not Muxed | DMC0_DQ13 |
| DMC0_DQ14 | DMC0 Data 14 | Not Muxed | DMC0_DQ14 |
| DMC0_DQ15 | DMC0 Data 15 | Not Muxed | DMC0_DQ15 |
| DMCO_LDM | DMC0 Data Mask for Lower Byte | Not Muxed | DMC0_LDM |
| DMC0_LDQS | DMC0 Data Strobe for Lower Byte | Not Muxed | DMC0_LDQS |
| DMC0_LDQS | DMC0 Data Strobe for Lower Byte (complement) | Not Muxed | DMC0_LDQS |
| DMC0_ODT | DMC0 On-die termination | Not Muxed | DMC0_ODT |
| DMC0_RAS | DMC0 Row Address Strobe | Not Muxed | DMC0_RAS |
| DMC0_RESET | DMC0 Reset (DDR3 only) | Not Muxed | DMC0_RESET |
| DMC0_RZQ | DMC0 External calibration resistor connection | Not Muxed | DMCO_RZQ |
| DMC0_UDM | DMC0 Data Mask for Upper Byte | Not Muxed | DMC0_UDM |
| DMCO_UDQS | DMC0 Data Strobe for Upper Byte | Not Muxed | DMCO_UDQS |
| DMC0_UDQS | DMC0 Data Strobe for Upper Byte (complement) | Not Muxed | $\overline{\text { DMC0_UDQS }}$ |
| DMCO_VREF | DMC0 Voltage Reference | Not Muxed | DMC0_VREF |
| DMC0_WE | DMCO Write Enable | Not Muxed | DMC0_WE |
| DMC1_A00 | DMC1 Address 0 | Not Muxed | DMC1_A00 |
| DMC1_A01 | DMC1 Address 1 | Not Muxed | DMC1_A01 |
| DMC1_A02 | DMC1 Address 2 | Not Muxed | DMC1_A02 |
| DMC1_A03 | DMC1 Address 3 | Not Muxed | DMC1_A03 |
| DMC1_A04 | DMC1 Address 4 | Not Muxed | DMC1_A04 |
| DMC1_A05 | DMC1 Address 5 | Not Muxed | DMC1_A05 |
| DMC1_A06 | DMC1 Address 6 | Not Muxed | DMC1_A06 |
| DMC1_A07 | DMC1 Address 7 | Not Muxed | DMC1_A07 |
| DMC1_A08 | DMC1 Address 8 | Not Muxed | DMC1_A08 |
| DMC1_A09 | DMC1 Address 9 | Not Muxed | DMC1_A09 |
| DMC1_A10 | DMC1 Address 10 | Not Muxed | DMC1_A10 |
| DMC1_A11 | DMC1 Address 11 | Not Muxed | DMC1_A11 |
| DMC1_A12 | DMC1 Address 12 | Not Muxed | DMC1_A12 |
| DMC1_A13 | DMC1 Address 13 | Not Muxed | DMC1_A13 |
| DMC1_A14 | DMC1 Address 14 | Not Muxed | DMC1_A14 |
| DMC1_A15 | DMC1 Address 15 | Not Muxed | DMC1_A15 |
| DMC1_BA0 | DMC1 Bank Address 0 | Not Muxed | DMC1_BA0 |
| DMC1_BA1 | DMC1 Bank Address 1 | Not Muxed | DMC1_BA1 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| DMC1_BA2 | DMC1 Bank Address 2 | Not Muxed | DMC1_BA2 |
| DMC1_CAS | DMC1 Column Address Strobe | Not Muxed | DMC1_CAS |
| DMC1_CK | DMC1 Clock | Not Muxed | DMC1_CK |
| DMC1_CKE | DMC1 Clock enable | Not Muxed | DMC1_CKE |
| DMC1_CK | DMC1 Clock (complement) | Not Muxed | DMC1_CK |
| DMC1_CS0 | DMC1 Chip Select 0 | Not Muxed | DMC1_CS0 |
| DMC1_DQ00 | DMC1 Data 0 | Not Muxed | DMC1_DQ00 |
| DMC1_DQ01 | DMC1 Data 1 | Not Muxed | DMC1_DQ01 |
| DMC1_DQ02 | DMC1 Data 2 | Not Muxed | DMC1_DQ02 |
| DMC1_DQ03 | DMC1 Data 3 | Not Muxed | DMC1_DQ03 |
| DMC1_DQ04 | DMC1 Data 4 | Not Muxed | DMC1_DQ04 |
| DMC1_DQ05 | DMC1 Data 5 | Not Muxed | DMC1_DQ05 |
| DMC1_DQ06 | DMC1 Data 6 | Not Muxed | DMC1_DQ06 |
| DMC1_DQ07 | DMC1 Data 7 | Not Muxed | DMC1_DQ07 |
| DMC1_DQ08 | DMC1 Data 8 | Not Muxed | DMC1_DQ08 |
| DMC1_DQ09 | DMC1 Data 9 | Not Muxed | DMC1_DQ09 |
| DMC1_DQ10 | DMC1 Data 10 | Not Muxed | DMC1_DQ10 |
| DMC1_DQ11 | DMC1 Data 11 | Not Muxed | DMC1_DQ11 |
| DMC1_DQ12 | DMC1 Data 12 | Not Muxed | DMC1_DQ12 |
| DMC1_DQ13 | DMC1 Data 13 | Not Muxed | DMC1_DQ13 |
| DMC1_DQ14 | DMC1 Data 14 | Not Muxed | DMC1_DQ14 |
| DMC1_DQ15 | DMC1 Data 15 | Not Muxed | DMC1_DQ15 |
| DMC1_LDM | DMC1 Data Mask for Lower Byte | Not Muxed | DMC1_LDM |
| DMC1_LDQS | DMC1 Data Strobe for Lower Byte | Not Muxed | DMC1_LDQS |
| DMC1_LDQS | DMC1 Data Strobe for Lower Byte (complement) | Not Muxed | DMC1_LDQS |
| DMC1_ODT | DMC1 On-die termination | Not Muxed | DMC1_ODT |
| DMC1_RAS | DMC1 Row Address Strobe | Not Muxed | DMC1_RAS |
| DMC1_RESET | DMC1 Reset (DDR3 only) | Not Muxed | DMC1_RESET |
| DMC1_RZQ | DMC1 External calibration resistor connection | Not Muxed | DMC1_RZQ |
| DMC1_UDM | DMC1 Data Mask for Upper Byte | Not Muxed | DMC1_UDM |
| DMC1_UDQS | DMC1 Data Strobe for Upper Byte | Not Muxed | DMC1_UDQS |
| DMC1_UDQS | DMC1 Data Strobe for Upper Byte (complement) | Not Muxed | DMC1_UDQS |
| DMC1_VREF | DMC1 Voltage Reference | Not Muxed | DMC1_VREF |
| DMC1_WE | DMC1 Write Enable | Not Muxed | DMC1_WE |
| ETHO_CRS | ETH0 Carrier Sense/RMII Receive Data Valid | A | PA_07 |
| ETHO_MDC | ETH0 Management Channel Clock | A | PA_02 |
| ETHO_MDIO | ETH0 Management Channel Serial Data | A | PA_03 |
| ETHO_PTPAUXINO | ETH0 PTP Auxiliary Trigger Input 0 | B | PB_03 |
| ETH0_PTPAUXIN1 | ETH0 PTP Auxiliary Trigger Input 1 | B | PB_04 |
| ETH0_PTPAUXIN2 | ETH0 PTP Auxiliary Trigger Input 2 | B | PB_05 |
| ETH0_PTPAUXIN3 | ETH0 PTP Auxiliary Trigger Input 3 | B | PB_06 |
| ETHO_PTPCLKINO | ETH0 PTP Clock Input 0 | B | PB_02 |
| ETH0_PTPPPSO | ETH0 PTP Pulse-Per-Second Output 0 | B | PB_01 |
| ETH0_PTPPPS 1 | ETH0 PTP Pulse-Per-Second Output 1 | B | PB_00 |
| ETH0_PTPPPS2 | ETH0 PTP Pulse-Per-Second Output 2 | A | PA_15 |
| ETH0_PTPPPS3 | ETH0 PTP Pulse-Per-Second Output 3 | A | PA_14 |
| ETHO_RXCLK_REFCLK | ETH0 RXCLK (GigE) or REFCLK (10/100) | A | PA_06 |
| ETHO_RXCTL_CRS | ETH0 RXCTL (GigE) or CRS (10/100) | A | PA_07 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| ETH0_RXD0 | ETH0 Receive Data 0 | A | PA_04 |
| ETH0_RXD1 | ETH0 Receive Data 1 | A | PA_05 |
| ETH0_RXD2 | ETH0 Receive Data 2 | A | PA_08 |
| ETH0_RXD3 | ETH0 Receive Data 3 | A | PA_09 |
| ETHO_TXCLK | ETH0 Transmit Clock | A | PA_11 |
| ETH0_TXCTL_TXEN | ETH0 TXCTL (GigE) or TXEN (10/100) | A | PA_10 |
| ETHO_TXD0 | ETHO Transmit Data 0 | A | PA_00 |
| ETH0_TXD1 | ETH0 Transmit Data 1 | A | PA_01 |
| ETH0_TXD2 | ETHO Transmit Data 2 | A | PA_12 |
| ETH0_TXD3 | ETHO Transmit Data 3 | A | PA_13 |
| ETH0_TXEN | ETHO Transmit Enable | A | PA_10 |
| ETH1_CRS | ETH1 Carrier Sense/RMII Receive Data Valid | F | PF_13 |
| ETH1_MDC | ETH1 Management Channel Clock | F | PF_14 |
| ETH1_MDIO | ETH1 Management Channel Serial Data | F | PF_15 |
| ETH1_REFCLK | ETH1 Reference Clock | G | PG_00 |
| ETH1_RXD0 | ETH1 Receive Data 0 | G | PG_04 |
| ETH1_RXD1 | ETH1 Receive Data 1 | G | PG_05 |
| ETH1_TXD0 | ETH1 Transmit Data 0 | G | PG_02 |
| ETH1_TXD1 | ETH1 Transmit Data 1 | G | PG_03 |
| ETH1_TXEN | ETH1 Transmit Enable | G | PG_01 |
| HADCO_EOC_DOUT | HADC0 End of Conversion / Serial Data Out | F | PF_02 |
| HADCO_MUXO | HADC0 Controls to external multiplexer | F | PF_05 |
| HADCO_MUX1 | HADCO Controls to external multiplexer | F | PF_04 |
| HADCO_MUX2 | HADCO Controls to external multiplexer | F | PF_03 |
| HADCO_VINO | HADCO Analog Input at channel 0 | Not Muxed | HADCO_VINO |
| HADC0_VIN1 | HADC0 Analog Input at channel 1 | Not Muxed | HADC0_VIN1 |
| HADCO_VIN2 | HADCO Analog Input at channel 2 | Not Muxed | HADCO_VIN2 |
| HADCO_VIN3 | HADC0 Analog Input at channel 3 | Not Muxed | HADC0_VIN3 |
| HADCO_VIN4 | HADCO Analog Input at channel 4 | Not Muxed | HADC0_VIN4 |
| HADCO_VIN5 | HADCO Analog Input at channel 5 | Not Muxed | HADC0_VIN5 |
| HADCO_VIN6 | HADCO Analog Input at channel 6 | Not Muxed | HADC0_VIN6 |
| HADCO_VIN7 | HADC0 Analog Input at channel 7 | Not Muxed | HADC0_VIN7 |
| HADCO_VREFN | HADCO Ground Reference for ADC | Not Muxed | HADCO_VREFN |
| HADCO_VREFP | HADC0 External Reference for ADC | Not Muxed | HADCO_VREFP |
| JTG_TCK | TAPC JTAG Clock | Not Muxed | JTG_TCK |
| JTG_TDI | TAPC JTAG Serial Data In | Not Muxed | JTG_TDI |
| JTG_TDO | TAPC JTAG Serial Data Out | Not Muxed | JTG_TDO |
| JTG_TMS | TAPC JTAG Mode Select | Not Muxed | JTG_TMS |
| JTG_TRST | TAPC JTAG Reset | Not Muxed | JTG_TRST |
| LPO_ACK | LPO Acknowledge | D | PD_11 |
| LPO_CLK | LPO Clock | D | PD_10 |
| LPO_D0 | LPO Data 0 | D | PD_02 |
| LPO_D1 | LPO Data 1 | D | PD_03 |
| LPO_D2 | LPO Data 2 | D | PD_04 |
| LPO_D3 | LPO Data 3 | D | PD_05 |
| LPO_D4 | LPO Data 4 | D | PD_06 |
| LPO_D5 | LPO Data 5 | D | PD_07 |
| LPO_D6 | LPO Data 6 | D | PD_08 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| LPO_D7 | LPO Data 7 | D | PD_09 |
| LP1_ACK | LP1 Acknowledge | B | PB_15 |
| LP1_CLK | LP1 Clock | C | PC_00 |
| LP1_D0 | LP1 Data 0 | B | PB_07 |
| LP1_D1 | LP1 Data 1 | B | PB_08 |
| LP1_D2 | LP1 Data 2 | B | PB_09 |
| LP1_D3 | LP1 Data 3 | B | PB_10 |
| LP1_D4 | LP1 Data 4 | B | PB_11 |
| LP1_D5 | LP1 Data 5 | B | PB_12 |
| LP1_D6 | LP1 Data 6 | B | PB_13 |
| LP1_D7 | LP1 Data 7 | B | PB_14 |
| MLBO_CLKN | MLB0 Differential Clock (-) | Not Muxed | MLBO_CLKN |
| MLBO_CLKP | MLBO Differential Clock (+) | Not Muxed | MLBO_CLKP |
| MLBO_DATN | MLB0 Differential Data (-) | Not Muxed | MLBO_DATN |
| MLB0_DATP | MLB0 Differential Data (+) | Not Muxed | MLBO_DATP |
| MLBO_SIGN | MLB0 Differential Signal (-) | Not Muxed | MLBO_SIGN |
| MLBO_SIGP | MLB0 Differential Signal (+) | Not Muxed | MLB0_SIGP |
| MLBO_CLK | MLB0 Single-Ended Clock | B | PB_04 |
| MLB0_DAT | MLBO Single-Ended Data | B | PB_06 |
| MLBO_SIG | MLBO Single-Ended Signal | B | PB_05 |
| MLBO_CLKOUT | MLBO Single-Ended Clock Out | D | PD_14 |
| $\overline{\text { MSIO_CD }}$ | MSIO Card Detect | F | PF_12 |
| MSIO_CLK | MSIO Clock | F | PF_11 |
| MSIO_CMD | MSIO Command | F | PF_10 |
| MSIO_D0 | MSIO Data 0 | F | PF_02 |
| MSIO_D1 | MSIO Data 1 | F | PF_03 |
| MSIO_D2 | MSIO Data 2 | F | PF_04 |
| MSIO_D3 | MSIO Data 3 | F | PF_05 |
| MSIO_D4 | MSIO Data 4 | F | PF_06 |
| MSIO_D5 | MSIO Data 5 | F | PF_07 |
| MSIO_D6 | MSIO Data 6 | F | PF_08 |
| MSIO_D7 | MSIO Data 7 | F | PF_09 |
| MSIO_INT | MSIO eSDIO Interrupt Input | F | PF_13 |
| PA_00-15 | PORTA Position 00 through Position 15 | A | PA_00-15 |
| PB_00-15 | PORTB Position 00 through Position 15 | B | PB_00-15 |
| PCIEO_CLKM | PCIEO CLK - | Not Muxed | PCIEO_CLKM |
| PCIEO_CLKP | PCIEO CLK + | Not Muxed | PCIEO_CLKP |
| PCIEO_REF | PCIEO Reference | Not Muxed | PCIEO_REF |
| PCIEO_RXM | PCIEO RX - | Not Muxed | PCIEO_RXM |
| PCIEO_RXP | PCIEO RX + | Not Muxed | PCIEO_RXP |
| PCIEO_TXM | PCIEO TX - | Not Muxed | PCIEO_TXM |
| PCIEO_TXP | PCIEO TX + | Not Muxed | PCIEO_TXP |
| PC_00-15 | PORTC Position 00 through Position 15 | C | PC_00-15 |
| PD_00-15 | PORTD Position 00 through Position 15 | D | PD_00-15 |
| PE_00-15 | PORTE Position 00 through Position 15 | E | PE_00-15 |
| PF_00-15 | PORTF Position 00 through Position 15 | F | PF_00-15 |
| PG_00-5 | PORTG Position 00 through Position 5 | G | PG_00-5 |
| PPIO_CLK | EPPIO Clock | E | PE_03 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| PPIO_D00 | EPPIO Data 0 | E | PE_12 |
| PPIO_D01 | EPPIO Data 1 | E | PE_11 |
| PPIO_D02 | EPPIO Data 2 | E | PE_10 |
| PPIO_D03 | EPPIO Data 3 | E | PE_09 |
| PPIO_D04 | EPPIO Data 4 | E | PE_08 |
| PPIO_D05 | EPPIO Data 5 | E | PE_07 |
| PPIO_D06 | EPPIO Data 6 | E | PE_06 |
| PPIO_D07 | EPPIO Data 7 | E | PE_05 |
| PPIO_D08 | EPPIO Data 8 | E | PE_04 |
| PPIO_D09 | EPPIO Data 9 | E | PE_00 |
| PPIO_D10 | EPPIO Data 10 | D | PD_15 |
| PPIO_D11 | EPPIO Data 11 | D | PD_14 |
| PPIO_D12 | EPPIO Data 12 | B | PB_04 |
| PPIO_D13 | EPPIO Data 13 | B | PB_05 |
| PPIO_D14 | EPPIO Data 14 | B | PB_00 |
| PPIO_D15 | EPPIO Data 15 | B | PB_01 |
| PPIO_D16 | EPPIO Data 16 | B | PB_02 |
| PPIO_D17 | EPPIO Data 17 | B | PB_03 |
| PPIO_D18 | EPPIO Data 18 | D | PD_13 |
| PPIO_D19 | EPPIO Data 19 | D | PD_12 |
| PPIO_D20 | EPPIO Data 20 | E | PE_13 |
| PPIO_D21 | EPPIO Data 21 | E | PE_14 |
| PPIO_D22 | EPPIO Data 22 | E | PE_15 |
| PPIO_D23 | EPPIO Data 23 | D | PD_00 |
| PPIO_FS1 | EPPIO Frame Sync 1 (HSYNC) | E | PE_02 |
| PPIO_FS2 | EPPIO Frame Sync 2 (VSYNC) | E | PE_01 |
| PPIO_FS3 | EPPIO Frame Sync 3 (FIELD) | C | PC_15 |
| PWMO_AH | PWM0 Channel A High Side | B | PB_07 |
| PWMO_AL | PWM0 Channel A Low Side | B | PB_08 |
| PWMO_BH | PWM0 Channel B High Side | B | PB_06 |
| PWMO_BL | PWM0 Channel B Low Side | C | PC_00 |
| PWMO_CH | PWM0 Channel C High Side | B | PB_13 |
| PWMO_CL | PWM0 Channel C Low Side | B | PB_14 |
| PWMO_DH | PWM0 Channel D High Side | B | PB_11 |
| PWMO_DL | PWM0 Channel D Low Side | B | PB_12 |
| PWMO_SYNC | PWM0 PWMTMR Grouped | E | PE_09 |
| PWM0_TRIPO | PWM0 Shutdown Input 0 | B | PB_15 |
| PWM1_AH | PWM1 Channel A High Side | D | PD_03 |
| PWM1_AL | PWM1 Channel A Low Side | D | PD_04 |
| PWM1_BH | PWM1 Channel B High Side | D | PD_05 |
| PWM1_BL | PWM1 Channel B Low Side | D | PD_06 |
| PWM1_CH | PWM1 Channel C High Side | D | PD_07 |
| PWM1_CL | PWM1 Channel C Low Side | D | PD_08 |
| PWM1_DH | PWM1 Channel D High Side | D | PD_09 |
| PWM1_DL | PWM1 Channel D Low Side | D | PD_10 |
| PWM1_SYNC | PWM1 PWMTMR Grouped | D | PD_11 |
| PWM1_TRIP0 | PWM1 Shutdown Input 0 | D | PD_02 |
| PWM2_AH | PWM2 Channel A High Side | F | PF_07 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| PWM2_AL | PWM2 Channel A Low Side | F | PF_06 |
| PWM2_BH | PWM2 Channel B High Side | F | PF_09 |
| PWM2_BL | PWM2 Channel B Low Side | F | PF_08 |
| PWM2_CH | PWM2 Channel C High Side | D | PD_15 |
| PWM2_CL | PWM2 Channel C Low Side | E | PE_00 |
| PWM2_DH | PWM2 Channel D High Side | E | PE_04 |
| PWM2_DL | PWM2 Channel D Low Side | E | PE_10 |
| PWM2_SYNC | PWM2 PWMTMR Grouped | E | PE_05 |
| PWM2_TRIPO | PWM2 Shutdown Input 0 | D | PD_14 |
| GND | Ground | Not Muxed | GND |
| VDD_EXT | External Voltage Domain | Not Muxed | VDD_EXT |
| VDD_INT | Internal Voltage Domain | Not Muxed | VDD_INT |
| RTCO_CLKIN | RTC0 Crystal input / external oscillator connection | Not Muxed | RTCO_CLKIN |
| RTC0_XTAL | RTCO Crystal output | Not Muxed | RTCO_XTAL |
| SINCO_CLKO | SINCO Clock 0 | B | PB_01 |
| SINCO_D0 | SINC0 Data 0 | A | PA_14 |
| SINC0_D1 | SINC0 Data 1 | A | PA_15 |
| SINCO_D2 | SINCO Data 2 | B | PB_00 |
| SINCO_D3 | SINC0 Data 3 | B | PB_04 |
| SMC0_A01 | SMCO Address 1 | B | PB_05 |
| SMC0_A02 | SMCO Address 2 | B | PB_06 |
| SMC0_A03 | SMCO Address 3 | B | PB_03 |
| SMC0_A04 | SMCO Address 4 | B | PB_02 |
| SMC0_A05 | SMCO Address 5 | D | PD_13 |
| SMC0_A06 | SMC0 Address 6 | D | PD_12 |
| SMC0_A07 | SMCO Address 7 | B | PB_01 |
| SMC0_A08 | SMC0 Address 8 | B | PB_00 |
| SMC0_A09 | SMCO Address 9 | A | PA_15 |
| SMC0_A10 | SMCO Address 10 | A | PA_14 |
| SMC0_A11 | SMCO Address 11 | A | PA_09 |
| SMC0_A12 | SMCO Address 12 | A | PA_08 |
| SMC0_A13 | SMCO Address 13 | A | PA_13 |
| SMC0_A14 | SMCO Address 14 | A | PA_12 |
| SMC0_A15 | SMCO Address 15 | A | PA_11 |
| SMC0_A16 | SMCO Address 16 | A | PA_07 |
| SMC0_A17 | SMCO Address 17 | A | PA_06 |
| SMC0_A18 | SMCO Address 18 | A | PA_05 |
| SMC0_A19 | SMCO Address 19 | A | PA_04 |
| SMC0_A20 | SMCO Address 20 | A | PA_01 |
| SMC0_A21 | SMCO Address 21 | A | PA_00 |
| SMC0_A22 | SMCO Address 22 | A | PA_10 |
| SMC0_A23 | SMCO Address 23 | A | PA_03 |
| SMC0_A24 | SMCO Address 24 | A | PA_02 |
| SMC0_A25 | SMCO Address 25 | C | PC_12 |
| SMC0_ABE0 | SMC0 Byte Enable 0 | E | PE_14 |
| SMC0_ABE1 | SMC0 Byte Enable 1 | E | PE_15 |
| SMC0_AMS0 | SMC0 Memory Select 0 | C | PC_15 |
| SMC0_AMS1 | SMC0 Memory Select 1 | E | PE_13 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| SMC0_AMS2 | SMC0 Memory Select 2 | C | PC_07 |
| SMC0_AMS3 | SMC0 Memory Select 3 | C | PC_08 |
| SMCO_AOE | SMC0 Output Enable | D | PD_01 |
| SMC0_ARDY | SMC0 Asynchronous Ready | B | PB_04 |
| SMC0_ARE | SMC0 Read Enable | C | PC_00 |
| SMC0_AWE | SMC0 Write Enable | B | PB_15 |
| SMC0_D00 | SMCO Data 0 | E | PE_12 |
| SMC0_D01 | SMC0 Data 1 | E | PE_11 |
| SMC0_D02 | SMC0 Data 2 | E | PE_10 |
| SMC0_D03 | SMCO Data 3 | E | PE_09 |
| SMC0_D04 | SMC0 Data 4 | E | PE_00 |
| SMC0_D05 | SMC0 Data 5 | D | PD_15 |
| SMC0_D06 | SMC0 Data 6 | D | PD_14 |
| SMC0_D07 | SMC0 Data 7 | D | PD_00 |
| SMC0_D08 | SMCO Data 8 | B | PB_14 |
| SMC0_D09 | SMCO Data 9 | B | PB_13 |
| SMC0_D10 | SMCO Data 10 | B | PB_12 |
| SMC0_D11 | SMC0 Data 11 | B | PB_11 |
| SMC0_D12 | SMCO Data 12 | B | PB_10 |
| SMC0_D13 | SMCO Data 13 | B | PB_09 |
| SMC0_D14 | SMCO Data 14 | B | PB_08 |
| SMC0_D15 | SMCO Data 15 | B | PB_07 |
| SPIO_CLK | SPIO Clock | C | PC_09 |
| SPIO_MISO | SPIO Master In, Slave Out | C | PC_10 |
| SPIO_MOSI | SPIO Master Out, Slave In | C | PC_11 |
| SPIO_RDY | SPI0 Ready | C | PC_12 |
| $\overline{\text { SPI0_SEL1 }}$ | SPIO Slave Select Output 1 | C | PC_07 |
| SPI0_SEL2 | SPIO Slave Select Output 2 | D | PD_01 |
| SPI0_SEL3 | SPIO Slave Select Output 3 | C | PC_12 |
| $\overline{\text { SPIO_SEL4 }}$ | SPIO Slave Select Output 4 | C | PC_00 |
| SPI0_SEL5 | SPIO Slave Select Output 5 | E | PE_01 |
| $\overline{\text { SPIO_SEL6 }}$ | SPI0 Slave Select Output 6 | E | PE_02 |
| SPI0_SEL7 | SPIO Slave Select Output 7 | E | PE_03 |
| SPIO_SS | SPIO Slave Select Input | D | PD_01 |
| SPI1_CLK | SPI1 Clock | E | PE_13 |
| SPI1_MISO | SPI1 Master In, Slave Out | E | PE_14 |
| SPI1_MOSI | SPI1 Master Out, Slave In | E | PE_15 |
| SPI1_RDY | SPI1 Ready | E | PE_08 |
| $\overline{\text { SPI1_SEL1 }}$ | SPI1 Slave Select Output 1 | C | PC_13 |
| SPI1_SEL2 | SPI1 Slave Select Output 2 | E | PE_07 |
| SPI1_SEL3 | SPI1 Slave Select Output 3 | E | PE_11 |
| SPI1_SEL4 | SPI1 Slave Select Output 4 | E | PE_12 |
| SPI1_SEL5 | SPI1 Slave Select Output 5 | E | PE_08 |
| SPI1_SEL6 | SPI1 Slave Select Output 6 | F | PF_00 |
| SPI1_SEL7 | SPI1 Slave Select Output 7 | F | PF_01 |
| SPI1_SS | SPI1 Slave Select Input | E | PE_11 |
| SPI2_CLK | SPI2 Clock | C | PC_01 |
| SPI2_D2 | SPI2 Data 2 | C | PC_04 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| SPI2_D3 | SPI2 Data 3 | C | PC_05 |
| SPI2_MISO | SPI2 Master In, Slave Out | C | PC_02 |
| SPI2_MOSI | SPI2 Master Out, Slave In | C | PC_03 |
| SPI2_RDY | SPI2 Ready | E | PE_12 |
| $\overline{\text { SPI2_SEL1 }}$ | SPI2 Slave Select Output 1 | C | PC_06 |
| SPI2_SEL2 | SPI2 Slave Select Output 2 | E | PE_03 |
| SPI2_SEL3 | SPI2 Slave Select Output 3 | E | PE_04 |
| SPI2_SEL4 | SPI2 Slave Select Output 4 | E | PE_05 |
| $\overline{\text { SPI2_SEL5 }}$ | SPI2 Slave Select Output 5 | E | PE_06 |
| SPI2_SS | SPI2 Slave Select Input | C | PC_06 |
| SYS_BMODEO | Boot Mode Control 0 | Not Muxed | SYS_BMODEO |
| SYS_BMODE1 | Boot Mode Control 1 | Not Muxed | SYS_BMODE1 |
| SYS_BMODE2 | Boot Mode Control 2 | Not Muxed | SYS_BMODE2 |
| SYS_CLKINO | Clock/Crystal Input | Not Muxed | SYS_CLKINO |
| SYS_CLKIN1 | Clock/Crystal Input | Not Muxed | SYS_CLKIN1 |
| SYS_CLKOUT | Processor Clock Output | Not Muxed | SYS_CLKOUT |
| SYS_FAULT | Active-High Fault Output | Not Muxed | SYS_FAULT |
| SYS_FAULT | Active-Low Fault Output | Not Muxed | SYS_FAULT |
| SYS_HWRST | Processor Hardware Reset Control | Not Muxed | SYS_HWRST |
| SYS_RESOUT | Reset Output | Not Muxed | SYS_RESOUT |
| SYS_XTALO | Crystal Output | Not Muxed | SYS_XTALO |
| SYS_XTAL1 | Crystal Output | Not Muxed | SYS_XTAL1 |
| TMO_ACIO | TIMERO Alternate Capture Input 0 | C | PC_14 |
| TM0_ACI1 | TIMERO Alternate Capture Input 1 | B | PB_03 |
| TMO_ACl2 | TIMERO Alternate Capture Input 2 | D | PD_13 |
| TMO_ACl3 | TIMERO Alternate Capture Input 3 | C | PC_07 |
| TMO_ACI4 | TIMERO Alternate Capture Input 4 | B | PB_10 |
| TM0_ACLK1 | TIMERO Alternate Clock 1 | D | PD_08 |
| TMO_ACLK2 | TIMERO Alternate Clock 2 | D | PD_09 |
| TMO_ACLK3 | TIMERO Alternate Clock 3 | B | PB_00 |
| TMO_ACLK4 | TIMERO Alternate Clock 4 | B | PB_01 |
| TMO_CLK | TIMERO Clock | C | PC_11 |
| TMO_TMRO | TIMERO Timer 0 | E | PE_09 |
| TM0_TMR1 | TIMERO Timer 1 | B | PB_15 |
| TM0_TMR2 | TIMERO Timer 2 | B | PB_10 |
| TM0_TMR3 | TIMERO Timer 3 | B | PB_07 |
| TM0_TMR4 | TIMERO Timer 4 | B | PB_08 |
| TM0_TMR5 | TIMERO Timer 5 | B | PB_14 |
| TM0_TMR6 | TIMERO Timer 6 | F | PF_00 |
| TM0_TMR7 | TIMERO Timer 7 | F | PF_01 |
| TRACEO_CLK | TRACEO Trace Clock (first instance) | G | PG_00 |
| TRACEO_CLK | TRACEO Trace Clock (second instance) | D | PD_10 |
| TRACEO_D00 | TRACEO Trace Data (first instance) | F | PF_13 |
| TRACEO_D00 | TRACEO Trace Data 0 (second instance) | D | PD_02 |
| TRACE0_D01 | TRACE0 Trace Data 1 (first instance) | D | PD_03 |
| TRACEO_D01 | TRACEO Trace Data (second instance) | F | PF_14 |
| TRACE0_D02 | TRACEO Trace Data (first instance) | F | PF_15 |
| TRACEO_D02 | TRACEO Trace Data 2 (second instance) | D | PD_04 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :---: | :---: | :---: | :---: |
| TRACE0_D03 | TRACEO Trace Data (first instance) | G | PG_01 |
| TRACE0_D03 | TRACEO Trace Data 3 (second instance) | D | PD_05 |
| TRACEO_D04 | TRACEO Trace Data (first instance) | G | PG_02 |
| TRACE0_D04 | TRACEO Trace Data 4 (second instance) | D | PD_06 |
| TRACE0_D05 | TRACEO Trace Data 5 (first instance) | D | PD_07 |
| TRACE0_D05 | TRACEO Trace Data (second instance) | G | PG_03 |
| TRACE0_D06 | TRACEO Trace Data (first instance) | G | PG_04 |
| TRACE0_D06 | TRACEO Trace Data 6 (second instance) | D | PD_08 |
| TRACE0_D07 | TRACEO Trace Data (first instance) | G | PG_05 |
| TRACE0_D07 | TRACEO Trace Data 7 (second instance) | D | PD_09 |
| TRACEO_D08 | TRACEO Trace Data 8 | F | PF_13 |
| TRACEO_D09 | TRACEO Trace Data 9 | F | PF_14 |
| TRACEO_D10 | TRACEO Trace Data 10 | F | PF_15 |
| TRACE0_D11 | TRACEO Trace Data 11 | G | PG_01 |
| TRACEO_D12 | TRACEO Trace Data 12 | G | PG_02 |
| TRACE0_D13 | TRACEO Trace Data 13 | G | PG_03 |
| TRACEO_D14 | TRACEO Trace Data 14 | G | PG_04 |
| TRACE0_D15 | TRACEO Trace Data 15 | G | PG_05 |
| TWIO_SCL | TWIO Serial Clock | Not Muxed | TWIO_SCL |
| TWIO_SDA | TWIO Serial Data | Not Muxed | TWIO_SDA |
| TWI1_SCL | TWI1 Serial Clock | Not Muxed | TWI1_SCL |
| TWI1_SDA | TWI1 Serial Data | Not Muxed | TWI1_SDA |
| TWI2_SCL | TWI2 Serial Clock | Not Muxed | TWI2_SCL |
| TWI2_SDA | TWI2 Serial Data | Not Muxed | TWI2_SDA |
| UARTO_CTS | UART0 Clear to Send | D | PD_00 |
| UART0_RTS | UART0 Request to Send | C | PC_15 |
| UARTO_RX | UARTO Receive | C | PC_14 |
| UART0_TX | UARTO Transmit | C | PC_13 |
| UART1_CTS | UART1 Clear to Send | E | PE_01 |
| UART1_RTS | UART1 Request to Send | E | PE_02 |
| UART1_RX | UART1 Receive | B | PB_03 |
| UART1_TX | UART1 Transmit | B | PB_02 |
| UART2_CTS | UART2 Clear to Send | E | PE_11 |
| UART2_RTS | UART2 Request to Send | E | PE_10 |
| UART2_RX | UART2 Receive | D | PD_13 |
| UART2_TX | UART2 Transmit | D | PD_12 |
| USBO_CLKIN | USBO Clock/Crystal Input | Not Muxed | USB_CLKIN |
| USB0_DM | USBO Data - | Not Muxed | USBO_DM |
| USBO_DP | USBO Data + | Not Muxed | USB0_DP |
| USBO_ID | USBO OTG ID | Not Muxed | USBO_ID |
| USBO_VBC | USBO VBUS Control | Not Muxed | USBO_VBC |
| USBO_VBUS | USBO Bus Voltage | Not Muxed | USB0_VBUS |
| USBO_XTAL | USBO Crystal | Not Muxed | USB_XTAL |
| USB1_DM | USB1 Data - | Not Muxed | USB1_DM |
| USB1_DP | USB1 Data + | Not Muxed | USB1_DP |
| USB1_VBUS | USB1 Bus Voltage | Not Muxed | USB1_VBUS |
| VDD_DMC | DMC VDD | Not Muxed | VDD_DMC |
| VDD_HADC | HADC/TMU VDD | Not Muxed | VDD_HADC |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 19. ADSP-SC58x/ADSP-2158x 529-Ball CSP_BGA Signal Descriptions (Continued)

| Signal Name | Description | Port | Pin Name |
| :--- | :--- | :--- | :--- |
| VDD_PCIE | PCIE Supply Voltage | Not Muxed | VDD_PCIE |
| VDD_PCIE_RX | PCIE RX Supply Voltage | Not Muxed | VDD_PCIE_RX |
| VDD_PCIE_TX | PCIE TX Supply Voltage | Not Muxed | VDD_PCIE_TX |
| VDD_RTC | RTC VDD | Not Muxed | VDD_RTC |
| VDD_USB | USB VDD | Not Muxed | VDD_USB |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## GPIO MULTIPLEXING FOR THE 529-BALL CSP BGA PACKAGE

Table 20 through Table 26 identify the pin functions that are multiplexed on the general-purpose I/O pins of the 529-ball CSP_BGA package.
Table 20. Signal Multiplexing for Port A

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PA_00 | ETH0_TXD0 |  |  | SMC0_A21 |  |
| PA_01 | ETH0_TXD1 |  |  | SMC0_A20 |  |
| PA_02 | ETH0_MDC |  |  | SMC0_A24 |  |
| PA_03 | ETH0_MDIO |  |  | SMC0_A23 |  |
| PA_04 | ETH0_RXD0 |  |  | SMC0_A19 |  |
| PA_05 | ETH0_RXD1 |  |  | SMC0_A18 |  |
| PA_06 | ETH0_RXCLK_REFCLK |  |  | SMC0_A17 |  |
| PA_07 | ETH0_CRS |  |  | SMC0_A16 |  |
| PA_08 | ETH0_RXD2 |  |  | SMC0_A12 |  |
| PA_09 | ETH0_RXD3 |  |  | SMC0_A11 |  |
| PA_10 | ETH0_TXEN |  |  | SMC0_A22 |  |
| PA_11 | ETH0_TXCLK |  |  | SMC0_A15 |  |
| PA_12 | ETH0_TXD2 |  |  | SMC0_A14 |  |
| PA_13 | ETH0_TXD3 |  |  | SMC0_A13 |  |
| PA_14 | ETH0_PTPPPS3 | SINCO_D0 |  | SMC0_A10 |  |
| PA_15 | ETH0_PTPPPS2 | SINC0_D1 |  | SMC0_A09 |  |

Table 21. Signal Multiplexing for Port B

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PB_00 | ETH0_PTPPPS1 | SINCO_D2 | PPIO_D14 | SMC0_A08 | TM0_ACLK3 |
| PB_01 | ETH0_PTPPPSO | SINCO_CLK0 | PPIO_D15 | SMCO_A07 | TM0_ACLK4 |
| PB_02 | ETH0_PTPCLKINO | UART1_TX | PPIO_D16 | SMC0_A04 |  |
| PB_03 | ETHO_PTPAUXINO | $\overline{\text { UART1_RX }}$ | PPIO_D17 | SMCO_A03 | TM0_ACI1 |
| PB_04 | MLBO_CLK | SINCO_D3 | PPIO_D12 | SMCO_ARDY | ETH0_PTPAUXIN1 |
| PB_05 | MLBO_SIG |  | PPIO_D13 | SMC0_A01 | ETH0_PTPAUXIN2 |
| PB_06 | MLBO_DAT |  | PWMO_BH | SMCO_A02 | ETH0_PTPAUXIN3 |
| PB_07 | LP1_D0 | PWMO_AH | TM0_TMR3 | SMCO_D15 |  |
| PB_08 | LP1_D1 | PWMO_AL | TM0_TMR4 | SMCO_D14 |  |
| PB_09 | LP1_D2 |  | CAN1_TX | SMCO_D13 |  |
| PB_10 | LP1_D3 | TM0_TMR2 | CAN1_RX | SMCO_D12 | TMO_ACI4 |
| PB_11 | LP1_D4 |  | PWMO_DH | SMCO_D11 | CNTO_ZM |
| PB_12 | LP1_D5 |  | PWMO_DL | SMCO_D10 | CNTO_UD |
| PB_13 | LP1_D6 |  | PWMO_CH | SMCO_D09 |  |
| PB_14 | LP1_D7 | TM0_TMR5 | PWMO_CL | SMC0_D08 | CNTO_DG |
| PB_15 | LP1_ACK | PWM0_TRIPO | TM0_TMR1 | SMC0_AWE |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 22. Signal Multiplexing for Port C

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PC_00 | LP1_CLK | PWM0_BL | SPI0_SEL4 | SMCO_ARE |  |
| PC_01 | SPI2_CLK |  |  |  |  |
| PC_02 | SPI2_MISO |  |  |  |  |
| PC_03 | SPI2_MOSI |  |  |  |  |
| PC_04 | SPI2_D2 |  |  |  |  |
| PC_05 | SPI2_D3 |  |  |  |  |
| PC_06 | SPI2_SEL1 |  |  |  | $\overline{\text { SPI2_SS }}$ |
| PC_07 | CANO_RX | $\overline{\text { SPIO_SEL1 }}$ |  | SMC0_AMS2 | TMO_ACI3 |
| PC_08 | CANO_TX |  |  | SMC0_AMS3 |  |
| PC_09 | SPIO_CLK |  |  |  |  |
| PC_10 | SPIO_MISO |  |  |  |  |
| PC_11 | SPIO_MOSI |  |  |  | TMO_CLK |
| PC_12 | SPIO_SEL3 | SPIO_RDY | ACMO_TO | SMC0_A25 |  |
| PC_13 | UARTO_TX | $\overline{\text { SPI1_SEL1 }}$ | ACMO_AO |  |  |
| PC_14 | UART0_RX |  | ACM0_A1 |  | TMO_ACIO |
| PC_15 | $\overline{\text { UARTO_RTS }}$ | PPIO_FS3 | ACM0_A2 | $\overline{\text { SMC0_AMSO }}$ |  |

Table 23. Signal Multiplexing for Port $D$

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PD_00 | UARTO_CTS | PPIO_D23 | ACM0_A3 | SMC0_D07 |  |
| PD_01 | SPIO_SEL2 |  | ACMO_A4 | SMC0_AOE | $\overline{\text { SPIO_SS }}$ |
| PD_02 | LPO_D0 | $\overline{\text { PWM1_TRIP0 }}$ | TRACEO_D00 |  |  |
| PD_03 | LPO_D1 | PWM1_AH | TRACE0_D01 |  |  |
| PD_04 | LPO_D2 | PWM1_AL | TRACE0_D02 |  |  |
| PD_05 | LPO_D3 | PWM1_BH | TRACE0_D03 |  |  |
| PD_06 | LPO_D4 | PWM1_BL | TRACE0_D04 |  |  |
| PD_07 | LPO_D5 | PWM1_CH | TRACE0_D05 |  |  |
| PD_08 | LPO_D6 | PWM1_CL | TRACEO_D06 |  | TM0_ACLK1 |
| PD_09 | LPO_D7 | PWM1_DH | TRACE0_D07 |  | TMO_ACLK2 |
| PD_10 | LPO_CLK | PWM1_DL | TRACEO_CLK |  |  |
| PD_11 | LPO_ACK | PWM1_SYNC |  |  |  |
| PD_12 | UART2_TX |  | PPIO_D19 | SMCO_A06 |  |
| PD_13 | $\overline{\text { UART2_RX }}$ |  | PPIO_D18 | SMC0_A05 | TMO_ACI2 |
| PD_14 | PPIO_D11 | PWM2_TRIPO | MLBO_CLKOUT | SMC0_D06 |  |
| PD_15 | PPIO_D10 | PWM2_CH |  | SMC0_D05 |  |

Table 24. Signal Multiplexing for Port E

| Signal Name | Multiplexed <br> Function 0 | Multiplexed <br> Function 1 | Multiplexed <br> Function 2 | Multiplexed <br> Function 3 | Multiplexed <br> Function Input Tap |
| :--- | :--- | :--- | :--- | :--- | :--- |
| PE_00 | PPIO_D09 | PWM2_CL |  | SMC0_D04 |  |
| PE_01 | PPIO_FS2 | $\overline{\text { SPIO_SEL5 }}$ | $\overline{\text { UART1_CTS }}$ | C1_FLG0 |  |
| PE_02 | PPIO_FS1 | $\overline{\text { SPIO_SEL6 }}$ | $\overline{\text { UART1_RTS }}$ | C2_FLG0 |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 24. Signal Multiplexing for Port E (Continued)

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PE_03 | PPIO_CLK | SPI0_SEL7 | SPI2_SEL2 | C1_FLG1 |  |
| PE_04 | PPIO_D08 | PWM2_DH | $\overline{\text { SPI2_SEL3 }}$ | C2_FLG1 |  |
| PE_05 | PPIO_D07 | PWM2_SYNC | $\overline{\text { SPI2_SEL4 }}$ | C1_FLG2 |  |
| PE_06 | PPIO_D06 |  | $\overline{\text { SPI2_SEL5 }}$ | C2_FLG2 |  |
| PE_07 | PPIO_D05 |  | $\overline{\text { SPI1_SEL2 }}$ | C1_FLG3 |  |
| PE_08 | PPIO_D04 | $\overline{\text { SPI1_SEL5 }}$ | SPI1_RDY | C2_FLG3 |  |
| PE_09 | PPIO_D03 | PWMO_SYNC | TMO_TMRO | SMC0_D03 |  |
| PE_10 | PPIO_D02 | PWM2_DL | UART2_RTS | SMC0_D02 |  |
| PE_11 | PPIO_D01 | SPI1_SEL3 | UART2_CTS | SMC0_D01 | $\overline{\text { SPI1_SS }}$ |
| PE_12 | PPIO_D00 | $\overline{\text { SPI1_SEL4 }}$ | SPI2_RDY | SMC0_D00 |  |
| PE_13 | SPI1_CLK |  | PPIO_D20 | SMC0_AMS1 |  |
| PE_14 | SPI1_MISO |  | PPIO_D21 | $\overline{\text { SMC0_ABE0 }}$ |  |
| PE_15 | SPI1_MOSI |  | PPIO_D22 | $\overline{\text { SMC0_ABE1 }}$ |  |

Table 25. Signal Multiplexing for Port $F$

| Signal Name | Multiplexed Function 0 | Multiplexed Function 1 | Multiplexed Function 2 | Multiplexed Function 3 | Multiplexed Function Input Tap |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PF_00 | TM0_TMR6 | SPI1_SEL6 |  |  |  |
| PF_01 | TM0_TMR7 | SPI1_SEL7 |  |  |  |
| PF_02 | MSIO_D0 | HADCO_EOC_DOUT |  |  |  |
| PF_03 | MSIO_D1 | HADC0_MUX2 |  |  |  |
| PF_04 | MSIO_D2 | HADC0_MUX1 |  |  |  |
| PF_05 | MSIO_D3 | HADCO_MUX0 |  |  |  |
| PF_06 | MSIO_D4 | PWM2_AL |  |  |  |
| PF_07 | MSIO_D5 | PWM2_AH |  |  |  |
| PF_08 | MSIO_D6 | PWM2_BL |  |  |  |
| PF_09 | MSIO_D7 | PWM2_BH |  |  |  |
| PF_10 | MSIO_CMD |  |  |  |  |
| PF_11 | MSIO_CLK |  |  |  |  |
| PF_12 | MSIO_CD |  |  |  |  |
| PF_13 | ETH1_CRS | TRACE0_D08 | TRACE0_D00 | $\overline{\text { MSIO_INT }}$ |  |
| PF_14 | ETH1_MDC | TRACE0_D09 | TRACE0_D01 |  |  |
| PF_15 | ETH1_MDIO | TRACE0_D10 | TRACE0_D02 |  |  |

Table 26. Signal Multiplexing for Port G

| Signal Name | Multiplexed <br> Function 0 | Multiplexed <br> Function 1 | Multiplexed <br> Function 2 | Multiplexed <br> Function 3 |
| :--- | :--- | :--- | :--- | :--- |
| PG_00 | ETH1_REFCLK | TRACE0_CLK |  |  |
| PG_01 | ETH1_TXEN | TRACE0_D11 | TRACE0_D03 |  |
| PG_02 | ETH1_TXD0 | TRACE0_D12 | TRACE0_D04 |  |
| PG_03 | ETH1_TXD1 | TRACE0_D13 | TRACE0_D05 |  |
| PG_04 | ETH1_RXD0 | TRACE0_D14 | TRACE0_D06 |  |
| PG_05 | ETH1_RXD1 | TRACE0_D15 | TRACE0_D07 |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ADSP-SC58X/ADSP-2158X DESIGNER QUICK REFERENCE

Table 27 provides a quick reference summary of pin related information for circuit board design. The columns in this table provide the following information:

- The signal name column includes the signal name for every pin and the GPIO multiplexed pin function, where applicable.
- The type column identifies the I/O type or supply type of the pin. The abbreviations used in this column are a (ana$\log$ ), $s$ (supply), $g$ (ground) and Input, Output, and InOut.
- The driver type column identifies the driver type used by the corresponding pin. The driver types are defined in the Output Drive Currents section of this data sheet.
- The int term column specifies the termination present when the processor is not in the reset state.
- The reset term column specifies the termination present when the processor is in the reset state.
- The reset drive column specifies the active drive on the signal when the processor is in the reset state.
- The power domain column specifies the power supply domain in which the signal resides.
- The description and notes column identifies any special requirements or characteristics for a signal. These recommendations apply whether or not the hardware block associated with the signal is featured on the product. If no special requirements are listed, the signal can be left unconnected if it is not used. For multiplexed general-purpose I/O pins, this column identifies the functions available on the pin.

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAIO_PIN01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 1 Notes: No notes |
| DAIO_PIN02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 2 Notes: No notes |
| DAIO_PINO3 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 3 Notes: No notes |
| DAIO_PIN04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 4 Notes: No notes |
| DAIO_PIN05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 5 Notes: No notes |
| DAIO_PIN06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 6 Notes: No notes |
| DAIO_PIN07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 7 Notes: No notes |
| DAIO_PIN08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 8 Notes: No notes |
| DAIO_PIN09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 9 Notes: No notes |
| DAIO_PIN10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 10 Notes: No notes |
| DAIO_PIN11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 11 Notes: No notes |
| DAIO_PIN12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 12 Notes: No notes |
| DAIO_PIN13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 13 Notes: No notes |
| DAIO_PIN14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 14 Notes: No notes |
| DAIO_PIN15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAIO Pin 15 <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver | Int | Reset | Reset | Term |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| DAI0_PIN16 | InOut | A | PullDown | none | none | VDD_EXT |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAI1_PIN20 | InOut | A | PullDown | none | none | VDD_EXT | Desc: DAl1 Pin 20 <br> Notes: No notes |
| DMCO_A00 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 0 <br> Notes: No notes |
| DMCO_A01 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 1 Notes: No notes |
| DMCO_A02 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 2 <br> Notes: No notes |
| DMC0_A03 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 3 Notes: No notes |
| DMCO_A04 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 4 Notes: No notes |
| DMC0_A05 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 5 <br> Notes: No notes |
| DMCO_A06 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 6 Notes: No notes |
| DMC0_A07 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 7 <br> Notes: No notes |
| DMCO_A08 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 8 Notes: No notes |
| DMC0_A09 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Address 9 <br> Notes: No notes |
| DMC0_A10 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 10 <br> Notes: No notes |
| DMCO_A11 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 11 Notes: No notes |
| DMCO_A12 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 12 <br> Notes: No notes |
| DMC0_A13 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 13 Notes: No notes |
| DMC0_A14 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 14 Notes: No notes |
| DMC0_A15 | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Address 15 Notes: No notes |
| DMCO_BAO | Output | B | none | none | none | VDD_DMC | Desc: DMCO Bank Address Input 0 Notes: No notes |
| DMCO_BA1 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Bank Address Input 1 Notes: No notes |
| DMCO_BA2 | Output | B | none | none | none | VDD_DMC | Desc: DMCO Bank Address Input 2 <br> Notes: No notes |
| $\overline{\text { DMC0_CAS }}$ | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Column Address Strobe <br> Notes: No notes |
| DMC0_CK | Output | C | none | none | L | VDD_DMC | Desc: DMCO Clock Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset <br> Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DMC0_CKE | Output | B | none | none | L | VDD_DMC | Desc: DMCO Clock enable <br> Notes: No notes |
| $\overline{\text { DMCO_CK }}$ | Output | C | none | none | L | VDD_DMC | Desc: DMC0 Clock (complement) <br> Notes: No notes |
| $\overline{\text { DMC0_CS0 }}$ | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Chip Select 0 <br> Notes: No notes |
| DMC0_DQ00 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 0 <br> Notes: No notes |
| DMC0_DQ01 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 1 <br> Notes: No notes |
| DMC0_DQ02 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 2 <br> Notes: No notes |
| DMC0_DQ03 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 3 <br> Notes: No notes |
| DMC0_DQ04 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 4 <br> Notes: No notes |
| DMC0_DQ05 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 5 <br> Notes: No notes |
| DMC0_DQ06 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 6 Notes: No notes |
| DMC0_DQ07 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 7 <br> Notes: No notes |
| DMC0_DQ08 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 8 <br> Notes: No notes |
| DMC0_DQ09 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 9 <br> Notes: No notes |
| DMC0_DQ10 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 10 <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DMC0_DQ11 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 11 <br> Notes: No notes |
| DMC0_DQ12 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMCO Data 12 <br> Notes: No notes |
| DMC0_DQ13 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 13 <br> Notes: No notes |
| DMC0_DQ14 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMCO Data 14 Notes: No notes |
| DMC0_DQ15 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data 15 Notes: No notes |
| DMCO_LDM | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Data Mask for Lower Byte <br> Notes: No notes |
| DMC0_LDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data Strobe for Lower Byte (complement) Notes: No notes |
| DMCO_LDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMCO Data Strobe for Lower Byte <br> Notes: External weak pull-down required in LPDDR mode |
| DMC0_ODT | Output | B | none | none | none | VDD_DMC | Desc: DMC0 On-die termination Notes: No notes |
| $\overline{\text { DMCO_RAS }}$ | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Row Address Strobe Notes: No notes |
| DMCO_RESET | Output | B | none | none | none | VDD_DMC | Desc: DMC0 Reset (DDR3 only) Notes: No notes |
| DMCO_RZQ | a | B | none | none | none | VDD_DMC | Desc: DMC0 External calibration resistor connection <br> Notes: Applicable for DDR2 and DDR3 only. External pull-down of 34 ohms need to be added. |
| DMCO_UDM | Output | B | none | none | none | VDD_DMC | Desc: DMC0Data Maskfor Upper Byte <br> Notes: No notes |
| DMCO_UDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC0 Data Strobe for Upper Byte Notes: External weak pull-down required in LPDDR mode |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver <br> Type | Int <br> Term | Reset <br> Term | Reset <br> Drive | Power Domain | Description and Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| DMC0_UDQS | InOut | C | Internal logic <br> ensures that <br> input signal does <br> not float <br> Done | none | none | VDD_DMC | Desc: DMC0 Data Strobe for <br> Upper Byte (complement) <br> Notes: No notes |
| DMC0_VREF | a none | none | VDD_DMC | Desc: DMC0 Voltage Reference <br> Notes: No notes |  |  |  |
| DMC0_WE | Output | B | none | Output | B | none | none |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset <br> Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DMC1_BA2 | Output | B | none | none | none | VDD_DMC | Desc: DMC1 Bank Address Input 2 <br> Notes: No notes |
| $\overline{\text { DMC1_CAS }}$ | Output | B | none | none | none | VDD_DMC | Desc: DMC1 Column Address Strobe <br> Notes: No notes |
| DMC1_CK | Output | C | none | none | L | VDD_DMC | Desc: DMC1 Clock Notes: No notes |
| DMC1_CKE | Output | B | none | none | L | VDD_DMC | Desc: DMC1 Clock enable Notes: No notes |
| $\overline{\text { DMC1_CK }}$ | Output | C | none | none | L | VDD_DMC | Desc: DMC1 Clock (complement) <br> Notes: No notes |
| $\overline{\text { DMC1_CS0 }}$ | Output | B | none | none | none | VDD_DMC | Desc: DMC1 Chip Select 0 <br> Notes: No notes |
| DMC1_DQ00 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 0 Notes: No notes |
| DMC1_DQ01 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 1 <br> Notes: No notes |
| DMC1_DQ02 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 2 <br> Notes: No notes |
| DMC1_DQ03 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 3 <br> Notes: No notes |
| DMC1_DQ04 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 4 <br> Notes: No notes |
| DMC1_DQ05 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 5 <br> Notes: No notes |
| DMC1_DQ06 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 6 Notes: No notes |
| DMC1_DQ07 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 7 <br> Notes: No notes |
| DMC1_DQ08 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 8 Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DMC1_DQ09 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 9 Notes: No notes |
| DMC1_DQ10 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 10 <br> Notes: No notes |
| DMC1_DQ11 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 11 <br> Notes: No notes |
| DMC1_DQ12 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 12 Notes: No notes |
| DMC1_DQ13 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 13 <br> Notes: No notes |
| DMC1_DQ14 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 14 <br> Notes: No notes |
| DMC1_DQ15 | InOut | B | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data 15 Notes: No notes |
| DMC1_LDM | Output | B | none | none | none | VDD_DMC | Desc: DMC1 Data Mask for Lower Byte <br> Notes: No notes |
| DMC1_LDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data Strobe for Lower Byte Notes: External weak pull-down required in LPDDR mode |
| DMC1_LDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data Strobe for Lower Byte (complement) Notes: No notes |
| DMC1_ODT | Output | B | none | none | none | VDD_DMC | Desc: DMC1 On-die termination Notes: No notes |
| DMC1_RAS | Output | B | none | none | none | VDD_DMC | Desc: DMC1 Row Address Strobe Notes: No notes |
| DMC1_RESET | InOut | B | none | none | none | VDD_DMC | Desc: DMC1 Reset (DDR3 only) <br> Notes: No notes |
| DMC1_RZQ | a | B | none | none | none | VDD_DMC | Desc: DMC1 External calibration resistor connection <br> Notes: Applicable for DDR2 and DDR3 only. External pull-down of 34 ohms need to be added. |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DMC1_UDM | Output | B | none | none | none | VDD_DMC | Desc:DMC1 Data Maskfor Upper Byte <br> Notes: No notes |
| DMC1_UDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data Strobe for Upper Byte Notes: External weak pull-down required in LPDDR mode |
| DMC1_UDQS | InOut | C | Internal logic ensures that input signal does not float | none | none | VDD_DMC | Desc: DMC1 Data Strobe for Upper Byte (complement) Notes: No notes |
| DMC1_VREF | a |  | none | none | none | VDD_DMC | Desc: DMC1 Voltage Reference Notes: No notes |
| $\overline{\text { DMC1_WE }}$ | Output | B | none | none | none |  | Desc: DMC1 Write Enable Notes: No notes |
| GND | g | NA | none | none | none |  | Desc: Ground Notes: No notes |
| HADCO_VINO | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 0 <br> Notes: If Input not used connect to GND |
| HADCO_VIN1 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 1 <br> Notes: If Input not used connect to GND |
| HADCO_VIN2 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 2 <br> Notes: If Input not used connect to GND |
| HADCO_VIN3 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 3 <br> Notes: If Input not used connect to GND |
| HADCO_VIN4 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 4 <br> Notes: If Input not used connect to GND |
| HADCO_VIN5 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 5 <br> Notes: If Input not used connect to GND |
| HADCO_VIN6 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 6 <br> Notes: If Input not used connect to GND |
| HADCO_VIN7 | a | NA | none | none | none | VDD_HADC | Desc: HADC0 Analog Input at channel 7 <br> Notes: If Input not used connect to GND |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HADC0_VREFN | S | NA | none | none | none | VDD_HADC | Desc: HADC0 Ground Reference for ADC <br> Notes: Can be left floating if HADC and TMU are not used |
| HADC0_VREFP | S | NA | none | none | none | VDD_HADC | Desc: HADC0 External Reference for ADC <br> Notes: Can be left floating if HADC and TMU are not used |
| JTG_TCK | Input |  | Pullup | none | none | VDD_EXT | Desc: JTAG Clock <br> Notes: No notes |
| JTG_TDI | Input |  | Pullup | none | none | VDD_EXT | Desc: JTAG Serial Data In <br> Notes: No notes |
| JTG_TDO | Output | A | none | none | none | VDD_EXT | Desc: JTAG Serial Data Out Notes: No notes |
| JTG_TMS | InOut | A | Pullup | none | none | VDD_EXT | Desc: JTAG Mode Select <br> Notes: No notes |
| $\overline{J T G \_T R S T}$ | Input |  | PullDown | none | none | VDD_EXT | Desc: JTAG Reset <br> Notes: No notes |
| MLB0_CLKN | Input | NA | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLBO Differential Clock (-) <br> Notes: No notes |
| MLB0_CLKP | Input | NA | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLBO Differential Clock (+) <br> Notes: No notes |
| MLBO_DATN | InOut | I | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLB0 Differential Data (-) <br> Notes: No notes |
| MLB0_DATP | InOut | I | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLB0 Differential Data (+) <br> Notes: No notes |
| MLB0_SIGN | InOut | I | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLB0 Differential Signal (-) <br> Notes: No notes |
| MLBO_SIGP | InOut | I | Internal logic ensures that input signal does not float | none | none | VDD_EXT | Desc: MLBO Differential Signal (+) <br> Notes: No notes |
| PA_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 0\|EMAC0 Transmit Data $0 \mid$ SMC0 Address 21 <br> Notes: No notes |
| PA_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 1 \| EMAC0 Transmit Data 1 | SMC0 Address 20 <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PA_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 2 \|EMAC0 Management Channel Clock | SMCO Address 24 <br> Notes: No notes |
| PA_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 3 \| EMAC0 Management Channel Serial Data | SMC0 Address 23 <br> Notes: No notes |
| PA_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 4 \| EMAC0 Receive Data 0|SMCO Address 19 <br> Notes: No notes |
| PA_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 5 \|EMAC0 Receive Data 1|SMC0 Address 18 Notes: No notes |
| PA_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 6 \| EMAC0 RXCLK (GigE) or REFCLK (10/100) | SMC0 Address 17 <br> Notes: No notes |
| PA_07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: EMACO RXCTL (GigE) or CRS (10/100) \|PORTA Position 7| <br> EMACO Carrier Sense/RMII <br> Receive Data Valid \| SMC0 <br> Address 16 <br> Notes: No notes |
| PA_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 8 \|EMAC0 Receive Data 2|SMC0 Address 12 <br> Notes: No notes |
| PA_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 9\|EMAC0 Receive Data 3|SMC0 Address 11 Notes: No notes |
| PA_10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: EMACO TXCTL (GigE) or TXEN (10/100) \| PORTA Position 10|EMAC0 Transmit Enable | SMCO Address 22 <br> Notes: No notes |
| PA_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 11\|EMAC0 Transmit Clock | SMCO Address 15 <br> Notes: No notes |
| PA_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 12\|EMAC0 Transmit Data 2 | SMCO Address 14 <br> Notes: No notes |
| PA_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 13\|EMAC0 <br> Transmit Data 3 \| SMCO Address 13 <br> Notes: No notes |
| PA_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 14\|EMAC0 PTP Pulse-Per-Second Output 3| SINC0 Data 0|SMCO Address 10 Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PA_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTA Position 15\|EMAC0 PTP Pulse-Per-Second Output 2| SINC0 Data 1 | SMCO Address 9 Notes: No notes |
| PB_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 0\|EMAC0 PTP Pulse-Per-Second Output 1| EPPIO Data 14 | SINC0 Data 2 | SMCO Address 8 |TIMERO Alternate Clock 3 <br> Notes: No notes |
| PB_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 1 \| EMAC0 PTP Pulse-Per-Second Output 0| EPPIO Data 15 | SINCO Clock $0 \mid$ SMC0 Address 7 \|TIMERO <br> Alternate Clock 4 <br> Notes: No notes |
| PB_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 2 \| EMAC0 PTP Clock Input 0|EPPIO Data 16 | SMC0 Address 4 | UART1 Transmit <br> Notes: No notes |
| PB_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 3 \| EMACO PTP Auxiliary Trigger Input 0 | EPPIO Data 17|SMC0 Address 3| UART1 Receive |TIMERO Alternate Capture Input 1 <br> Notes: No notes |
| PB_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 4 \| EPPIO Data 12 |MLBO Single-Ended Clock | SINCO Data 3 | SMC0 Asynchronous Ready|EMAC0 PTP Auxiliary Trigger Input 1 Notes: No notes |
| PB_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 5 \| EPPIO Data 13|MLBO Single-Ended Signal|SMC0 Address 1|EMAC0 PTP Auxiliary Trigger Input 2 Notes: No notes |
| PB_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 6\|MLBO <br> Single-Ended Data \| PWM0 <br> Channel B High Side \| SMCO <br> Address 2 \| EMACO PTP Auxiliary <br> Trigger Input 3 <br> Notes: No notes |
| PB_07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 7\|LP1 Data 0| PWM0 Channel A High Side | SMCO Data 15|TIMERO Timer 3 Notes: No notes |
| PB_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 8\|LP1 Data 1 | PWMO Channel A Low Side | SMCO Data 14| TIMERO Timer 4 Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver <br> Type | Int <br> Term | Reset <br> Term | Reset <br> Drive | Power Domain | Description and Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| PB_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTB Position 9\|CAN1 <br> Transmit\|LP1 Data 2 SMCO Data <br> 13 |
| PB_10 |  |  |  |  |  |  |  |
| Notes: No notes |  |  |  |  |  |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver <br> Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PC_00 | InOut | H | PullDown | none | none | VDD_EXT | Desc: PORTC Position 0\|LP1 Clock | PWMO Channel B Low Side | SMC0 Read Enable | SPIO Slave Select Output 4 Notes: No notes |
| PC_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 1 \| SPI2 Clock <br> Notes: No notes |
| PC_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 2 \|SPI2 Master In, Slave Out Notes: No notes |
| PC_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 3 \|SPI2 Master Out, Slave In Notes: No notes |
| PC_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 4 \| SPI2 <br> Data 2 <br> Notes: No notes |
| PC_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 5 \|SPI2 <br> Data 3 <br> Notes: No notes |
| PC_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 6\|SPI2 <br> Slave Select Output 1 \|SPI2 Slave <br> Select Input <br> Notes: No notes |
| PC_07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 7 \|CANO Receive|SMCO Memory Select 2 | SPIO Slave Select Output 1 | TIMERO Alternate Capture Input 3 <br> Notes: No notes |
| PC_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 8\|CAN0 Transmit | SMCO Memory Select 3 Notes: No notes |
| PC_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 9\|SPIO Clock <br> Notes: No notes |
| PC_10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 10\|SPIO Master In, Slave Out Notes: No notes |
| PC_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 11 \| SPI0 Master Out, Slave In |TIMERO Clock <br> Notes: No notes |
| PC_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 12 \| ACM0 External Trigger n | SMC0 Address 25 |SPIO Ready | SPIO Slave Select Output 3 Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PC_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 13\|ACM0 ADC Control Signals | SPI1 Slave Select Output 1|UARTOTransmit Notes: No notes |
| PC_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 14\|ACM0 ADC Control Signals | UARTO Receive |TIMERO Alternate Capture Input 0 Notes: No notes |
| PC_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTC Position 15\|ACM0 ADC Control Signals | EPPIO Frame Sync 3 (FIELD) | SMC0 Memory Select 0|UARTO Request to Send Notes: No notes |
| PD_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 0 \| ACMO ADC Control Signals|EPPIO Data 23|SMCO Data 7|UARTO Clear to Send <br> Notes: No notes |
| PD_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 1 \| ACM0 ADC Control Signals | SMCO Output Enable|SPIO Slave Select Output 2|SPIO Slave Select Input Notes: No notes |
| PD_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 2 \| LPO Data 0|PWM1 Shutdown Input 0 | TRACEO Trace Data 0 Notes: No notes |
| PD_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 3 \| LPO Data 1|PWM1 Channel A High Side | TRACEO Trace Data 1 Notes: No notes |
| PD_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 4 \| LPO Data 2|PWM1 Channel A Low Side | TRACEO Trace Data 2 Notes: No notes |
| PD_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 5 \|LPO Data 3|PWM1 Channel B High Side |TRACEO Trace Data 3 Notes: No notes |
| PD_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 6\|LPO Data 4|PWM1 Channel B Low Side | TRACEO Trace Data 4 Notes: No notes |
| PD_07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 7 \| LPO <br> Data 5\|PWM1 Channel C High <br> Side \|TRACEO Trace Data 5 <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PD_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 8 \|LP0 Data 6|PWM1 Channel C Low Side | TRACEO Trace Data 6 | TIMERO Alternate Clock 1 Notes: No notes |
| PD_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 9\|LP0 Data 7 | PWM1 Channel D High Side | TRACEO Trace Data $7 \mid$ TIMERO Alternate Clock 2 Notes: No notes |
| PD_10 | InOut | H | PullDown | none | none | VDD_EXT | Desc: PORTD Position 10\|LPO Clock|PWM1 Channel D Low Side | TRACEO Trace Clock Notes: No notes |
| PD_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 11 \|LPO <br> Acknowledge\|PWM1 PWMTMR Grouped <br> Notes: No notes |
| PD_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 12 \|EPPIO <br> Data 19\|SMC0 Address6|UART2 <br> Transmit <br> Notes: No notes |
| PD_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 13 \|EPPIO Data 18|SMC0 Address 5|UART2 Receive |TIMERO Alternate Capture Input 2 <br> Notes: No notes |
| PD_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 14 \| EPPIO Data 11 |MLBO Single-Ended Clock Out|PWM2 Shutdown Input 0|SMC0 Data 6 Notes: No notes |
| PD_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTD Position 15 \|EPPIO Data 10|PWM2 Channel C High Side |SMCO Data 5 <br> Notes: No notes |
| PE_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 0 \| EPPIO Data 9|PWM2 Channel C Low Side|SMCO Data 4 <br> Notes: No notes |
| PE_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 1 \| EPPIO <br> Frame Sync 2 (VSYNC) \|SPIO <br> Slave Select Output 5 \|SHARC <br> Core 1 Flag Pin \|UART1 Clear to <br> Send <br> Notes: No notes |
| PE_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 2 \| EPPIO Frame Sync 1 (HSYNC) |SPIO Slave Select Output 6|SHARC Core 2 Flag Pin | UART1 Request to Send <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset <br> Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PE_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 3 \| EPPIO Clock | SPIO Slave Select Output 7|SPI2 Slave Select Output 2 | SHARC Core 1 Flag Pin Notes: No notes |
| PE_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 4 \|EPPIO Data 8|PWM2 Channel D High Side | SPI2 Slave Select Output 3 | SHARC Core 2 Flag Pin Notes: No notes |
| PE_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 5 \|EPPIO <br> Data 7\|PWM2 PWMTMR <br> Grouped \| SPI2 Slave Select <br> Output 4 \|SHARC Core 1 Flag Pin <br> Notes: No notes |
| PE_06 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 6\|EPPIO Data 6|SPI2 Slave Select Output 5 |SHARC Core 2 Flag Pin Notes: No notes |
| PE_07 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 7\|EPPIO Data 5|SPI1 Slave Select Output $2 \mid$ SHARC Core 1 Flag Pin Notes: No notes |
| PE_08 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 8 \| EPPIO Data 4 |SPI1 Ready | SPI1 Slave Select Output 5 |SHARC Core 2 Flag Pin <br> Notes: No notes |
| PE_09 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 9 \| EPPIO <br> Data 3\|PWMO PWMTMR <br> Grouped\|SMC0 Data 3|TIMERO <br> Timer 0 <br> Notes: No notes |
| PE_10 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 10\|EPPIO Data 2 | PWM2 Channel D Low Side | SMC0 Data 2 | UART2 <br> Request to Send <br> Notes: No notes |
| PE_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 11 \|EPPIO Data 1|SMC0 Data 1|SPI1 Slave Select Output 3 | UART2 Clear to Send |SPI1 Slave Select Input Notes: No notes |
| PE_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 12 \|EPPIO Data 0|SMC0 Data 0|SPI1 Slave Select Output 4|SPI2 Ready Notes: No notes |
| PE_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 13 \|EPPIO Data 20| SMC0 Memory Select 1 | SPI1 Clock <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PE_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 14\|EPPIO Data 21 | SMC0 Byte Enable 0| SPI1 Master In, Slave Out Notes: No notes |
| PE_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTE Position 15 \| EPPIO Data 22 | SMC0 Byte Enable 1| SPI1 Master Out, Slave In Notes: No notes |
| PF_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 0 \|SPI1 <br> Slave Select Output 6\|TIMERO <br> Timer 6 <br> Notes: No notes |
| PF_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 1 \|SPI1 <br> Slave Select Output 7 \|TIMERO <br> Timer 7 <br> Notes: No notes |
| PF_02 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 2 \| HADCO End of Conversion / Serial Data Out | MSIO Data 0 Notes: No notes |
| PF_03 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 3 \| HADC0 Controls to external multiplexer | MSIO Data 1 <br> Notes: No notes |
| PF_04 | InOut | A | PullDown/ Programmable Pullup | none | none | VDD_EXT | Desc: PORTF Position 4 \| HADC0 Controls to external multiplexer | MSIO Data 2 <br> Notes: No notes |
| PF_05 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 5 \| HADC0 Controls to external multiplexer | MSIO Data 3 <br> Notes: No notes |
| PF_06 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 6\| MSIO Data 4|PWM2 Channel A Low Side <br> Notes: No notes |
| PF_07 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 7 \| MSIO <br> Data 5 \|PWM2 Channel A High <br> Side <br> Notes: No notes |
| PF_08 | InOut | A | PullDown/ Programmable Pullup | none | none | VDD_EXT | Desc: PORTF Position 8 \| MSIO <br> Data 6\|PWM2 Channel B Low <br> Side <br> Notes: No notes |
| PF_09 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 9\| MSIO <br> Data 7\|PWM2 Channel B High <br> Side <br> Notes: No notes |
| PF_10 | InOut | A | PullDown/ Programmable PullUp | none | none | VDD_EXT | Desc: PORTF Position 10\|MSIO Command <br> Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PF_11 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 11 \| MSIO Clock <br> Notes: No notes |
| PF_12 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 12 \| MSIO Card Detect <br> Notes: No notes |
| PF_13 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 13\|EMAC1 Carrier Sense/RMII Receive Data Valid | MSIO eSDIO Interrupt Input | TRACEO Trace Data | TRACEO Trace Data 8 Notes: No notes |
| PF_14 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 14\|EMAC1 Management Channel Clock | TRACEO Trace Data |TRACEO Trace Data 9 Notes: No notes |
| PF_15 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTF Position 15\|EMAC1 Management Channel Serial Data | TRACEO Trace Data | TRACEO Trace Data 10 Notes: No notes |
| PG_00 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 0\|EMAC1 <br> Reference Clock \| TRACEO Trace Clock <br> Notes: No notes |
| PG_01 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 1 \|EMAC1 Transmit Enable |TRACEO Trace Data|TRACEO Trace Data 11 Notes: No notes |
| PG_02 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 2 \|EMAC1 <br> Transmit Data 0\|TRACEO Trace Data |TRACEO Trace Data 12 Notes: No notes |
| PG_03 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 3 \|EMAC1 <br> Transmit Data 1\|TRACEO Trace <br> Data\|TRACEO Trace Data 13 <br> Notes: No notes |
| PG_04 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 4 \|EMAC1 Receive Data 0| TRACEO Trace Data |TRACEO Trace Data 14 Notes: No notes |
| PG_05 | InOut | A | PullDown | none | none | VDD_EXT | Desc: PORTG Position 5 \| EMAC1 <br> Receive Data 1 \|TRACEO Trace <br> Data \| TRACEO Trace Data 15 <br> Notes: No notes |
| RTC0_CLKIN | a | NA | none | none | none | VDD_RTC | Desc: RTC0 Crystal input / external oscillator connection Notes: Connect to GND if not used |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RTC0_XTAL | a | NA | none | none | none | VDD_RTC | Desc: RTCO Crystal output <br> Notes: No notes |
| SYS_BMODE0 | Input | NA | PullDown | none | none | VDD_EXT | Desc: Boot Mode Control n Notes: No notes |
| SYS_BMODE1 | Input | NA | PullDown | none | none | VDD_EXT | Desc: Boot Mode Control n <br> Notes: No notes |
| SYS_BMODE2 | Input | NA | PullDown | none | none | VDD_EXT | Desc: Boot Mode Control n <br> Notes: No notes |
| SYS_CLKIN0 | a | NA | none | none | none | VDD_EXT | Desc: Clock/Crystal Input Notes: No notes |
| SYS_CLKIN1 | a | NA | none | none | none | VDD_EXT | Desc: Clock/Crystal Input <br> Notes: Connect to GND if not used |
| SYS_CLKOUT | a | A | none | none | none |  | Desc: Processor Clock Output <br> Notes: No notes |
| SYS_FAULT | InOut | A | none | none | none |  | Desc: Active-High Fault Output Notes: External pull-down required to keep signal in deasserted state |
| $\overline{\text { SYS_FAULT }}$ | InOut | A | none | none | none |  | Desc: Active-Low Fault Output Notes: External pull-up required to keep signal in de-asserted state |
| $\overline{\text { SYS_HWRST }}$ | Input | NA | none | none | none | VDD_EXT | Desc: Processor Hardware Reset Control <br> Notes: No notes |
| $\overline{\text { SYS_RESOUT }}$ | Output | A | none | none | L | VDD_EXT | Desc: Reset Output Notes: No notes |
| SYS_XTALO | a | NA | none | none | none | VDD_EXT | Desc: Crystal Output <br> Notes: No notes |
| SYS_XTAL1 | a | NA | none | none | none | VDD_EXT | Desc: Crystal Output <br> Notes: No notes |
| TWIO_SCL | InOut | D | none | none | none | VDD_EXT | Desc: TWIO Serial Clock <br> Notes: Add external pull-up if used. Can be pulled low when not used. |
| TWIO_SDA | InOut | D | none | none | none | VDD_EXT | Desc: TWIO Serial Data <br> Notes: Add external pull-up if used. Can be pulled low when not used. |
| TWI1_SCL | InOut | D | none | none | none | VDD_EXT | Desc: TWI1 Serial Clock <br> Notes: Add external pull-up if used. Can be pulled low when not used. |
| TWI1_SDA | InOut | D | none | none | none | VDD_EXT | Desc: TWI1 Serial Data <br> Notes: Add external pull-up if used. Can be pulled low when not used. |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TWI2_SCL | InOut | D | none | none | none | VDD_EXT | Desc: TWI2 Serial Clock Notes: Add external pull-up if used. Can be pulled low when not used. |
| TWI2_SDA | InOut | D | none | none | none | VDD_EXT | Desc: TWI2 Serial Data <br> Notes: Add external pull-up if used. Can be pulled low when not used. |
| USB0_DM | InOut | F | none | none | none | VDD_USB | Desc: USBO Data - <br> Notes: Add external pull-down if not used ${ }^{1}$ |
| USBO_DP | InOut | F | none | none | none | VDD_USB | Desc: USBO Data + Notes: Add external pull-down if not used ${ }^{1}$ |
| USB0_ID | InOut |  | none | none | none | VDD_USB | Desc: USB0 OTG ID <br> Notes: Connect to GND when USB is not used ${ }^{1}$ |
| USBO_VBC | InOut | E | none | none | none | VDD_USB | Desc: USBO VBUS Control Notes: Add external pull-down if not used ${ }^{1}$ |
| USBO_VBUS | InOut | G | none | none | none | VDD_USB | Desc: USBO Bus Voltage Notes: Connect to GND if not used ${ }^{1}$ |
| USB1_DM | InOut | F | none | none | none | VDD_USB | Desc: USB1 Data - <br> Notes: Add external pull-down if not used ${ }^{1}$ |
| USB1_DP | InOut | F | none | none | none | VDD_USB | Desc: USB1 Data + <br> Notes: Add external pull-down if not used ${ }^{1}$ |
| USB1_VBUS | InOut | G | none | none | none | VDD_USB | Desc: USB1 Bus Voltage Notes: Connect to GND if not used ${ }^{1}$ |
| USB_CLKIN | a |  | none | none | none |  | Desc: USB0/USB1 Clock/Crystal Input <br> Notes: Services both USBO and USB1. Connect to GND if not used. ${ }^{1}$ |
| USB_XTAL | a |  | none | none | none |  | Desc: USB0/USB1 Crystal Notes: Services both USBO and USB1 |
| VDD_DMC | s | NA | none | none | none |  | Desc: DMC VDD Notes: No notes |
| VDD_EXT | s | NA | none | none | none |  | Desc: External Voltage Domain Notes: No notes |
| VDD_HADC | s | NA | none | none | none |  | Desc: HADC/TMU VDD Notes: Can be left floating if HADC and TMU are not used |
| VDD_INT | s | NA | none | none | none |  | Desc: Internal Voltage Domain Notes: No notes |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 27. ADSP-SC58x/ADSP-2158x Designer Quick Reference (Continued)

| Signal Name | Type | Driver Type | Int Term | Reset <br> Term | Reset Drive | Power Domain | Description and Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VDD_PCIE | S | NA | none | none | none |  | Desc: PCIE Supply Voltage <br> Notes: Connect to GND if not used ${ }^{1}$ |
| VDD_PCIE_RX | S | NA | none | none | none |  | Desc: PCIE RX Supply Voltage Notes: Connect to GND if not used ${ }^{1}$ |
| VDD_PCIE_TX | S | NA | none | none | none |  | Desc: PCIE TX Supply Voltage Notes: Connect to GND if not used ${ }^{1}$ |
| VDD_RTC | S | NA | none | none | none |  | Desc: RTC VDD <br> Notes: No notes |
| VDD_USB | S | NA | none | none | none |  | Desc: USB VDD <br> Notes: Connect to VDD_EXT when USB is not used |

[^0]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPECIFICATIONS

For information about product specifications, contact your Analog Devices, Inc. representative.
OPERATING CONDITIONS

| Parameter |  | Conditions | Min | Nominal | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {DD_INT }}$ | Internal (Core) Supply Voltage | CCLK $\leq 450 \mathrm{MHz}$ | 1.05 | 1.10 | 1.15 | V |
|  |  | CCLK $\leq 500 \mathrm{MHz}$ | 1.10 | 1.15 | 1.20 | V |
| V ${ }_{\text {DD_EXT }}$ | External (I/O) Supply Voltage |  | 3.13 | 3.3 | 3.47 | V |
| $V_{\text {DD_HADC }}$ | Analog Power Supply Voltage |  | 3.13 | 3.3 | 3.47 | V |
| $\mathrm{V}_{\text {DD_DMC }}{ }^{1}$ | DDR2/LPDDR Controller Supply Voltage |  | 1.7 | 1.8 | 1.9 | V |
|  | DDR3 Controller Supply Voltage |  | 1.425 | 1.5 | 1.575 | V |
| $V_{\text {DD_USB }}{ }^{2}$ | USB Supply Voltage |  | 3.13 | 3.3 | 3.47 | V |
| $V_{\text {DD_RTC }}$ | RTC Voltage |  | 2.0 | 3.3 | 3.60 | V |
| VDD_PCIE_TX | PCle Core Transmit Voltage |  | 1.05 | 1.1 | 1.15 | V |
| VDD_PCIE_RX | PCle Core Receive Voltage |  | 1.05 | 1.1 | 1.15 | V |
| $\mathrm{V}_{\text {DD_PCIE }}$ | PCle Voltage |  | 3.13 | 3.3 | 3.47 | V |
| V DDR_VREF | DDR2 Reference Voltage <br> Applies to DMCO_VREF and DMC1_VREF pins. |  | $0.49 \times \mathrm{V}_{\text {DD_DMC }}$ | $0.50 \times V_{\text {DD_DMC }}$ | $0.51 \times \mathrm{V}_{\text {DD_DMC }}$ | V |
| $\mathrm{V}_{\text {HADC_REF }}{ }^{3}$ | HADC Reference Voltage |  | 2.5 | 3.30 | $V_{\text {DD_HADC }}$ | V |
| $\mathrm{V}_{\text {HADCO_VINx }}$ | HADC Input Voltage |  | 0 |  | $\mathrm{V}_{\text {HADC_REF }}+0.2$ | V |
| $\mathrm{V}_{1 H^{4}}$ | High Level Input Voltage | $\mathrm{V}_{\text {DD_EXT }}=3.47 \mathrm{~V}$ | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IHTWI }}{ }^{5}$ | High Level Input Voltage | $\mathrm{V}_{\text {DD_EXT }}=3.47 \mathrm{~V}$ | $0.7 \times \mathrm{V}_{\text {VBUSTWI }}$ |  | VVBUSTWI | V |
| $\mathrm{V}_{\text {IL }}{ }^{4}$ | Low Level Input Voltage | $\mathrm{V}_{\text {DD_EXT }}=3.13 \mathrm{~V}$ |  |  | 0.8 | V |
| $\mathrm{V}_{\text {ILTWI }}{ }^{5,6}$ | Low Level Input Voltage | $\mathrm{V}_{\text {DD_EXT }}=3.13 \mathrm{~V}$ |  |  | $0.3 \times \mathrm{V}_{\text {VBUSTWI }}$ | V |
| $\mathrm{VIL}_{\text {ILDDR2 }}{ }^{7}$ | Low Level Input Voltage | $V_{\text {DD_DMC }}=1.7 \mathrm{~V}$ |  |  | $V_{\text {REF }}-0.25$ | V |
| VIL_DDR3 ${ }^{7}$ | Low Level Input Voltage | $V_{\text {DD_DMC }}=1.425 \mathrm{~V}$ |  |  | $V_{\text {REF }}-0.175$ | V |
| $\mathrm{V}_{\text {IH_DDR2 }}{ }^{7}$ | High Level Input Voltage | $\mathrm{V}_{\text {DD_DMC }}=1.9 \mathrm{~V}$ | $\mathrm{V}_{\text {REF }}+0.25$ |  |  | V |
| $\mathrm{V}_{\text {IH_DDR3 }}{ }^{7}$ | High Level Input Voltage | $\mathrm{V}_{\text {DD_DMC }}=1.575 \mathrm{~V}$ | $\mathrm{V}_{\text {REF }}+0.175$ |  |  | V |
| VIL_LPDDR ${ }^{8}$ | Low Level Input Voltage | $\mathrm{V}_{\text {DD_DMC }}=1.7 \mathrm{~V}$ |  |  | $0.2 \times \mathrm{V}_{\text {DD_DMC }}$ | V |
| $\mathrm{V}_{\text {IH_LPDDR }}{ }^{8}$ | High Level Input Voltage | $\mathrm{V}_{\text {DD_DMC }}=1.9 \mathrm{~V}$ | $0.8 \times \mathrm{V}_{\text {DD_DMC }}$ |  |  | V |
| TJ | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 450 \mathrm{MHz} \end{aligned}$ | 0 |  | 100 | ${ }^{\circ} \mathrm{C}$ |
| T, | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 450 \mathrm{MHz} \end{aligned}$ | -40 |  | +110 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+95^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 450 \mathrm{MHz} \end{aligned}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 529-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 450 \mathrm{MHz} \end{aligned}$ | 0 |  | 110 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 529-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \text { CCLK } \leq 450 \mathrm{MHz} \end{aligned}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 500 \mathrm{MHz} \end{aligned}$ | 0 |  | 105 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 500 \mathrm{MHz} \end{aligned}$ | -40 |  | +120 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+90^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 500 \mathrm{MHz} \end{aligned}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 529-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 500 \mathrm{MHz} \end{aligned}$ | 0 |  | 115 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Junction Temperature 529-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+80^{\circ} \mathrm{C} \\ & \text { CCLK } \leq 500 \mathrm{MHz} \end{aligned}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Parameter | Conditions | Min | Nominal | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AUTOMOTIVE USE ONLY |  |  |  |  |  |
| TJ Junction Temperature 349-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 450 \mathrm{MHz} \end{aligned}$ | -40 |  | $+133^{9}$ | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature 529-Lead CSP_BGA (Automotive Grade) | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+90^{\circ} \mathrm{C} \\ & C C L K \leq 450 \mathrm{MHz} \end{aligned}$ | -40 |  | $+133^{9}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}} \quad \begin{aligned} & \text { Junction Temperature } 349 \text {-Lead CSP_BGA } \\ & \text { (Automotive Grade) }\end{aligned}$ | $\begin{aligned} & T_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+100^{\circ} \mathrm{C} \\ & \text { CCLK } \leq 500 \mathrm{MHz} \end{aligned}$ | -40 |  | $+133^{9}$ | ${ }^{\circ} \mathrm{C}$ |
| TJ Junction Temperature 529-Lead CSP_BGA | $\begin{aligned} & \mathrm{T}_{\text {AMBIENT }}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{CCLK} \leq 500 \mathrm{MHz} \end{aligned}$ | -40 |  | $+133^{9}$ | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ Applies to DDR2/DDR3/LPDDR signals.
${ }^{2}$ If not used, $\mathrm{V}_{\text {DD_USB }}$ must be connected to 3.3 V .
${ }^{3} V_{\text {HADC_VREF }}$ must always be less than VDD_HADC.
${ }^{4}$ Parameter value applies to all input and bidirectional pins except the TWI, DMC, USB, PCIe, and MLB pins.
${ }^{5}$ Parameter applies to TWI signals.
${ }^{6}$ TWI signals are pulled up to VBUSTWI. See Table 28.
${ }^{7}$ This parameter applies to all DMC0/1 signals in DDR2/DDR3 mode. $\mathrm{V}_{\text {REF }}$ is the voltage applied to the $\mathrm{V}_{\text {REF_DMC }}$ pin, nominally $\mathrm{V}_{\text {DD_DMC }} / 2$.
${ }^{8}$ This parameter applies to $\mathrm{DMC} 0 / 1$ signals in LPDDR mode.
${ }^{9}$ Automotive application use profile only. Not supported for nonautomotive use. Contact Analog Devices for more information.
Table 28. TWI_VSEL Selections and VDD_EXT $/ \mathrm{V}_{\text {BUSTWI }}$

| TWI_VSEL Selections | VDD_EXT Nominal | $\mathrm{V}_{\text {Bustwi }}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nominal | Max |  |
| TWI000 ${ }^{1}$ | 3.30 | 3.13 | 3.30 | 3.47 | V |
| TWI100 | 3.30 | 4.75 | 5.00 | 5.25 | V |

${ }^{1}$ Designs must comply with the $\mathrm{V}_{\text {DD_EXT }}$ and $\mathrm{V}_{\text {BUSTWI }}$ voltages specified for the default TWI_DT setting for correct JTAG boundary scan operation during reset.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Clock Related Operating Conditions

Table 29 describes the core clock, system clock, and peripheral clock timing requirements. The data presented in the table applies to all speed grades except where noted.

Table 29. Clock Operating Conditions

| Parameter |  | Restriction | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fCCLK | Core Clock Frequency | $\mathrm{fCCLK} \geq \mathrm{f}_{\text {SYSCLK }}$ | 100 |  | 500 | MHz |
| $\mathrm{f}_{\text {SYSCLK }}$ | SYSCLK Frequency |  |  |  | 250 | MHz |
| $\mathrm{f}_{\text {SCLK0 }}$ | SCLKO Frequency ${ }^{1}$ | $\mathrm{f}_{\text {SYSCLK }} \geq \mathrm{f}_{\text {SCLK }}$ | 30 |  | 125 | MHz |
| $\mathrm{f}_{\text {SCLK } 1}$ | SCLK1 Frequency | $\mathrm{f}_{\text {SYSCLK }} \geq \mathrm{f}_{\text {SCLK } 1}$ |  |  | 125 | MHz |
| $\mathrm{f}_{\text {DCLK }}$ | LPDDR Clock Frequency |  |  |  | 200 | MHz |
| $\mathrm{f}_{\text {DCLK }}$ | DDR2 Clock Frequency |  |  |  | 400 | MHz |
| $\mathrm{f}_{\text {DCLK }}$ | DDR3 Clock Frequency |  |  |  | 450 | MHz |
| $\mathrm{f}_{\text {OCLK }}$ | Output Clock Frequency ${ }^{2}$ |  |  |  | 250 | MHz |
| $\mathrm{f}_{\text {SYS_CLKOUTJ }}$ | SYS_CLKOUT Period Jitter ${ }^{3,4}$ |  |  | $\pm 2$ |  | \% |
| $\mathrm{f}_{\text {PCLKPROG }}$ | Programmed PPI Clock When Transmitting Data and Frame Sync |  |  |  | 75 | MHz |
| $\mathrm{fPCLKPROG}^{\text {a }}$ | Programmed PPI Clock When Receiving Data or Frame Sync |  |  |  | 45 | MHz |
| fPCLKEXT | External PPI Clock When Receiving Data and Frame Sync ${ }^{5}$ | $\mathrm{f}_{\text {PCLKEXT }} \leq \mathrm{f}_{\text {SCLK } 1}$ |  |  | 75 | MHz |
| $\mathrm{f}_{\text {PCLKEXT }}$ | External PPI Clock Transmitting Data or Frame Sync ${ }^{\text {5, } 6}$ | $\mathrm{f}_{\text {PCLKEXT }} \leq \mathrm{f}_{\text {SCLK } 1}$ |  |  | 45 | MHz |
| flCliktprog | Programmed Link Port Transmit Clock |  |  |  | 150 | MHz |
| flclerext | External Link Port Receive Clock ${ }^{5} 6$ | $\mathrm{f}_{\text {LCLKEXT }} \leq \mathrm{f}_{\text {CLKO8 }}$ |  |  | 150 | MHz |
| $\mathrm{f}_{\text {SPTCLKPROG }}$ | Programmed SPT Clock When Transmitting Data and Frame Sync |  |  |  | 62.5 | MHz |
| $\mathrm{f}_{\text {SPTCLKPROG }}$ | Programmed SPT Clock When Receiving Data or Frame Sync |  |  |  | 31.25 | MHz |
| $\mathrm{f}_{\text {SPTCLKEXT }}$ | External SPT Clock When Receiving Data and Frame Sync ${ }^{\text {5, }}$ | $\mathrm{f}_{\text {SPTCLKEXT }} \leq \mathrm{f}_{\text {SCLK0 }}$ |  |  | 62.5 | MHz |
| $\mathrm{f}_{\text {SPTCLKEXT }}$ | External SPT Clock Transmitting Data or Frame Sync ${ }^{\text {5, }}$ | $\mathrm{fSPTCLKEXT}^{\text {S }}$ f SCLK0 |  |  | 31.25 | MHz |
| fspICLKPROG | Programmed SPI Clock When Transmitting Data |  |  |  | 75 | MHz |
| $\mathrm{f}_{\text {SPICLKPROG }}$ | Programmed SPI Clock When Receiving Data |  |  |  | 75 | MHz |
| $\mathrm{f}_{\text {SPICLKEXT }}$ | External SPI Clock When Receiving Data ${ }^{5,6}$ | $\mathrm{f}_{\text {SPICLKEXT }} \leq \mathrm{f}_{\text {SCLK } 1}$ |  |  | 75 | MHz |
| $\mathrm{f}_{\text {SPICLKEXT }}$ | External SPI Clock When Transmitting Data ${ }^{5,6}$ | $\mathrm{fSPICLKEXT} \leq \mathrm{f}_{\text {SCLK1 }}$ |  |  | 45 | MHz |
| $\mathrm{f}_{\text {ACLKPROG }}$ | Programmed ACM Clock |  |  |  | 62.5 | MHz |

[^1]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 30. Phase-Locked Loop (PLL) Operating Conditions

| Parameter | Min | Max |  |
| :--- | :--- | :--- | :--- |
| $f_{\text {PLLCLK }}$ | PLL Clock Frequency | 200 | 1000 |



Figure 8. Clock Relationships and Divider Values

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ELECTRICAL CHARACTERISTICS

| Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}{ }^{1}$ | High Level Output Voltage | At $\mathrm{V}_{\text {DD_EXT }}=$ minimum, $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}^{2}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {OL }}{ }^{1}$ | Low Level Output Voltage | At $\mathrm{V}_{\text {DD_EXT }}=$ minimum, $\mathrm{l}_{\mathrm{OL}}=1.0 \mathrm{~mA}^{2}$ |  |  | 0.4 | V |
| $\mathrm{VOH}_{\text {_D }}{ }^{\text {2 }}{ }^{3}$ | High Level Output Voltage for DDR2 DS $=40 \Omega$ | At $\mathrm{V}_{\text {DD_D }}=$ minimum, $\mathrm{l}_{\mathrm{OH}}=-5.8 \mathrm{~mA}$ | 1.38 |  |  | V |
| VOL_DDR2 ${ }^{3}$ | Low Level Output Voltage for DDR2 DS $=40 \Omega$ | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{0 L}=5.8 \mathrm{~mA}$ |  |  | 0.32 | V |
| $\mathrm{V}_{\mathrm{OH} \text { _DDR2 }}{ }^{3}$ | High Level Output Voltage for DDR2 DS $=60 \Omega$ | At $\mathrm{V}_{\text {DD_D }}{ }^{\text {d }}=$ minimum, $\mathrm{l}_{\mathrm{OH}}=-3.4 \mathrm{~mA}$ | 1.38 |  |  | V |
| VOL_DDR2 ${ }^{3}$ | Low Level Output Voltage for DDR2 DS $=60 \Omega$ | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{0 L}=3.4 \mathrm{~mA}$ |  |  | 0.32 | V |
| $\mathrm{V}_{\text {OH_DDR3 }}{ }^{4}$ | High Level Output Voltage for DDR3 DS $=40 \Omega$ | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{\mathrm{OH}}=-5.8 \mathrm{~mA}$ | 1.105 |  |  | V |
| $\mathrm{V}_{\text {OL_DDR3 }}{ }^{4}$ | Low Level Output Voltage for DDR3 DS $=40 \Omega$ | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{0 L}=5.8 \mathrm{~mA}$ |  |  | 0.32 | V |
| $\mathrm{V}_{\text {OH_DDR3 }}{ }^{4}$ | High Level Output Voltage for DDR3 DS $=60 \Omega$ | At $\mathrm{V}_{\text {DD_D }}{ }^{\text {d }}=$ minimum, $\mathrm{l}_{\mathrm{OH}}=-3.4 \mathrm{~mA}$ | 1.105 |  |  | V |
| VOL_DDR3 ${ }^{4}$ | Low Level Output Voltage for DDR3 DS $=60 \Omega$ | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{0 L}=3.4 \mathrm{~mA}$ |  |  | 0.32 | V |
| $\mathrm{V}_{\text {OH_LPDDR }}{ }^{5}$ | High Level Output Voltage for LPDDR | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{\mathrm{OH}}=-6.0 \mathrm{~mA}$ | 1.38 |  |  | V |
| $\mathrm{V}_{\text {OL_LPDDR }}{ }^{5}$ | Low Level Output Voltage for LPDDR | At $\mathrm{V}_{\text {DD_DDR }}=$ minimum, $\mathrm{l}_{0 L}=6.0 \mathrm{~mA}$ |  |  | 0.32 | V |
| $\mathrm{IIH}^{6,7}$ | High Level Input Current | At $\mathrm{V}_{\text {DD_EXT }}=$ maximum, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ EXT maximum |  |  | 10 | $\mu \mathrm{A}$ |
| $1_{1 L}{ }^{6}$ | Low Level Input Current | At $\mathrm{V}_{\text {DD_EXT }}=$ maximum, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{IIL}_{-} \mathrm{PU}^{7}$ | Low Level Input Current Pull-up | At $\mathrm{V}_{\text {DD_EXT }}=$ maximum, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{IHH}_{-P D}{ }^{8}$ | High Level Input Current Pull-down | At $\mathrm{V}_{\text {DD_EXT }}=$ maximum, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ EXT maximum |  |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{lozH}^{9}$ | Three-State Leakage Current | At $V_{\text {DD_EXT }} / V_{\text {DD_DDR }}=$ maximum, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD} \text { _EXT }} / V_{\text {DD_D }}$ DR maximum |  |  | 10 | $\mu \mathrm{A}$ |
| lozL ${ }^{9}$ | Three-State Leakage Current | $\begin{aligned} & \text { at } \mathrm{V}_{\mathrm{DD} \text { _EXT }} / \mathrm{V}_{\mathrm{DD} \_\mathrm{DDR}}=\text { maximum, } \\ & \mathrm{V}_{\text {IN }}=0 \mathrm{~V} \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{CIN}^{10}$ | Input Capacitance | $\mathrm{T}_{\text {CASE }}=25^{\circ} \mathrm{C}$ |  |  | 5 | pF |
| IDD_IDLE | V ${ }_{\text {DD_INT }}$ Current in Idle | $\begin{aligned} & \mathrm{f}_{\text {CCLK }}=450 \mathrm{MHz} \\ & \mathrm{ASF}_{\text {SHARC } 1}=0.31 \\ & \mathrm{ASF}_{\text {SHARC2 }}=0.31 \\ & \mathrm{ASF}_{\text {A5 }}=0.29 \\ & \mathrm{f}_{\text {SYSCLK }}=225 \mathrm{MHz} \\ & \mathrm{f}_{\text {SCLK } / 1}=112.5 \mathrm{MHz} \\ & \text { (Other clocks are disabled) } \\ & \text { No peripheral or DMA activity } \\ & \mathrm{T}_{J}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {DD_INT }}=1.1 \mathrm{~V} \end{aligned}$ |  | 495 |  | mA |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { IDD_IDLE }}$ | $\mathrm{V}_{\mathrm{DD} \_ \text {INT }}$ Current in Idle | $\begin{aligned} & \mathrm{f}_{\mathrm{CCLK}}=500 \mathrm{MHz} \\ & \mathrm{ASF}_{\text {SHARC1 }}=0.31 \\ & \mathrm{ASF}_{\text {SHARC2 }}=0.31 \\ & \mathrm{ASF}_{\text {A5 }}=0.29 \\ & \mathrm{f}_{\text {SYSCLK }}=250 \mathrm{MHz} \\ & \mathrm{f}_{\text {SCLK0 } / 1}=125 \mathrm{MHz} \end{aligned}$ <br> (Other clocks are disabled) <br> No peripheral or DMA activity $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ <br> $\mathrm{V}_{\mathrm{DD} \text { _INT }}=1.15 \mathrm{~V}$ |  | 575 |  | mA |
| $\overline{\mathrm{IDD}_{\text {_ }} \text { TYP }}$ | V DD _INT Current | $\begin{aligned} & \hline \mathrm{f}_{\text {CCLK }}=450 \mathrm{MHz} \\ & \text { ASF }_{\text {SHARC } 1}=1.0 \\ & \text { ASF }_{\text {SHARC } 2}=1.0 \\ & \text { ASF }_{\text {A } 5}=0.73 \\ & \mathrm{f}_{\mathrm{SYSCLK}}=225 \mathrm{MHz} \\ & \mathrm{f}_{\text {SCLKO } / 1}=112.5 \mathrm{MHz} \\ & \text { (Other clocks are disabled) } \\ & \text { FFT accelerator operating at } \mathrm{f}_{\text {SYSCLK } / 4} \\ & \text { DMA data rate }=600 \mathrm{MB} / \mathrm{s} \\ & \mathrm{~T}_{J}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {DD_INT }}=1.1 \mathrm{~V} \end{aligned}$ |  | 1112 |  | mA |
| $\overline{\mathrm{IDD}_{\text {_ }} \text { TYP }}$ | $\mathrm{V}_{\mathrm{DD} \text { _INT }}$ Current | $\begin{aligned} & \hline \mathrm{f}_{\text {CCLK }}=500 \mathrm{MHz} \\ & \mathrm{ASF}_{\text {SHARC } 1}=1.0 \\ & \mathrm{ASF}_{\text {SHARC2 }}=1.0 \\ & \mathrm{ASF}_{\text {A5 }}=0.73 \\ & \mathrm{f}_{\text {SYSCK }}=250 \mathrm{MHz} \\ & \mathrm{f}_{\text {SCLK } / 1 / 1}=125 \mathrm{MHz} \\ & \text { (Other clocks are disabled) } \\ & \text { FFT accelerator operating at } \mathrm{f}_{\text {SYSCLK } / 4} \\ & \text { DMA data rate }=600 \mathrm{MB} / \mathrm{s} \\ & \mathrm{~T}_{J}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {DD_INT }}=1.15 \mathrm{~V} \end{aligned}$ |  | 1185 |  | mA |
| $\overline{\mathrm{IDD}} \mathrm{INT}^{11}$ | V DD _INT Current | $\begin{aligned} & \mathrm{f}_{\mathrm{CCLK}}>0 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{SCLKO} / 1} \geq 0 \mathrm{MHz} \end{aligned}$ |  |  | See IDD_INT_TOT equation in the Total Internal Power Dissipation section. | mA |

[^2]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Total Internal Power Dissipation

Total power dissipation has two components:

1. Static, including leakage current
2. Dynamic, due to transistor switching characteristics for each clock domain
Many operating conditions can also affect power dissipation, including temperature, voltage, operating frequency, and processor activity. The following equation describes the internal current consumption.
```
IDD_INT_TOT }=\mp@subsup{I}{DD_INT_STATIC + IDD_INT_CCLK_SHARCI_DYN +}{
    IDD_INT_CCLK_SHARC2_DYN + IDD_INT_CCLK_A5_DYN +
    IDD_INT_DCLK_DYN + IDD_INT_SYSCLK_DYN +
    IDD_INT_SCLKO_DYN + IDD_INT_SCLKI_DYN +
    IDD_INT_OCLK_DYN + IDD_INT_ACCL_DYN +
    I}\mp@subsup{I}{D\mp@subsup{D}{_}{\prime}INT_USB_DYN}{+}+\mp@subsup{I}{DD_INT_MLB_DYN +}{+
    IDD_INT_GIGE_DYN + IDD_INT_DMA_DR_DYN +
    IDD_INT_PCIE_DYN
```

IDD_INT_STATIC is the sole contributor to the static power dissipation component and is specified as a function of voltage ( $\mathrm{V}_{\text {DD_INT }}$ ) and junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ in Table 31.

Table 31. Static Current-I $\mathrm{IDD}_{\text {_INT_STATIC }}$ (mA)

| $\mathbf{T J}_{\mathbf{~}}{ }^{\circ} \mathbf{C}$ ) | Voltage (VD_INT) |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{1 . 0 5}$ | $\mathbf{1 . 1 0}$ | $\mathbf{1 . 1 5}$ | $\mathbf{1 . 2 0}$ |
| -20 | 12 | 8 | 10 | 12 |
| -10 | 16 | 14 | 17 | 21 |
| 0 | 21 | 25 | 23 | 27 |
| 10 | 28 | 33 | 30 | 35 |
| 25 | 42 | 49 | 58 | 46 |
| 40 | 63 | 73 | 84 | 67 |
| 55 | 92 | 106 | 122 | 98 |
| 70 | 133 | 152 | 175 | 200 |
| 85 | 190 | 216 | 247 | 282 |
| 100 | 269 | 305 | 346 | 393 |
| 105 | 302 | 342 | 387 | 439 |
| 115 | 376 | 425 | 480 | 544 |
| 125 | 466 | 525 | 592 | 669 |
| 133 | 552 | 621 | 700 | 789 |

The other 14 addends in the $\mathrm{I}_{\text {DD_INT_TOT }}$ equation comprise the dynamic power dissipation component and fall into four broad categories: application-dependent currents, clock currents, currents from high-speed peripheral operation, and data transmission currents.

## Application Dependent Current

The application dependent currents include the dynamic current in the core clock domain of the two SHARC+ cores and the ARM Cortex-A5 core, as well as the dynamic current in the accelerator block.

Dynamic current consumed by the core is subject to an activity scaling factor (ASF) that represents application code running on the processor cores (see Table 32 and Table 33). The ASF is combined with the CCLK frequency and $V_{\text {DD_INT }}$ dependent dynamic current data in Table 34 and Table 35, respectively, to calculate this portion of the total dynamic power dissipation component.
$I_{D D_{-} I N T \_C C L K \_S H A R C I \_D Y N ~}=$ Table $34 \times A S F_{S H A R C 1}$
$I_{D D \_I N T \_C C L K \_S H A R C 2 \_D Y N ~}=$ Table $34 \times$ ASFSHARC2
$I_{D D_{-} I N T_{-} C C L K_{-} A 5 \_D Y N}=$ Table $35 \times A S F_{A 5}$
Table 32. Activity Scaling Factors for the SHARC+ Corel and Core2 (ASF ${ }_{\text {SHARC1 }}$ and ASF ${ }_{\text {SHARC2 }}$ )

| IDD_INT Power Vector | ASF |
| :--- | :--- |
| IDD-IDLE | 0.31 |
| IDD-NOP | 0.53 |
| IDD-TYP_3070 | 0.74 |
| IDD-TYP_5050 | 0.87 |
| IDD-TYP_7030 | 1.00 |
| IDD-PEAK_100 | 1.14 |

Table 33. Activity Scaling Factors for the ARM Cortex-A5 Core ( $\mathrm{ASF}_{\mathrm{A} 5}$ )

| IDD_INT Power Vector | ASF |
| :--- | :--- |
| IDD-IDLE | 0.29 |
| IDD-DHRYSTONE | 0.73 |
| IDD-TYP_2575 | 0.57 |
| IDD-TYP_5050 | 0.80 |
| IDD-TYP_7525 | 1.00 |
| IDD-PEAK_100 | 1.21 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 34. Dynamic Current for Each SHARC+ Core $(\mathrm{mA} \text {, with } \mathrm{ASF}=1.00)^{1}$

| fCCLK (MHz) | Voltage (VD_INT) |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{1 . 0 5}$ | $\mathbf{1 . 1 0}$ | $\mathbf{1 . 1 5}$ | $\mathbf{1 . 2 0}$ |
| 500 | N/A | 374 | 391 | 408 |
| 450 | 321 | 337 | 352 | 367 |
| 400 | 286 | 299 | 313 | 326 |
| 350 | 250 | 262 | 274 | 286 |
| 300 | 214 | 224 | 235 | 245 |
| 250 | 179 | 187 | 196 | 204 |
| 200 | 143 | 150 | 156 | 163 |
| 150 | 107 | 112 | 117 | 122 |
| 100 | 71 | 75 | 78 | 82 |

${ }^{1} \mathrm{~N} / \mathrm{A}$ means not applicable.
Table 35. Dynamic Current for the ARM Cortex-A5 Core $(\mathrm{mA} \text {, with } \mathrm{ASF}=1.00)^{1}$

| $\mathbf{f}_{\text {CCLK }}(\mathbf{M H z})$ | Voltage (VD_INT) |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{1 . 0 5}$ | $\mathbf{1 . 1 0}$ | $\mathbf{1 . 1 5}$ | $\mathbf{1 . 2 0}$ |
| 500 | N/A | 83 | 86 | 90 |
| 450 | 71 | 74 | 78 | 81 |
| 350 | 63 | 66 | 69 | 72 |
| 300 | 55 | 58 | 60 | 63 |
| 250 | 47 | 50 | 52 | 54 |
| 200 | 39 | 41 | 43 | 45 |
| 150 | 32 | 33 | 35 | 36 |
| 100 | 24 | 25 | 26 | 27 |

${ }^{1}$ N/A means not applicable.
The following equation is used to compute the power dissipation when the FFT accelerator is used:
$I_{D D_{-} I N T \_A C C L \_D Y N}(\mathrm{~mA})=A S F_{A C C L} \times f_{S Y S C L K}(\mathrm{MHz}) \times$
$V_{D D_{-} I N T}(\mathrm{~V})$
Table 36. Activity Scaling Factors for the FFT Accelerator ( $\mathrm{ASF}_{\mathrm{ACCL}}$ )

| IDD_INT Power Vector | ASF $_{\text {ACCL }}$ |
| :--- | :--- |
| Unused | 0.0 |
| $I_{\text {DD-TYP }}$ | 0.32 |

## Clock Current

The dynamic clock currents provide the total power dissipated by all transistors switching in the clock paths. The power dissipated by each clock domain is dependent on voltage ( $\mathrm{V}_{\text {DD_INT }}$ ), operating frequency, and a unique scaling factor.
$I_{D D \_I N T \_S Y S C L K \_D Y N}(\mathrm{~mA})=0.78 \times f_{\text {SYSCLK }}(\mathrm{MHz}) \times$
$V_{D D_{-} I N T}(\mathrm{~V})$
$I_{D D_{-} I N T \_S C L K 0 \_D Y N}(\mathrm{~mA})=0.44 \times f_{\text {SCLKK }}(\mathrm{MHz}) \times V_{D D_{-} I N T}(\mathrm{~V})$
$I_{D D \_I N T \_S C L K 1 \_D Y N}(\mathrm{~mA})=0.06 \times f_{\text {SCLK1 }}(\mathrm{MHz}) \times V_{D D_{-} I N T}(\mathrm{~V})$
$I_{D D_{-} I N T \_D C L K \_D Y N}(\mathrm{~mA})=0.14 \times f_{D C L K}(\mathrm{MHz}) \times V_{D D_{-} I N T}(\mathrm{~V})$
$I_{D D \_I N T \_O C L K \_D Y N}(\mathrm{~mA})=0.02 \times f_{O C L K}(\mathrm{MHz}) \times V_{D D \_I N T}(\mathrm{~V})$

## Current from High-Speed Peripheral Operation

The following modules contribute significantly to power dissipation, and a single term is added when they are used.
$I_{D D_{-} I N T_{-} U S B_{-} D Y N}=20 \mathrm{~mA}$ (if both USBs are enabled in HS mode)
$I_{D D_{-} I N T \_M L B_{-} D Y N}=10 \mathrm{~mA}$ (if MLB 6-pin interface is enabled)
$I_{D D_{-} I N T_{-} G I G E \_D Y N}=10 \mathrm{~mA}$ (if gigabit EMAC is enabled)
$I_{\text {DD_INT_PCIE_DYN }}=240 \mathrm{~mA}$ (if PCIe is enabled in 5 Gbps mode)

## Data Transmission Current

The data transmission current represents the power dissipated when moving data throughout the system via direct memory access (DMA). This current is proportional to the data rate.
Refer to the power calculator available with "Estimating Power for ADSP-SC58x/2158x SHARC+ Processors" (EE-392) to estimate $\mathrm{I}_{\text {DD_INT_DMA_DR_DYN }}$ based on the bandwidth of the data transfer.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## HADC

## HADC Electrical Characteristics

Table 37. HADC Electrical Characteristics

| Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- |
| IDD_HADC_IDLE | Current consumption on <br> VDD_HADC. <br> HADC is powered on, but not <br> converting. | 2.0 | mA |
| IDD_HADC_ACTIVE | Current consumption on <br> VDD_HADC during a conversion. | 2.5 | mA |
| IDD_HADC_POWERDOWN | lurrent consumption on <br> V | 10 | $\mu \mathrm{~A}$ |
|  | Analog circuitry of the HADC is <br> powered down. |  |  |

## HADC DC Accuracy

Table 38. HADC DC Accuracy ${ }^{1}$

| Parameter | Typ | Unit $^{2}$ |
| :--- | :--- | :--- |
| Resolution | 12 | Bits |
| No Missing Codes (NMC) | 10 | Bits |
| Integral Nonlinearity (INL) | $\pm 2$ | LSB |
| Differential Nonlinearity (DNL) | $\pm 2$ | LSB |
| Offset Error | $\pm 8$ | LSB |
| Offset Error Matching | $\pm 10$ | LSB |
| Gain Error | $\pm 4$ | LSB |
| Gain Error Matching | $\pm 4$ | LSB |

[^3]
## HADC Timing Specifications

Table 39. HADC Timing Specifications

| Parameter | Typ | Max | Unit |
| :--- | :--- | :--- | :--- |
| Conversion Time | $20 \times \mathrm{T}_{\text {SAMPLE }}$ |  | $\mu \mathrm{S}$ |
| Throughput Range |  | 1 | MSPS |
| T $_{\text {WAKEUP }}$ |  | 100 | $\mu \mathrm{~s}$ |

TMU
TMU Characteristics
Table 40. TMU Characteristics

| Parameter | Typ | Unit |
| :--- | :--- | :--- |
| Resolution | 1 | ${ }^{\circ} \mathrm{C}$ |
| Accuracy | $\pm 6$ | ${ }^{\circ} \mathrm{C}$ |

Table 41. TMU Gain and Offset

| Junction Temperature Range | TMU_GAIN | TMU_OFFSET |
| :--- | :--- | :--- |
| $-40^{\circ} \mathrm{C}$ to $+40^{\circ} \mathrm{C}$ | Contact Analog Devices, Inc. |  |
| $40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Contact Analog Devices, Inc. |  |
| $85^{\circ} \mathrm{C}$ to $133^{\circ} \mathrm{C}$ | Contact Analog Devices, Inc. |  |

# ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 

## ABSOLUTE MAXIMUM RATINGS

Stresses at or above those listed in Table 42 may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 42. Absolute Maximum Ratings

| Parameter | Rating |
| :---: | :---: |
| Internal (Core) Supply Voltage ( $\mathrm{V}_{\mathrm{DD} \text { _INT }}$ ) | -0.33 V to +1.26 V |
| External (I/O) Supply Voltage (VDDEXT) | -0.33 V to +3.60 V |
| DDR2/LPDDR Controller Supply Voltage (VDD DMC) | -0.33 V to +1.90 V |
| DDR3 Controller Supply Voltage (VDD DMC) | -0.33 V to +1.60 V |
| USB PHY Supply Voltage (VDD_USB | -0.33 V to +3.60 V |
| Real-Time Clock Supply Voltage (VD_RTC) | -0.33 V to +3.60 V |
| PCle Transmit Supply Voltage ( $\mathrm{V}_{\text {DD_PCIE_TX }}$ ) | -0.33 V to +1.20 V |
| PCle Receive Supply Voltage (VD_PCIE_RX) | -0.33 V to +1.20 V |
| PCle Supply Voltage (VDD_PCIE) | -0.33 V to +3.60 V |
| HADC Supply Voltage (VDD_HADC) | -0.33 V to +3.60 V |
| HADC Reference Voltage (V $\mathrm{V}_{\text {HADC_REF }}$ ) | -0.33 V to +3.60 V |
| DDR2/LPDDR Input Voltage ${ }^{1}$ | -0.33 V to +1.90 V |
| DDR2 Reference Voltage (VDR_VREF) | -0.33 V to +1.90 V |
| DDR3 Input Voltage ${ }^{1}$ | -0.33 V to +1.60 V |
| Digital Input Voltage ${ }^{1,2}$ | -0.33 V to +3.60 V |
| TWI Input Voltage ${ }^{1,3}$ | -0.33 V to +5.50 V |
| USBO_Dx Input Voltage ${ }^{1,4}$ | -0.33 V to +5.25 V |
| USBO_VBUS Input Voltage ${ }^{1,}$ | -0.33 V to +6 V |
| Output Voltage Swing | -0.33 V to $\mathrm{V}_{\text {DD_EXT }}+0.5 \mathrm{~V}$ |
| Analog Input Voltage ${ }^{5}$ | -0.2 V to $\mathrm{V}_{\text {DD_HADC }}+0.2 \mathrm{~V}$ |
| $\mathrm{IOH}_{\text {/ }} / \mathrm{loL}$ Current per Signal ${ }^{2}$ | 6 mA (maximum) |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature While Biased | $133^{\circ} \mathrm{C}$ |
| ${ }^{1}$ Applies only when the related power supply ( $\mathrm{V}_{\text {DD_DMC }}, \mathrm{V}_{\text {DD_EXT }}$, or $\mathrm{V}_{\text {DD_USB }}$ ) is within specification. When the power supply is below specification, the range is the voltage being applied to that power domain $\pm 0.2 \mathrm{~V}$. |  |
| ${ }^{2}$ Applies to $100 \%$ transient duty cycle. |  |
| ${ }^{3}$ Applies to TWI_SCL and TWI_SDA. |  |
| ${ }^{4}$ If the USB is not used, connect these pins according to Table 27. |  |
| ${ }^{5}$ Applies only when $V_{\text {DD_HADC }}$ is within specifications and $\leq 3.4 \mathrm{~V}$. When $\mathrm{V}_{\text {DD_HADC }}$ is within specifications and $>3.4 \mathrm{~V}$, the maximum rating is 3.6 V . When $\mathrm{V}_{\text {DD_HADC }}$ is below specifications, the range is $\mathrm{V}_{\mathrm{DD} \_H A D C} \pm 0.2 \mathrm{~V}$. |  |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PACKAGE INFORMATION

The information presented in Figure 9 and Table 43 provides details about the package branding for the processors. For a complete listing of product availability, see the Ordering Guide section.


Figure 9. Product Information on Package ${ }^{1}$
${ }^{1}$ Exact brand may differ, depending on package type.
Table 43. Package Brand Information

| Brand Key | Field Description |
| :--- | :--- |
| ADSP-SC589 | Product name |
| t | Temperature range |
| pp | Package type |
| Z | RoHS compliant option |
| ccc | See the Ordering Guide section |
| vvvvvv.x | Assembly lot code |
| n.n | Silicon revision |
| $\#$ | RoHS compliant designation |
| yyww | Date code |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## TIMING SPECIFICATIONS

Specifications are subject to change without notice.

## Power-Up Reset Timing

Table 44 and Figure 10 show the relationship between power supply startup and processor reset timing, related to the clock generation unit (CGU) and reset control unit (RCU).

Table 44. Power-Up Reset Timing

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirement | $11 \times \mathrm{t}_{\text {ckin }}$ |  | ns |
| $\mathrm{t}_{\text {RST_IN_PWR }}$ SYS_HWRST Deasserted after $\mathrm{V}_{\text {DD_SUPPLIES }}\left(\mathrm{V}_{\text {DD_INT }}, \mathrm{V}_{\text {DD_EXT }}, \mathrm{V}_{\text {DD_DMC, }} \mathrm{V}_{\text {DD_USB }}\right.$, <br>  $\left.\mathrm{V}_{\text {DD_HADC }}, \mathrm{V}_{\text {DD_RTC }}, \mathrm{V}_{\text {DD_PCI_TX, }} \mathrm{V}_{\text {DD_PCI_RX, }} \mathrm{V}_{\text {DD_PCI_CORE }}\right)$ and SYS_CLKINx are <br>  Stable and Within Specification |  |  |  |



Figure 10. Power-Up Reset Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Clock and Reset Timing

Table 45 and Figure 11 describe clock and reset operations related to the CGU and RCU. Per the CCLK, SYSCLK, SCLK, DCLK, and OCLK timing specifications in Table 29, combinations of SYS_CLKIN and clock multipliers must not select clock rates in excess of the maximum instruction rate of the processor.

Table 45. Clock and Reset Timing

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{f}_{\text {CKIN }}$ | SYS_CLKINx Frequency (Crystal) ${ }^{1,2,3}$ | 20 | 50 | MHz |
|  | SYS_CLKINx Frequency (External CLKIN) ${ }^{1,2,3}$ | 20 | 50 | MHz |
| ${ }^{\text {C CKINL }}$ | CLKIN Low Pulse ${ }^{1}$ | 10 |  | ns |
| $\mathrm{t}_{\text {CKINH }}$ | CLKIN High Pulse ${ }^{1}$ | 10 |  | ns |
| tWRST | $\overline{\text { RESET }}$ Asserted Pulse Width Low ${ }^{4}$ | $11 \times \mathrm{t}_{\text {CKIN }}$ |  | ns |

${ }^{1}$ Applies to PLL bypass mode and PLL nonbypass mode.
${ }^{2}$ The $t_{\text {CKIN }}$ period (see Figure 11) equals $1 / f_{\text {CKIN }}$.
${ }^{3}$ If the CGU_CTL.DF bit is set, the minimum $\mathrm{f}_{\mathrm{CKIN}}$ specification is 40 MHz .
${ }^{4}$ Applies after power-up sequence is complete. See Table 44 and Figure 10 for power-up reset timing.


Figure 11. Clock and Reset Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Asynchronous Read

Table 46 and Figure 12 show asynchronous memory read timing, related to the SMC.
Table 46. Asynchronous Read

${ }^{1}$ SMC0_BxCTL.ARDYEN bit $=1$.
${ }^{2}$ RAT value set using the SMC_BxTIM.RAT bits.
${ }^{3}$ PREST, RST, and PREAT values set using the SMC_BxETIM.PREST bits, SMC_BxTIM.RST bits, and the SMC_BxETIM.PREAT bits.
${ }^{4}$ Output signals are SMC0_Ax, $\overline{\mathrm{SMC}} 0 \_\mathrm{AMS}, \overline{\mathrm{SMC}}$ _AOE, $\overline{\mathrm{SMC}} \mathbf{1}$ ABEx.
${ }^{5}$ RHT value set using the SMC_BxTIM.RHT bits.
${ }^{6}$ SMC0_BxCTL.ARDYEN bit $=0$.


Figure 12. Asynchronous Read

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SMC Read Cycle Timing With Reference to SYS_CLKOUT

The following SMC specifications (Table 47 and Figure 13) with respect to SYS_CLKOUT are given to accommodate the connection of the SMC to
programmable logic devices. These specifications assume that SYS_CLKOUT is outputting a buffered version of SCLK0 by setting CGU_CLKOUTSEL.CLKOUTSEL = 0x3.

Table 47. SMC Read Cycle Timing With Reference to SYS_CLKOUT (BxMODE = b\#00)

${ }^{1}$ Output signals are SMC0_Ax, $\overline{S M C 0 \_A M S x}, \overline{S M C 0 \_A O E}$, and $\overline{S M C 0 \_A B E x}$.


Figure 13. Asynchronous Memory Read Cycle Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Asynchronous Flash Read

Table 48 and Figure 14 show asynchronous flash memory read timing, related to the SMC.
Table 48. Asynchronous Flash Read

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\text {Amsadv }}$ | SMC0_Ax (Address)/ $\overline{\text { SMC0_AMSx }}$ Assertion Before SMC0_NORDV Low ${ }^{1}$ | PREST $\times \mathrm{t}_{\text {SCLKO }}-2$ |  | ns |
| twadv | SMCO_NORDV Active Low Width ${ }^{2}$ | RST $\times \mathrm{t}_{\text {SCLKO }}-2$ |  | ns |
| $t_{\text {DADVARE }}$ | SMC0_ARE Low Delay From SMCO_NORDV High ${ }^{3}$ | PREAT $\times \mathrm{t}_{\text {SCLK }}-2$ |  | ns |
| $t_{\text {Hare }}$ | Output ${ }^{4}$ Hold After SMC0_ARE High ${ }^{5}$ | RHT $\times$ tsclko -2 |  | ns |
| $\mathrm{t}_{\text {WARE }}{ }^{6}$ | SMCO_ARE Active Low Width ${ }^{7}$ | RAT $\times \mathrm{t}_{\text {SCLK }}-2$ |  | ns |

${ }^{1}$ PREST value set using the SMC_BxETIM.PREST bits.
${ }^{2}$ RST value set using the SMC_BxTIM.RST bits.
${ }^{3}$ PREAT value set using the SMC_BxETIM.PREAT bits.
${ }^{4}$ Output signals are SMC0_Ax, $\overline{\text { SMCO_AMS }}, \overline{\text { SMC0_AOE. }}$
${ }^{5}$ RHT value set using the SMC_BxTIM.RHT bits.
${ }^{6}$ SMC0_BxCTL.ARDYEN bit $=0$.
${ }^{7}$ RAT value set using the SMC_BxTIM.RAT bits.


Figure 14. Asynchronous Flash Read

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Asynchronous Page Mode Read

Table 49 and Figure 15 show asynchronous memory page mode read timing, related to the SMC.
Table 49. Asynchronous Page Mode Read

| Parameter | Min | Max |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |
| $t_{\text {AV }}$ | SMC0_Axx (Address) Valid for First Address Minimum Width |  |

${ }^{1}$ PREST, RST, PREAT and RAT values set using the SMC_BxETIM.PREST bits, SMC_BxTIM.RST bits, SMC_BxETIM.PREAT bits, and the SMC_BxTIM.RAT bits.
${ }^{2}$ RST value set using the SMC_BxTIM.RST bits.
${ }^{3}$ Output signals are SMC0_Ax, $\overline{\text { SMC0_AMSx }}, \overline{\text { SMC0_AOE }}$.
${ }^{4}$ RHT value set using the SMC_BxTIM.RHT bits.
${ }^{5}$ SMC_BxCTL.ARDYEN bit $=0$.
${ }^{6}$ RAT value set using the SMC_BxTIM.RAT bits.
${ }^{7} \mathrm{Nw}=$ Number of 16 -bit data words read.


Figure 15. Asynchronous Page Mode Read

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Asynchronous Write

Table 50 and Figure 16 show asynchronous memory write timing, related to the SMC.
Table 50. Asynchronous Memory Write

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirement |  |  | (WAT - 2.5) $\times \mathrm{t}_{\text {SCLK }}-17.5$ | ns |
| $\mathrm{t}_{\text {DARDYAWE }}{ }^{1}$ | SMCO_ARDY Valid After SMC0_AWE Low ${ }^{2}$ |  |  |  |
| Switching Characteristics |  |  |  |  |
| $t_{\text {ENDAT }}$ | DATA Enable After $\overline{\text { SMC0_AMSx }}$ Assertion | -3.5 |  | ns |
| $t_{\text {DDAT }}$ | DATA Disable After SMC0_AMSx Deassertion |  | 2.5 | ns |
| $\mathrm{t}_{\text {AMSAWE }}$ | ADDR/ $\overline{\text { SMC0_AMSx }}$ Assertion Before $\overline{\text { SMC0_AWE }}$ Low ${ }^{3}$ | (PREST + WST + PREAT) $\times \mathrm{t}_{\text {SCLK }}-2$ |  | ns |
| $t_{\text {thawe }}$ | Output ${ }^{4}$ Hold After SMCO_AWE High ${ }^{5}$ | WHT $\times$ tsclko -3.5 |  | ns |
| $\mathrm{t}_{\text {WAWE }}{ }^{6}$ | SMC0_AWE Active Low Width ${ }^{2}$ | WAT $\times \mathrm{t}_{\text {SCLK0 }}-2$ |  | ns |
| $\mathrm{t}_{\text {DAWEARDY }}{ }^{1}$ | SMC0_AWE High Delay After SMC0_ARDY Assertion | $2.5 \times \mathrm{t}_{\text {SCLK }}$ | $3.5 \times \mathrm{tsCLKO}+17.5$ | ns |

${ }^{1}$ SMC_BxCTL.ARDYEN bit $=1$.
${ }^{2}$ WAT value set using the SMC_BxTIM.WAT bits.
${ }^{3}$ PREST, WST, PREAT values set using the SMC_BxETIM.PREST bits, SMC_BxTIM.WST bits, SMC_BxETIM.PREAT bits, and the SMC_BxTIM.RAT bits.
${ }^{4}$ Output signals are DATA, SMC0_Ax $, \overline{\text { SMC0_AMSx }}, \overline{S M C 0 \_A B E x}$.
${ }^{5}$ WHT value set using the SMC_BxTIM.WHT bits.
${ }^{6}$ SMC_BxCTL.ARDYEN bit $=0$.


Figure 16. Asynchronous Write

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SMC Write Cycle Timing With Reference to SYS_CLKOUT

The following SMC specifications (Table 51 and Figure 17) with respect to SYS_CLKOUT are given to accommodate the connection of the SMC to
programmable logic devices. These specifications assume that SYS_CLKOUT is outputting a buffered version of SCLK0 by setting CGU_CLKOUTSEL.CLKOUTSEL = 0x3.

Table 51. SMC Write Cycle Timing With Reference to SYS_CLKOUT (BxMODE = b\#00)

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {SARDY }}$ | SMCO_ARDY Setup Before SYS_CLKOUT | 14.4 |  | ns |
| $\mathrm{t}_{\text {HARDY }}$ | SMCO_ARDY Hold After SYS_CLKOUT | 0.7 |  | ns |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DDAT }}$ | SMCO_Dx Disable After SYS_CLKOUT |  | 7 | ns |
| tendat | SMC0_Dx Enable After SYS_CLKOUT | -2.5 |  | ns |
| $\mathrm{t}_{\text {DO }}$ | Output Delay After SYS_CLKOUT ${ }^{1}$ |  | 7 | ns |
| tho | Output Hold After SYS_CLKOUT ${ }^{1}$ | -2.5 |  | ns |

${ }^{1}$ Output pins/balls include $\overline{S M C 0 \_A M S x}, \overline{S M C 0 \_A B E x}, S M C 0 \_A x, S M C 0 \_D x, \overline{S M C 0 \_A O E}$, and $\overline{\text { SMC0_AWE. }}$


Figure 17. SMC Write Cycle Timing With Reference to SYS_CLKOUT Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Asynchronous Flash Write

Table 52 and Figure 18 show asynchronous flash memory write timing, related to the SMC.
Table 52. Asynchronous Flash Write

| Parameter |  | Min | Unit |
| :---: | :---: | :---: | :---: |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {AMSADV }}$ | SMCO_Ax/SMCO_AMSx Assertion Before ADV Low ${ }^{1}$ | PREST | ns |
| t DADVAWE | SMC0_AWE Low Delay From ADV High ${ }^{2}$ | PREAT | ns |
| $\mathrm{t}_{\text {WADV }}$ | NR_ADV Active Low Width ${ }^{3}$ | WST $\times$ | ns |
| $\mathrm{t}_{\text {Hawe }}$ | Output ${ }^{4}$ Hold After SMC0_AWE High ${ }^{5}$ | WHT $\times$ | ns |
| $\mathrm{t}_{\text {WAWE }}{ }^{6}$ | SMC0_AWE Active Low Width ${ }^{7}$ | WAT $\times$ | ns |

${ }^{1}$ PREST value set using the SMC_BxETIM.PREST bits.
${ }^{2}$ PREAT value set using the SMC_BxETIM.PREAT bits.
${ }^{3}$ WST value set using the SMC_BxTIM.WST bits.
${ }^{4}$ Output signals are DATA, SMC0_Ax , $\overline{\text { SMC0_AMSx }}, \overline{\text { SMC0_ABEx. }}$
${ }^{5}$ WHT value set using the SMC_BxTIM.WHT bits.
${ }^{6}$ SMC_BxCTL.ARDYEN bit $=0$.
${ }^{7}$ WAT value set using the SMC_BxTIM.WAT bits.


Figure 18. Asynchronous Flash Write

## All Accesses

Table 53 describes timing that applies to all memory accesses, related to the SMC.
Table 53. All Accesses

| Parameter | Min | Max |
| :--- | :--- | :--- |
| Switching Characteristic |  |  |
| t TURN SMCO_AMSx Inactive Width $(I T+T T) \times \mathrm{t}_{\text {SCLKO }-2}$ |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR2 SDRAM Clock and Control Cycle Timing

Table 54 and Figure 19 show DDR2 SDRAM clock and control cycle timing, related to the DMC.
Table 54. DDR2 SDRAM Clock and Control Cycle Timing, V $_{\text {DD_DMC }}$, Nominal $1.8 \mathrm{~V}^{1}$

| Parameter |  | $400 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\mathrm{CK}}$ | Clock Cycle Time (CL = 2 Not Supported) | 2.5 |  | ns |
| $\mathrm{t}_{\mathrm{CH}(\mathrm{abs})^{3}}$ | Minimum Clock Pulse Width | 0.44 | 0.56 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\mathrm{CL}}(\mathrm{abs})^{3}$ | Maximum Clock Pulse Width | 0.44 | 0.56 | $\mathrm{t}_{\mathrm{ck}}$ |
| $\mathrm{t}_{15}$ | Control/Address Setup Relative to DMCx_CK Rise | 175 |  | ps |
| $\mathrm{t}_{\mathrm{H}}$ | Control/Address Hold Relative to DMCx_CK Rise | 250 |  | ps |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ In order to ensure proper operation of the DDR2, all the DDR2 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).
${ }^{3}$ As per JESD79-2E definition.


Figure 19. DDR2 SDRAM Clock and Control Cycle Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR2 SDRAM Read Cycle Timing

Table 55 and Figure 20 show DDR2 SDRAM read cycle timing, related to the DMC.
Table 55. DDR2 SDRAM Read Cycle Timing, VDD_DMC, Nominal 1.8 V $^{1}$

| Parameter |  | $400 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {DQSQ }}$ | DMCx_DQS to DMCx_DQ Skew for DMCx_DQS and Associated DMCx_DQxx Signals |  | 0.2 | ns |
| $\mathrm{t}_{\text {QH }}$ | DMCx_DQxx, DMCx_DQS Output Hold Time From DMCx_DQS | 0.8 |  | ns |
| $\mathrm{t}_{\text {RPRE }}$ | Read Preamble | 0.9 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {RPST }}$ | Read Postamble | 0.4 |  | $\mathrm{t}_{\mathrm{ck}}$ |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ In order to ensure proper operation of the DDR2, all the DDR2 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).


NOTE: CONTROL = $\overline{\text { DMCx_CSO }}$, DMCx_CKE, $\overline{\text { DMCx_RAS }}, \overline{\text { DMCx_CAS }}$, AND $\overline{\text { DMCx_WE }}$ ADDRESS $=$ DMCx A00-13 AND DMCx BAO-1.

Figure 20. DDR2 SDRAM Controller Input AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR2 SDRAM Write Cycle Timing

Table 56 and Figure 21 show DDR2 SDRAM write cycle timing, related to the DMC.
Table 56. DDR2 SDRAM Write Cycle Timing, VDD_DMC, $^{\text {D }}$ Nominal 1.8 V $^{1}$

| Parameter |  | $400 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DQSS }}$ | DMCx_DQS Latching Rising Transitions to Associated Clock Edges ${ }^{3}$ | -0.15 | +0.15 | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {DS }}$ | Last Data Valid to DMCx_DQS Delay | 0.1 |  | ns |
| $t_{\text {DH }}$ | DMCx_DQS to First Data Invalid Delay | 0.15 |  | ns |
| $t_{\text {DSS }}$ | DMCx_DQS Falling Edge to Clock Setup Time | 0.2 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {DSH }}$ | DMCx_DQS Falling Edge Hold Time From DMCx_CK | 0.2 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {DQSH }}$ | DMCx_DQS Input High Pulse Width | 0.35 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {DQSL }}$ | DMCx_DQS Input Low Pulse Width | 0.35 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {WPRE }}$ | Write Preamble | 0.35 |  | $\mathrm{t}_{\mathrm{Ck}}$ |
| ${ }^{\text {t }}$ WPST | Write Postamble | 0.4 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {IPW }}$ | Address and Control Output Pulse Width | 0.6 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {DIPW }}$ | DMCx_DQ and DMCx_DM Output Pulse Width | 0.35 |  | $\mathrm{t}_{\mathrm{CK}}$ |

[^4]

Figure 21. DDR2 SDRAM Controller Output AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Mobile DDR (LPDDR) SDRAM Clock and Control Cycle Timing

Table 57 and Figure 22 show mobile DDR SDRAM clock and control cycle timing, related to the DMC.
Table 57. Mobile DDR SDRAM Clock and Control Cycle Timing, ${\text { VDD_DMC, Nominal } 1.8 ~ V^{1}}^{1}$

|  |  |  |  |
| :--- | :--- | :--- | :--- |
| Parameter | $\mathbf{M i n}$ | $\mathbf{2 0 0} \mathbf{M H z}^{\mathbf{2}}$ |  |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\mathrm{CK}}$ | Clock Cycle Time (CL = 2 Not Supported) | 5 |  |
| $\mathrm{t}_{\mathrm{CH}}$ | Minimum Clock Pulse Width | 0.45 | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Maximum Clock Pulse Width | 0.45 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\mathrm{IS}}$ | Control/Address Setup Relative to DMCx_CK Rise | 1 | 0.55 |
| $\mathrm{t}_{\mathrm{IH}}$ | Control/Address Hold Relative to DMCx_CK Rise | 1 |  |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ To ensure proper operation of LPDDR, all the LPDDR requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).


Figure 22. Mobile DDR SDRAM Clock and Control Cycle Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Mobile DDR SDRAM Read Cycle Timing

Table 58 and Figure 23 show mobile DDR SDRAM read cycle timing, related to the DMC.
Table 58. Mobile DDR SDRAM Read Cycle Timing, VDD_DMC, Nominal 1.8 V $^{1}$

| Parameter |  | $200 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\mathrm{QH}}$ | DMCx_DQ, DMCx_DQS Output Hold Time From DMCx_DQS | 1.75 |  | ns |
| $t_{\text {DQSQ }}$ | DMCx_DQS to DMCx_DQ Skew for DMCx_DQS and Associated DMCx_DQ Signals |  | 0.4 | ns |
| $t_{\text {RPRE }}$ | Read Preamble | 0.9 | 1.1 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {RPST }}$ | Read Postamble | 0.4 | 0.6 | $\mathrm{t}_{\mathrm{CK}}$ |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ To ensure proper operation of LPDDR, all the LPDDR requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).


Figure 23. Mobile DDR SDRAM Controller Input AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Mobile DDR SDRAM Write Cycle Timing

Table 59 and Figure 24 show mobile DDR SDRAM write cycle timing, related to the DMC.


| Parameter |  | $200 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\text {DQSS }}{ }^{3}$ | DMCx_DQS Latching Rising Transitions to Associated Clock Edges | 0.75 | 1.25 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\mathrm{DS}}$ | Last Data Valid to DMCx_DQS Delay (Slew > $1 \mathrm{~V} / \mathrm{ns}$ ) | 0.48 |  | ns |
| $\mathrm{t}_{\text {DH }}$ | DMCx_DQS to First Data Invalid Delay (Slew > $1 \mathrm{~V} / \mathrm{ns}$ ) | 0.48 |  | ns |
| $t_{\text {DSS }}$ | DMCx_DQS Falling Edge to Clock Setup Time | 0.2 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {DSH }}$ | DMCx_DQS Falling Edge Hold Time From DMCx_CK | 0.2 |  | $\mathrm{t}_{\mathrm{ck}}$ |
| $\mathrm{t}_{\text {DQSH }}$ | DMCx_DQS Input High Pulse Width | 0.4 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {DQSL }}$ | DMCx_DQS Input Low Pulse Width | 0.4 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {WPRE }}$ | Write Preamble | 0.25 |  | $\mathrm{t}_{\mathrm{ck}}$ |
| ${ }^{\text {t }}$ WPST | Write Postamble | 0.4 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {IPW }}$ | Address and Control Output Pulse Width | 2.3 |  | ns |
| $\mathrm{t}_{\text {DIPW }}$ | DMCx_DQ and DMCx_DM Output Pulse Width | 1.8 |  | ns |

[^5]

Figure 24. Mobile DDR SDRAM Controller Output AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR3 SDRAM Clock and Control Cycle Timing

Table 60 and Figure 25 show mobile DDR3 SDRAM clock and control cycle timing, related to the DMC.
Table 60. DDR3 SDRAM Clock and Control Cycle Timing, VDD_DMC , Nominal 1.5 V $^{1}$

| Parameter |  | $450 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\mathrm{CK}}$ | Clock Cycle Time (CL $=2$ Not Supported) | 2.22 |  | ns |
| $\mathrm{t}_{\mathrm{CH}(\mathrm{abs})^{3}}$ | Minimum Clock Pulse Width | 0.43 | 0.57 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\mathrm{CL}(\mathrm{abs})}{ }^{3}$ | Maximum Clock Pulse Width | 0.43 | 0.57 | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{15}$ | Control/Address Setup Relative to DMCx_CK Rise | 0.2 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Control/Address Hold Relative to DMCx_CK Rise | 0.275 |  | ns |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ To ensure proper operation of the DDR3, all the DDR3 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).
${ }^{3}$ As per JESD79-3F definition.


Figure 25. DDR3 SDRAM Clock and Control Cycle Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR3 SDRAM Read Cycle Timing

Table 61 and Figure 26 show mobile DDR3 SDRAM read cycle timing, related to the DMC.
Table 61. DDR3 SDRAM Read Cycle Timing, VDD_DMC, Nominal 1.5 V $^{1}$

| Parameter |  | $450 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {DQSQ }}$ | DMCx_DQS to DMCx_DQ Skew for DMCx_DQS and Associated DMCx_DQ Signals |  | 0.15 | ns |
| $\mathrm{t}_{\mathrm{QH}}$ | DMCx_DQ, DMCx_DQS Output Hold Time From DMCx_DQS | 0.38 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {RPRE }}$ | Read Preamble | 0.9 |  | $\mathrm{t}_{\text {ck }}$ |
| $\mathrm{t}_{\text {RPST }}$ | Read Postamble | 0.3 |  | $\mathrm{t}_{\mathrm{CK}}$ |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ To ensure proper operation of the DDR3, all the DDR3 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).


NOTE: CONTROL = $\overline{\text { DMCx_CSO }}$, DMCx_CKE, $\overline{\text { DMCx_RAS }}, \overline{\text { DMCx_CAS }}$, AND $\overline{\text { DMCx_WE }}$ ADDRESS $=$ DMCx A00-13 AND DMCx BAO-1.

Figure 26. DDR3 SDRAM Controller Input AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## DDR3 SDRAM Write Cycle Timing

Table 62 and Figure 27 show mobile DDR3 SDRAM output ac timing, related to the DMC.
Table 62. DDR3 SDRAM Write Cycle Timing, VDD_DMC $^{\text {D }}$, Nominal 1.5 V $^{1}$

| Parameter |  | $450 \mathrm{MHz}^{2}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DQSS }}$ | DMCx_DQS Latching Rising Transitions to Associated Clock Edges ${ }^{3}$ | -0.25 | 0.25 | $\mathrm{t}_{\mathrm{ck}}$ |
| $\mathrm{t}_{\text {DS }}$ | Last Data Valid to DMCx_DQS Delay (Slew > $1 \mathrm{~V} / \mathrm{ns}$ ) | 0.125 |  | ns |
| $t_{\text {DH }}$ | DMCx_DQS to First Data Invalid Delay (Slew > $1 \mathrm{~V} / \mathrm{ns}$ ) | 0.150 |  | ns |
| $\mathrm{t}_{\text {DSS }}$ | DMCx_DQS Falling Edge to Clock Setup Time | 0.2 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {DSH }}$ | DMCx_DQS Falling Edge Hold Time From DMCx_CK | 0.2 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {DQSH }}$ | DMCx_DQS Input High Pulse Width | 0.45 | 0.55 | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {DQSL }}$ | DMCx_DQS Input Low Pulse Width | 0.45 | 0.55 | $\mathrm{t}_{\mathrm{ck}}$ |
| $\mathrm{t}_{\text {WPRE }}$ | Write Preamble | 0.9 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $t_{\text {WPST }}$ | Write Postamble | 0.3 |  | $\mathrm{t}_{\mathrm{CK}}$ |
| $\mathrm{t}_{\text {IPW }}$ | Address and Control Output Pulse Width | 0.840 |  | ns |
| $\mathrm{t}_{\text {DIPW }}$ | DMCx_DQ and DMCx_DM Output Pulse Width | 0.550 |  | ns |

${ }^{1}$ Specifications apply to both DMC0 and DMC1.
${ }^{2}$ To ensure proper operation of the DDR3, all the DDR3 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).
${ }^{3}$ Write command to first DMCx_DQS delay $=W L \times t_{C K}+t_{\text {DQSS }}$.


Figure 27. DDR3 SDRAM Controller Output AC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Enhanced Parallel Peripheral Interface (EPPI) Timing

Table 63 and Table 64 and Figure 28 through Figure 36 describe enhanced parallel peripheral interface (EPPI) timing operations. In Figure 28 through Figure 36, POLC[1:0] represents the setting of the EPPI_CTL register, which sets the sampling/driving edges of the EPPI clock.
When internally generated, the programmed PPI clock (fPCLKPROG) frequency in MHz is set by the following equation where VALUE is a field in the EPPI_CLKDIV register that can be set from 0 to 65535:

$$
\begin{aligned}
& f_{\text {PCLKPROG }}=\frac{f_{\text {SCLKO }}}{(\text { VALUE }+1)} \\
& t_{\text {PCLKPROG }}=\frac{1}{f_{\text {PCLKPROG }}}
\end{aligned}
$$

When externally generated, the EPPI_CLK is called fPCLKEXT:

$$
t_{\text {PCLKEXT }}=\frac{1}{f_{\text {PCLKEXT }}}
$$

Table 63. Enhanced Parallel Peripheral Interface (EPPI)—Internal Clock

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {SFSPI }}$ | External FS Setup Before EPPI_CLK | 6.5 |  | ns |
| $\mathrm{t}_{\text {HFSPI }}$ | External FS Hold After EPPI_CLK | 0 |  | ns |
| $\mathrm{t}_{\text {SDRPI }}$ | Receive Data Setup Before EPPI_CLK | 6.5 |  | ns |
| $t_{\text {HDRPI }}$ | Receive Data Hold After EPPI_CLK | 0 |  | ns |
| $\mathrm{t}_{\text {SFS3GI }}$ | External FS3 Input Setup Before EPPI_CLK Fall Edge in Clock Gating Mode | 14 |  | ns |
| $\mathrm{t}_{\text {HFS }}$ GI | External FS3 Input Hold Before EPPI_CLK Fall Edge in Clock Gating Mode | 0 |  | ns |
| Switching Characteristics |  |  |  |  |
| tpCLKW | EPPI_CLK Width ${ }^{1}$ | $0.5 \times$ tpCLKPROG $^{-1.5}$ |  | ns |
| tpCLK | EPPI_CLK Period ${ }^{1}$ | tPCLKPROG - 1.5 |  | ns |
| $t_{\text {DFSPI }}$ | Internal FS Delay After EPPI_CLK |  | 3.5 | ns |
| $\mathrm{t}_{\text {HOFSPI }}$ | Internal FS Hold After EPPI_CLK | -0.5 |  | ns |
| $\mathrm{t}_{\text {DDTPI }}$ | Transmit Data Delay After EPPI_CLK |  | 3.5 | ns |
| $\mathrm{t}_{\text {HDTPI }}$ | Transmit Data Hold After EPPI_CLK | -0.5 |  | ns |

[^6]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 28. EPPI Internal Clock GP Receive Mode with Internal Frame Sync Timing


Figure 29. EPPI Internal Clock GP Transmit Mode with Internal Frame Sync Timing


Figure 30. EPPI Internal Clock GP Receive Mode with External Frame Sync Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 31. EPPI Internal Clock GP Transmit Mode with External Frame Sync Timing


Figure 32. Clock Gating Mode with Internal Clock and External Frame Sync Timing
Table 64. Enhanced Parallel Peripheral Interface (EPPI)—External Clock

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  | $0.5 \times \mathrm{t}_{\text {PCLKEXT }}-0.5$ |  |  |
| tpCLKW | EPPI_CLK Width ${ }^{1}$ |  |  | ns |
| $\mathrm{t}_{\text {PCLK }}$ | EPPI_CLK Period ${ }^{1}$ | tPCLKEXT - 1 |  | ns |
| $\mathrm{t}_{\text {SFSPE }}$ | External FS Setup Before EPPI_CLK | 2 |  | ns |
| $\mathrm{t}_{\text {HFSPE }}$ | External FS Hold After EPPI_CLK | 3.7 |  | ns |
| $\mathrm{t}_{\text {SDRPE }}$ | Receive Data Setup Before EPPI_CLK | 2 |  | ns |
| $\mathrm{t}_{\text {HDRPE }}$ | Receive Data Hold After EPPI_CLK | 3.7 |  | ns |
| Switching Characteristics |  | 2.4 | 15.3 |  |
| $\mathrm{t}_{\text {DFSPE }}$ | Internal FS Delay After EPPI_CLK |  |  | ns |
| $\mathrm{t}_{\text {HOFSPE }}$ | Internal FS Hold After EPPI_CLK |  |  | ns |
| $t_{\text {DDTPE }}$ | Transmit Data Delay After EPPI_CLK |  | 2.4 |  | ns |
| $\mathrm{t}_{\text {HDTPE }}$ | Transmit Data Hold After EPPI_CLK |  |  |  | ns |

[^7]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 33. EPPI External Clock GP Receive Mode with Internal Frame Sync Timing


Figure 34. EPPI External Clock GP Transmit Mode with Internal Frame Sync Timing


Figure 35. EPPI External Clock GP Receive Mode with External Frame Sync Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 36. EPPI External Clock GP Transmit Mode with External Frame Sync Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Link Ports (LP)

In LP receive mode, the link port clock is supplied externally and is called $f_{\text {LCLKREXT }}$, therefore the period can be represented by:

$$
t_{\text {LCLKREXT }}=\frac{1}{f_{\text {LCLKREXT }}}
$$

In link port transmit mode, the programmed link port clock ( $\mathrm{f}_{\mathrm{LCLKTPROG}}$ ) frequency in MHz is set by the following equation where VALUE is a field in the LP_DIV register that can be set from 1 to 255:

$$
f_{L C L K T P R O G}=\frac{f_{C L K O 8}}{(V A L U E \times 2)}
$$

In the case where VALUE $=0, \mathrm{f}_{\mathrm{LCLK}}$ 位PROG $=\mathrm{f}_{\text {CLKO8 }}$. For all settings of VALUE, the following equation is true:

$$
t_{\text {LCLKTPROG }}=\frac{1}{f_{\text {LCLKTPROG }}}
$$

Calculation of the link receiver data setup and hold relative to the link clock is required to determine the maximum allowable skew that can be introduced in the transmission path length difference between LPx_Dx and LPx_CLK. Setup skew is the maximum delay that can be introduced in LPx_Dx relative to LPx_CLK (setup skew $=\mathrm{t}_{\text {LCLKTWH }} \min -\mathrm{t}_{\text {DLDCH }}-\mathrm{t}_{\text {SLDCL }}$ ). Hold skew is the maximum delay that can be introduced in LPx_CLK relative to LPx_Dx (hold skew $=\mathrm{t}_{\text {LCLKTWL }} \min -\mathrm{t}_{\mathrm{HLDCH}}-\mathrm{t}_{\mathrm{HLDCL}}$ ).

Table 65. Link Ports-Receive ${ }^{1}$

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| flCLKREXT LPx_CLK Frequency |  | 150 | MHz |
| tsLDCL Data Setup Before LPx_CLK Low | 0.9 |  | ns |
| $\mathrm{t}_{\text {HLDCL }}$ Data Hold After LPx_CLK Low | 1.4 |  | ns |
| tlclkew LPx_CLK Period ${ }^{2}$ | tlCLKREXT - 0.42 |  | ns |
| tlClkrwL LPx_CLK Width Low ${ }^{2}$ | $0.5 \times \mathrm{t}_{\text {LCLKREXT }}$ |  | ns |
| tLCLKRWH LPx_CLK Width $\mathrm{High}^{2}$ | $0.5 \times \mathrm{t}_{\text {LCLKREXT }}$ |  | ns |
| Switching Characteristic |  |  |  |
| tDLALC $\quad$ LPx_ACK Low Delay After LPx_CLK Low ${ }^{3}$ | $1.5 \times \mathrm{t}_{\text {CLKO8 }}+4$ | $2.5 \times \mathrm{t}_{\text {CLKO8 }}+12$ | ns |

${ }^{1}$ Specifications apply to LP0 and LP1.
${ }^{2}$ This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external LPx_CLK. For the external LPx_CLK ideal maximum frequency see the $\mathrm{f}_{\text {LCLKTEXT }}$ specification in Table 29.
${ }^{3}$ LPx_ACK goes low with $t_{\text {DLALC }}$ relative to rise of LPx_CLK after first byte, but does not go low if the link buffer of the receiver is not about to fill.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 37. Link Ports—Receive

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 66. Link Ports-Transmit ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {SLACH }}$ | LPx_ACK Setup Before LPx_CLK Low | $2 \times \mathrm{t}_{\text {CLKO8 }}+13.5$ |  | ns |
| $\mathrm{t}_{\mathrm{HLACH}}$ | LPx_ACK Hold After LPx_CLK Low | -5.5 |  | ns |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DLDCH }}$ | Data Delay After LPx_CLK High |  | 1.6 | ns |
| $\mathrm{t}_{\text {HLDCH }}$ | Data Hold After LPx_CLK High | -0.8 |  | ns |
| $\mathrm{t}_{\text {LCLKTwL }}{ }^{2}$ | LPx_CLK Width Low | $0.33 \times \mathrm{t}_{\text {LCLKTPROG }}$ | $0.6 \times$ tICLKTPROG | ns |
| $\mathrm{t}_{\text {LCLKTw }}{ }^{2}$ | LPx_CLK Width High | $0.45 \times$ tLCLKTPROG | $0.66 \times \mathrm{t}_{\text {LCLKTPROG }}$ | ns |
| tLCLKTw $^{2}$ | LPx_CLK Period | $\mathrm{N} \times$ tlcletprog -0.5 |  | ns |
| $\mathrm{t}_{\text {DLACLK }}$ | LPx_CLK Low Delay After LPx_ACK High | $\mathrm{t}_{\text {CLKO8 }}+4$ | $2 \times \mathrm{t}_{\text {CLK }}$ 8 ${ }^{\text {a }}+1 \times \mathrm{t}_{\text {LPCLK }}+10$ | ns |

[^8]

NOTES
The $t_{\text {sich }}$ and $t_{\text {HACH }}$ specifications apply only to the LPx_CLK falling edge. If these specifications are met,
LPx_CLK would extend and the dotted LPx_CLK falling edge would not occur as shown. The position of the dotted falling edge can be calculated using the $t_{\text {LCLKTWH }}$ specification. $t_{\text {LCLKTWH }}$ Min should be used for $t_{\text {sLACH }}$ and $t_{\text {LcLKTwh }}$ Max for $t_{\text {HLACH }}$.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Serial Ports (SPORT)

To determine whether a device is compatible with the SPORT at clock speed $n$, the following specifications must be confirmed: frame sync delay and frame sync setup and hold; data delay and data setup and hold; and serial clock (SPTx_CLK) width. In Figure 39, either the rising edge or the falling edge of SPTx_CLK (external or internal) can be used as the active sampling edge.
When externally generated, the SPORT clock is called fSPTCLKEXT:

$$
t_{S P T C L K E X T}=\frac{1}{f_{S P T C L K E X T}}
$$

When internally generated, the programmed SPORT clock ( $\mathrm{f}_{\text {SPTCLKPROG }}$ ) frequency in MHz is set by the following equation where CLKDIV is a field in the SPORT_DIV register that can be set from 0 to 65535:

$$
\begin{aligned}
& f_{\text {SPTCLKPROG }}=\frac{f_{\text {SCLKO }}}{(C L K D I V+1)} \\
& t_{\text {SPTCLKPROG }}=\frac{1}{f_{\text {SPTCLKPROG }}}
\end{aligned}
$$

Table 67. Serial Ports-External Clock ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {SFSE }}$ | Frame Sync Setup Before SPTx_CLK (Externally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{2}$ | 2 |  | ns |
| $t_{\text {HFSE }}$ | Frame Sync Hold After SPTx_CLK <br> (Externally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{2}$ | 2.7 |  | ns |
| tsDRE | Receive Data Setup Before Receive SPTx_CLK ${ }^{2}$ | 2 |  | ns |
| $t_{\text {thDRE }}$ | Receive Data Hold After SPTx_CLK ${ }^{2}$ | 2.7 |  | ns |
| tsptclikw | SPTx_CLK Width ${ }^{3}$ | $0.5 \times$ tsPTCLKEXT -1.5 |  | ns |
| tsPTCLK | SPTx_CLK Period ${ }^{3}$ | $\mathrm{t}_{\text {SPTCLKEXT }}$ - 1.5 |  | ns |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DFSE }}$ | Frame Sync Delay After SPTx_CLK (Internally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{4}$ |  | 14.5 | ns |
| $\mathrm{t}_{\text {HOFSE }}$ | Frame Sync Hold After SPTx_CLK <br> (Internally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{4}$ | 2 |  | ns |
| $t_{\text {DDTE }}$ | Transmit Data Delay After Transmit SPTx_CLK ${ }^{4}$ |  | 14 | ns |
| $\mathrm{t}_{\text {HDTE }}$ | Transmit Data Hold After Transmit SPTx_CLK ${ }^{4}$ | 2 |  | ns |

[^9]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 68. Serial Ports-Internal Clock ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  | 12 |  | ns |
| $\mathrm{t}_{\text {SFSI }}$ | Frame Sync Setup Before SPTx_CLK (Externally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{2}$ |  |  |  |
| $\mathrm{t}_{\mathrm{HFSI}}$ | Frame Sync Hold After SPTx_CLK (Externally Generated Frame Sync in either Transmit or Receive Mode) ${ }^{2}$ | -0.5 |  | ns |
| ${ }_{\text {t }}$ SRI | Receive Data Setup Before SPTx_CLK ${ }^{2}$ | 3.4 |  | ns |
| $\mathrm{t}_{\text {HDRI }}$ | Receive Data Hold After SPTx_CLK ${ }^{2}$ | 1.5 |  | ns |
| Switching Characteristics |  | -2.5 | 3.5 | ns |
| $t_{\text {DFSI }}$ | Frame Sync Delay After SPTx_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) ${ }^{3}$ |  |  |  |
| $\mathrm{t}_{\text {HOFSI }}$ | Frame Sync Hold After SPTx_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) ${ }^{3}$ |  |  | ns |
| $t_{\text {DDTI }}$ | Transmit Data Delay After SPTx_CLK ${ }^{3}$ |  | 3.5 | ns |
| $t_{\text {HDTI }}$ | Transmit Data Hold After SPTx_CLK ${ }^{3}$ | -2.5 |  | ns |
| tsClKIw | SPTx_CLK Width ${ }^{4}$ | $0.5 \times$ |  | ns |
| tsPTCLK | SPTx_CLK Period ${ }^{4}$ | $\mathrm{t}_{\text {SPTC }}$ |  | ns |

${ }^{1}$ Specifications apply to all eight SPORTs.
${ }^{2}$ Referenced to the sample edge.
${ }^{3}$ Referenced to drive edge.
${ }^{4}$ See Table 29 for details on the minimum period that can be programmed for tsPTCLKPROG.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



SPTx_A/BCLK
(SPORT CLOCK)
$\begin{gathered}\text { SPTx_A/BFS } \\ \text { (FRAME SYNC) }\end{gathered}$
(DATA CHANNELA/B)

Figure 39. Serial Ports

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 69. Serial Ports-Enable and Three-State ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Switching Characteristics |  | 1 |  |  |
| tddten | Data Enable from External Transmit SPTx_CLK ${ }^{2}$ |  | 14 | ns |
| $t_{\text {DDTTE }}$ | Data Disable from External Transmit SPTx_CLK ${ }^{2}$ |  |  | ns |
| $t_{\text {dDTIN }}$ | Data Enable from Internal Transmit SPTx_CLK ${ }^{2}$ | -2.5 |  | ns |
| ${ }^{\text {t }{ }_{\text {DTTTI }}}$ | Data Disable from Internal Transmit SPTx_CLK ${ }^{2}$ |  | 2.8 | ns |

${ }^{1}$ Specifications apply to all eight SPORTs.
${ }^{2}$ Referenced to drive edge.


Figure 40. Serial Ports-Enable and Three-State

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

The SPTx_TDV output signal becomes active in SPORT multichannel mode. During transmit slots (enabled with active channel selection registers) the SPTx_TDV is asserted for communication with external devices.

Table 70. Serial Ports-TDV (Transmit Data Valid) ${ }^{1}$


[^10]

Figure 41. Serial Ports—Transmit Data Valid Internal and External Clock

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 71. Serial Ports-External Late Frame Sync ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |  |
| t $_{\text {DDTLFSE }} \quad$Data Delay from Late External Transmit Frame Sync or External Receive Frame <br> Sync with MCE $=1$, MFD $=0^{2}$ | 14 | ns |  |
| $\mathrm{t}_{\text {DDTENFS }}$ | Data Enable for MCE $=1$, MFD $=0^{2}$ |  |  |

[^11]${ }^{2}$ The $t_{\text {DDTLFSE }}$ and tDDTENFS parameters apply to left justified as well as standard serial mode and MCE $=1, \mathrm{MFD}=0$.


Figure 42. External Late Frame Sync

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Sample Rate Converter—Serial Input Port

The ASRC input signals are routed from the DAIx_PINx pins using the SRU. Therefore, the timing specifications provided in Table 72 are valid at the DAIx_PINx pins.

Table 72. ASRC, Serial Input Port

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Timing Requirements |  |  |  |
| $\mathrm{t}_{\text {SRCSFS }}{ }^{1}$ | Frame Sync Setup Before Serial Clock Rising Edge | 4 | ns |
| $\mathrm{t}_{\text {SRCHFS }}{ }^{1}$ | Frame Sync Hold After Serial Clock Rising Edge | 5.5 | ns |
| $\mathrm{t}_{\text {SRCSD }}{ }^{1}$ | Data Setup Before Serial Clock Rising Edge | 4 | ns |
| $\mathrm{t}_{\text {SRCHD }}{ }^{1}$ | Data Hold After Serial Clock Rising Edge | 5.5 | ns |
| $\mathrm{t}_{\text {SRCCLKW }}$ | Clock Width | $\mathrm{t}_{\text {SCLKO }}-1$ | ns |
| $\mathrm{t}_{\text {SRCCLK }}$ | Clock Period | $2 \times \mathrm{t}_{\text {SCLK0 }}$ |  |

${ }^{1}$ The serial clock, data, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. The input of the PCG can be either CLKIN or any of the DAI pins.


Figure 43. ASRC Serial Input Port Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Sample Rate Converter—Serial Output Port

For the serial output port, the frame sync is an input and it must meet setup and hold times with regard to SCLK on the output port. The serial data output has a hold time and delay specification with regard to serial clock. The serial clock rising edge is the sampling edge, and the falling edge is the drive edge.

Table 73. ASRC, Serial Output Port

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| tSRCSFS $^{1} \quad$ Frame Sync Setup Before Serial Clock Rising Edge | 4 |  | ns |
| $\mathrm{t}_{\text {SRCHFS }}{ }^{1} \quad$ Frame Sync Hold After Serial Clock Rising Edge | 5.5 |  | ns |
| tsrcclew $\quad$ Clock Width | tscliko - 1 |  | ns |
| $\mathrm{t}_{\text {SRCCLK }} \quad$ Clock Period | $2 \times \mathrm{t}_{\text {SCLK }}$ |  | ns |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {SRCTDD }}{ }^{1} \quad$ Transmit Data Delay After Serial Clock Falling Edge |  | 13 | ns |
| $\mathrm{t}_{\text {SRCTDH }}{ }^{1} \quad$ Transmit Data Hold After Serial Clock Falling Edge | 1 |  | ns |

${ }^{1}$ The serial clock, data, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. The input of the PCG can be either CLKIN, SCLK0, or any of the DAI pins.


Figure 44. ASRC Serial Output Port Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPI Port—Master Timing

Table 74 and Figure 45 describe SPI port master operations.
When internally generated, the programmed SPI clock (f $\mathrm{f}_{\text {SPICLKPROG }}$ ) frequency in MHz is set by the following equation where BAUD is a field in the SPIx_CLK register that can be set from 0 to 65535:

$$
\begin{aligned}
& f_{\text {SPICLKPROG }}=\frac{f_{\text {SCLK1 }}}{(B A U D+1)} \\
& t_{\text {SPICLKPROG }}=\frac{1}{f_{\text {SPICLKPROG }}}
\end{aligned}
$$

Note that

- In dual-mode data transmit, the SPIx_MISO signal is also an output.
- In quad-mode data transmit, the SPIx_MISO, SPIx_D2, and SPIx_D3 signals are also outputs.
- In dual-mode data receive, the SPIx_MOSI signal is also an input.
- In quad-mode data receive, the SPIx_MOSI, SPIx_D2, and SPIx_D3 signals are also inputs.
- Quad-mode is supported by SPI2 only.
- CPHA is a configuration bit in the SPI_CTL register.

Table 74. SPI Port-Master Timing ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  | 3.2 |  |  |
| tsSPIDM | Data Input Valid to SPIx_CLK Edge (Data Input Setup) |  |  | ns |
| $\mathrm{t}_{\text {HSPIDM }}$ | SPIx_CLK Sampling Edge to Data Input Invalid | 1.2 |  | ns |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\text {SDSCIM }}$ | SPlx_SEL Low to First SPI_CLK Edge for CPHA = 1 | $\mathrm{t}_{\text {SCLK } 1-2}$ |  | ns |
|  | SPIx_SEL Low to First SPI_CLK Edge for CPHA = 0 | $1.5 \times \mathrm{t}_{\text {SCLK } 1-2}$ |  | ns |
| $\mathrm{t}_{\text {SPICHM }}$ | SPIx_CLK High Period ${ }^{2}$ | $0.5 \times \mathrm{t}_{\text {SPICLKPROG }}-1$ |  | ns |
| tspICLM | SPIx_CLK Low Period ${ }^{2}$ | $0.5 \times \mathrm{t}_{\text {SPICLKPROG }}-1$ |  | ns |
| $\mathrm{t}_{\text {SPICLK }}$ | SPIx_CLK Period ${ }^{2}$ | $\mathrm{t}_{\text {SPICLKPROG }} \mathbf{- 1}$ |  | ns |
| $t_{\text {thDS }}$ | Last SPIx_CLK Edge to $\overline{\text { SPIx_SEL }}$ High for CPHA $=1$ | $1.5 \times \mathrm{t}_{\text {SCLK }} \mathbf{- 2}$ |  | ns |
|  | Last SPIx_CLK Edge to SPlx_SEL High for CPHA $=0$ | $\mathrm{t}_{\text {SCLK } 1-2 ~}^{\text {- }}$ |  | ns |
| ${ }_{\text {t SPITDM }}$ | Sequential Transfer Delay ${ }^{3}$ | tSCLK1-1 |  | ns |
| $t_{\text {DDSPIDM }}$ | SPIx_CLK Edge to Data Out Valid (Data Out Delay) |  | 2.6 | ns |
| $\mathrm{t}_{\text {HDSPIDM }}$ | SPIx_CLK Edge to Data Out Invalid (Data Out Hold) | -1.5 |  | ns |

[^12]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 45. SPI Port—Master Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPI Port—Slave Timing

Table 75 and Figure 46 describe SPI port slave operations. Note that

- In dual-mode data transmit, the SPIx_MOSI signal is also an output.
- In quad-mode data transmit, the SPIx_MOSI, SPIx_D2, and SPIx_D3 signals are also outputs.
- In dual-mode data receive, the SPIx_MISO signal is also an input.
- In quad-mode data receive, the SPIx_MISO, SPIx_D2, and SPIx_D3 signals are also inputs.
- In SPI slave mode, the SPI clock is supplied externally and is called fsPICLKEXT:

$$
t_{\text {SPICLKEXT }}=\frac{1}{f_{\text {SPICLKEXT }}}
$$

- Quad mode is supported by SPI2 only.
- CPHA is a configuration bit in the SPI_CTL register.

Table 75. SPI Port-Slave Timing ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {SPICHS }}$ | SPIx_CLK High Period ${ }^{2}$ | $0.5 \times \mathrm{t}_{\text {SPICLKEXT }}-1$ |  | ns |
| tsPICLS | SPIx_CLK Low Period ${ }^{2}$ | $0.5 \times \mathrm{t}_{\text {SPICLKEXT }}-1$ |  | ns |
| $\mathrm{t}_{\text {SPICLK }}$ | SPIx_CLK Period ${ }^{2}$ | $\mathrm{t}_{\text {SPICLKEXT }} \mathbf{- 1}$ |  | ns |
| $\mathrm{t}_{\text {HDS }}$ | Last SPIx_CLK Edge to $\overline{\text { SPIx_SS }}$ Not Asserted | 5 |  | ns |
| $\mathrm{t}_{\text {SPITDS }}$ | Sequential Transfer Delay | $\mathrm{t}_{\text {SPIILK }}$ - 1 |  | ns |
| $t_{\text {tsDCI }}$ | $\overline{\text { SPlx_SS Assertion to First SPIx_CLK Edge }}$ | 10.5 |  | ns |
| $\mathrm{t}_{\text {SSPID }}$ | Data Input Valid to SPIx_CLK Edge (Data Input Setup) | 2 |  | ns |
| ${ }^{\text {thSPID }}$ | SPIx_CLK Sampling Edge to Data Input Invalid | 1.6 |  | ns |
| Switching Characteristics |  |  |  |  |
| t ${ }_{\text {dSOE }}$ | SPIx_SS Assertion to Data Out Active | 0 | 14 | ns |
| $t_{\text {DSDHI }}$ | $\overline{\text { SPIx_SS }}$ Deassertion to Data High Impedance | 0 | 12.5 | ns |
| $t_{\text {DDSPID }}$ | SPIx_CLK Edge to Data Out Valid (Data Out Delay) |  | 14 | ns |
| thDSPID | SPIx_CLK Edge to Data Out Invalid (Data Out Hold) | 0 |  | ns |

${ }^{1}$ All specifications apply to all three SPIs.
${ }^{2}$ This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPIx_CLK. For the external SPIx_CLK ideal maximum frequency see the fSPICLKTEXT specification in Table 29.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 46. SPI Port—Slave Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPI Port—SPIx_RDY Slave Timing

SPIx_RDY is used to provide flow control. CPOL, CPHA, and FCCH are configuration bits in the SPIx_CTL register.
Table 76. SPI Port—SPIx_RDY Slave Timing ${ }^{1}$

| Parameter | Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Switching Characteristic |  |  |  |  |
| t $_{\text {DSPISCKRDYS }}$ SPIx_RDY Deassertion from Last Valid Input SPIx_CLK Edge | FCCH $=0$ | $3 \times \mathrm{t}_{\text {SCLK1 }}$ | $4 \times \mathrm{t}_{\text {SCLK1 }}+10$ | ns |
|  | FCCH $=1$ | $4 \times \mathrm{t}_{\text {SCLK1 }}$ | $5 \times \mathrm{t}_{\text {SCLK1 }}+10$ | ns |

${ }^{1}$ All specifications apply to all three SPIs.


Figure 47. SPIx_RDY Deassertion from Valid Input SPIx_CLK Edge in Slave Mode

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPI Port—Open Drain Mode (ODM) Timing

In Figure 48 and Figure 49 and Table 78 and Table 79, the outputs can be SPIx_MOSI, SPIx_MISO, SPIx_D2, and/or SPIx_D3 depending on the mode of operation. CPOL and CPHA are configuration bits in the SPI_CTL register.

Table 77. SPI Port—ODM Master Mode ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {HDSPIODMM }}$ | SPIx_CLK Edge to High Impedance from Data Out Valid | -1 | ns |
| $\mathrm{t}_{\text {DDSPIODMM }}$ | SPIx_CLK Edge to Data Out Valid from High Impedance | -1 | +6 |

${ }^{1}$ All specifications apply to all three SPIs.


Figure 48. ODM Master Mode
Table 78. SPI Port—ODM Slave Mode ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Timing Requirements |  |  |  |
| t HDSPIODMS $^{\text {SPIx_CLK Edge to High Impedance from Data Out Valid }}$ | 0 | ns |  |
| t $_{\text {DDSPIODMS }}$ | SPIx_CLK Edge to Data Out Valid from High Impedance |  |  |

[^13]

Figure 49. ODM Slave Mode

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## SPI Port—SPIx_RDY Master Timing

SPIx_RDY is used to provide flow control. CPOL and CPHA are configuration bits in the SPIx_CTL register, while LEADX, LAGX, and STOP are configuration bits in the SPIx_DLY register.

Table 79. SPI Port-SPIx_RDY Master Timing ${ }^{1}$

| Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirement |  |  |  | ns |
| $\begin{array}{ll}\mathrm{t}_{\text {SRDYSCKM }} & \begin{array}{l}\text { Setup Time for SPIx_RDY Deassertion } \\ \text { Before Last Valid Data SPIx_CLK Edge }\end{array}\end{array}$ |  | $\left(2+2 \times\right.$ BAUD $\left.^{2}\right) \times \mathrm{t}_{\text {SCLK }}+10$ |  |  |
| Switching Characteristic |  |  |  |  |
| t $_{\text {DRDYSCKM }}{ }^{3}$ Assertion of SPIx_RDY to First SPIx_CLK Edge of Next Transfer | Baud $=0, C P H A=0$ | $4.5 \times$ tsCLK 1 | $5.5 \times \mathrm{t}_{\text {SCLK }} 1+10$ | ns |
|  | Baud $=0, \mathrm{CPHA}=1$ | $4 \times \mathrm{t}_{\text {SCLK } 1}$ | $5 \times \mathrm{t}_{\text {SCLK } 1}+10$ | ns |
|  | Baud $>0, \mathrm{CPHA}=0$ | $\left(1+1.5 \times\right.$ BAUD $\left.^{2}\right) \times \mathrm{t}_{\text {SCLK }}$ | $\left(2+2.5 \times\right.$ BAUD $\left.^{2}\right) \times \mathrm{t}_{\text {SCLK }}+10$ | ns |
|  | Baud $>0, \mathrm{CPHA}=1$ | $\left(1+1 \times\right.$ BAUD $\left.^{2}\right) \times \mathrm{t}_{\text {SCLK } 1}$ | $\left(2+2 \times\right.$ BAUD $\left.^{2}\right) \times \mathrm{t}_{\text {SCLK } 1}+10$ | ns |

[^14]${ }^{2}$ BAUD value is set using the SPIx_CLK.BAUD bits. BAUD value $=$ SPIx_CLK.BAUD bits +1 .
${ }^{3}$ Specification assumes the LEADX, LAGX, and STOP bits in the SPI_DLY register are zero.


Figure 50. SPIx_RDY Setup Before SPIx_CLK

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 51. SPIx_CLK Switching Diagram After SPIx_RDY Assertion

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Precision Clock Generator (PCG) (Direct Pin Routing)

This timing is only valid when the SRU is configured such that the precision clock generator (PCG) takes inputs directly from the DAI pins (via pin buffers) and sends outputs directly to the DAI pins. For the other cases, where the PCG inputs and outputs are not directly routed to/from DAI pins (via pin buffers), there is no timing data available. All timing parameters and switching characteristics apply to external DAI pins (DAIx_PINx).

Table 80. Precision Clock Generator (Direct Pin Routing)

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{tPCGIP}^{\text {P }}$ | Input Clock Period | $\mathrm{t}_{\text {SCLK }} \times 2$ |  | ns |
| $\mathrm{t}_{\text {STRIG }}$ | PCG Trigger Setup Before Falling Edge of PCG Input Clock | 4.5 |  | ns |
| $\mathrm{t}_{\text {HTRIG }}$ | PCG Trigger Hold After Falling Edge of PCG Input Clock | 3 |  | ns |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DPCGIO }}$ | PCG Output Clock and Frame Sync Active Edge Delay After PCG Input Clock | 2.5 | 13.5 | ns |
| totrigclk | PCG Output Clock Delay After PCG Trigger | $2.5+\left(2.5 \times \mathrm{t}_{\text {PCGIP }}\right)$ | $13.5+(2.5 \times$ tpCGIP $)$ | ns |
| $t_{\text {DTRIGFS }}{ }^{1}$ | PCG Frame Sync Delay After PCG Trigger | $2.5+((2.5+\mathrm{D}-\mathrm{PH}) \times \mathrm{tPCGIP})$ | $13.5+\left((2.5+\mathrm{D}-\mathrm{PH}) \times \mathrm{t}_{\text {PCGIP }}\right)$ | ns |
| $\mathrm{tpCGOw}^{2}$ | Output Clock Period | $2 \times \mathrm{t}_{\text {PCGIP }}-1$ |  | ns |

${ }^{1} \mathrm{D}=\mathrm{FSxDIV}, \mathrm{PH}=$ FSxPHASE. For more information, see the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference.
${ }^{2}$ Normal mode of operation.


Figure 52. PCG (Direct Pin Routing)

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## General-Purpose I/O Port Timing

Table 81 and Figure 53 describe I/O timing, related to the general-purpose I/O port (PORT).
Table 81. General-Purpose Port Timing

| Parameter | Min | Max |
| :--- | :--- | :--- |
| Timing Requirement |  |  |
| $t_{\text {WFI }}$ | General-Purpose Port Pin Input Pulse Width | $2 \times t_{\text {SCLKO }}-1.5$ |



Figure 53. General-Purpose Port Timing

## General-Purpose I/O Timer Cycle Timing

Table 82, Table 83, and Figure 54 describe timer expired operations related to the general-purpose timer (TIMER). The input signal is asynchronous in Width Capture Mode and External Clock Mode and has an absolute maximum input frequency of $\mathrm{f}_{\mathrm{SCLK}} / 4 \mathrm{MHz}$. The Width Value value is the timer period assigned in the TMx_TMRn_WIDTH register and can range from 1 to $2^{32}-1$. When externally generated, the TMx_CLK clock is called $\mathrm{f}_{\text {TMRCLKEXT: }}$ :

$$
t_{\text {TMRCLKEXT }}=\frac{1}{f_{T M R C L K E X T}}
$$

Table 82. Timer Cycle Timing (Internal Mode)

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| $t_{\text {WL }} \quad$ Timer Pulse Width Input Low (Measured In SCLK Cycles) ${ }^{1}$ | $2 \times \mathrm{tsclk}$ |  | ns |
| $\mathrm{t}_{\text {WH }} \quad$ Timer Pulse Width Input High (Measured In SCLK Cycles) ${ }^{1}$ |  |  | ns |
| Switching Characteristic |  |  |  |
| thto Timer Pulse Width Output (Measured In SCLK Cycles) ${ }^{2}$ | $\mathrm{t}_{\text {SCLK }} \times$ WIDTH -1.5 | $\mathrm{t}_{\text {SCLK }} \times$ WIDTH +1.5 | ns |

${ }^{1}$ The minimum pulse width applies for timer signals in width capture and external clock modes.
${ }^{2}$ WIDTH refers to the value in the TMRx_WIDTH register (it can vary from 1 to $2^{32}-1$ ).
Table 83. Timer Cycle Timing (External Mode)

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| $\mathrm{t}_{\mathrm{WL}} \quad$ Timer Pulse Width Input Low (Measured In EXT_CLK Cycles) ${ }^{1}$ | $2 \times$ text_CLK |  | ns |
| twh Timer Pulse Width Input High (Measured In EXT_CLK Cycles) ${ }^{1}$ | $2 \times$ text_CLK |  | ns |
| text_CLK Timer External Clock Period ${ }^{2}$ | ttMrcLkext |  | ns |
| Switching Characteristic |  |  |  |
| $\mathrm{t}_{\text {HTO }} \quad$ Timer Pulse Width Output (Measured In EXT_CLK Cycles) ${ }^{3}$ | $\mathrm{t}_{\text {EXT_CLK }} \times$ WIDTH -1.5 | $\mathrm{t}_{\text {EXT_CLK }} \times$ WIDTH +1.5 | ns |

[^15]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 54. Timer Cycle Timing

## DAlx Pin to DAlx Pin Direct Routing (DAI0 Block and DAl1 Block)

Table 84 and Figure 55 describe I/O timing related to the digital audio interface (DAI) for direct pin connections only (for example, DAIx_PB01_I to DAIx_PB02_O).

Table 84. DAI Pin to DAI Pin Routing

| Parameter | Min | Max |
| :--- | :--- | :--- |
| Switching Characteristic |  |  |
| $\mathrm{t}_{\text {DPIO }} \quad$ Delay DAI Pin Input Valid to DAI Output Valid | 1.5 | 12 |



Figure 55. DAI Pin to DAI Pin Direct Routing

## Up/Down Counter/Rotary Encoder Timing

Table 85 and Figure 56 describe timing related to the general-purpose counter (CNT).
Table 85. Up/Down Counter/Rotary Encoder Timing

| Parameter | Min | Max |  |
| :--- | :--- | :--- | :--- |
| Timing Requirement | Up/Down Counter/Rotary Encoder Input Pulse Width |  |  |
| $t_{\text {WCounT }}$ |  | $2 \times t_{\text {SCLK }}$ |  |



Figure 56. Up/Down Counter/Rotary Encoder Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Pulse Width Modulator (PWM) Timing

Table 86 and Figure 57 describe timing, related to the PWM.
Table 86. PWM Timing ${ }^{1}$

| Parameter | Min | Max |  |
| :--- | :--- | :--- | :--- |
| Timing Requirement |  |  | Unit |
| $\mathrm{t}_{\text {ES }} \quad$ External Sync Pulse Width | $2 \times \mathrm{t}_{\text {SCLK0 }}$ |  | ns |
| Switching Characteristics |  | 15 | ns |
| $\mathrm{t}_{\text {DODIS }} \quad$ Output Inactive (off) After Trip Input ${ }^{2}$ |  |  |  |
| $\mathrm{t}_{\text {DOE }}$ | Output Delay After External Sync |  |  |

${ }^{1}$ All specifications apply to all three PWMs.
${ }^{2}$ PWM outputs are PWMx_AH, PWMx_AL, PWMx_BH, PWMx_BL, PWMx_CH, and PWMx_CL.
${ }^{3}$ When the external sync signal is synchronous to the peripheral clock, it takes fewer clock cycles for the output to appear compared to when the external sync signal is asynchronous to the peripheral clock.


Figure 57. PWM Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## PWM — Medium Precision (MP) Mode Timing

Table 87 and Figure 58 describe medium precision (MP) PWM operations.
Table 87. PWM—MP Mode, Output Pulse

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristic |  |  |  |
| $t_{\text {MPWMW }}$ MP PWM Output Pulse Width ${ }^{1,2}$ | $(\mathrm{~N}+\mathrm{m} \times 0.25) \times \mathrm{t}_{\text {SCLK }}-1.0$ | $(\mathrm{~N}+\mathrm{m} \times 0.25) \times \mathrm{t}_{\text {SCLK }}+1.0$ | ns |

${ }^{1} \mathrm{~N}$ is the DUTY bit field (coarse duty) from the duty register. m is the ENHDIV (Enhanced Precision Divider bits) value from the HP duty register.
${ }^{2}$ Applies to individual PWM channel with $50 \%$ duty cycle. Other PWM channels within the same unit are toggling at the same time. No other GPIO pins toggle.


Figure 58. PWM MP Mode Timing, Output Pulse

## PWM — Heightened Precision (HP) Mode Timing

Table 88, Table 89, and Figure 59 through Figure 62 describe heightened precision (HP) PWM operations.
Table 88. PWM—HP Mode, Output Pulse Width Accuracy
$\left.\begin{array}{l|l|l|l}\hline \text { Parameter } & \text { Conditions } & \text { Min } & \text { Typ } \\ \hline \text { HPPWM Pulse Width Accuracy } & & & \\ \text { Resolution }{ }^{1,2} & \text { Maximum allowed heightened precision divider bits for } \\ \text { fractional duty cycles within system clock period }\end{array}\right)$
${ }^{1}$ This specification applies when the system clock SCLK0 is running at 112.5 and 125 MHz .
${ }^{2}$ See Figure 59 for an example of 4-bit resolution of fractional duty cycle edge placement.
${ }^{3}$ DNL definition. See Figure 60 for an example of DNL calculation. For each heightened precision duty register value n:

$$
D N L(n)=\frac{P W(n)-P W(n-1)}{\text { IdealLSBStepWidth }}-1
$$

${ }^{4}$ INL definition. See Figure 61 for an example of INL calculation. For each heightened precision duty register value n:

$$
\operatorname{INL}(n)=\left|\frac{P W(n)-P W(0)}{\text { IdealLSBPulseWidth }}-n\right|
$$



Figure 59. Fractional Duty Cycle Edge Placement (4-Bit Resolution)

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 60. HPPWM Pulse Width Accuracy: DNL Calculation


Figure 61. HPPWM Pulse Width Accuracy: INL Calculation

Note that Figure 60 and Figure 61 show sample data for calculating DNL and INL, respectively. They do not reflect actual measured performance.

Table 89. PWM—HP and MP Modes, Output Skew

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristic <br> tpWMS $\quad$ HP and MP PWM Output Skew |  |  |  |

${ }^{1}$ Output edge difference between any two PWM channels $(\mathrm{AH}, \mathrm{AL}, \mathrm{BH}, \mathrm{BL}, \mathrm{CH}, \mathrm{CL}, \mathrm{DH}$ and DL$)$ in the same PWM unit (a unit is PWMx where $\mathrm{x}=0,1,2$ ), with the same HP/MP edge placement.


Figure 62. PWM HP and MP Modes Timing, Output Skew

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ADC Controller Module (ACM) Timing

Table 90 and Figure 63 describe ACM operations.
When internally generated, the programmed ACM clock ( $\mathrm{f}_{\text {ACLKPROG }}$ ) frequency in MHz is set by the following equation where CKDIV is a field in the ACM_TC0 register and ranges from 1 to 255 :

$$
\begin{aligned}
& f_{A C L K P R O G}=\frac{f_{\text {SCLK1 }}}{C K D I V+1} \\
& t_{\text {ACLKPROG }}=\frac{1}{f_{A C L K P R O G}}
\end{aligned}
$$

Setup cycles (SC) in Table 90 is also a field in the ACM0_TC0 register and ranges from 0 to 4095 . Hold cycles (HC) is a field in the ACM0_TC1 register that ranges from 0 to 15 .

Table 90. ACM Timing

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  | $\begin{array}{\|l} 3.5 \\ 1.5 \\ \hline \end{array}$ |  |  |
| $\mathrm{t}_{\text {SDR }}$ | SPORT DRxPRI/DRxSEC Setup Before ACMx_CLK |  |  | ns |
| thDR | SPORT DRxPRI/DRxSEC Hold After ACMx_CLK |  |  | ns |
| Switching Characteristics |  |  |  |  |
| $\mathrm{t}_{\text {SCTLCS }}$ | ACM Controls (ACMx_A[4:0]) Setup Before Assertion of $\overline{C S}$ | $(\mathrm{SC}+1) \times \mathrm{t}_{\text {SCLK } 1}-3$ |  | ns |
| thCTLCS | ACM Control (ACMx_A[4:0]) Hold After Deassertion of $\overline{C S}$ | $\mathrm{HC} \times \mathrm{t}_{\text {ACLKPROG }}-1$ |  | ns |
| $\mathrm{t}_{\text {ACLKW }}$ | ACM Clock Pulse Width ${ }^{1}$ | $\left(0.5 \times \mathrm{t}_{\text {ACLKPROG }}\right)-1.5$ |  | ns |
| $\mathrm{t}_{\text {ACLK }}$ | ACM Clock Period ${ }^{1}$ | $\mathrm{t}_{\text {ACLKPROG }}-1.5$ |  | ns |
| $\mathrm{t}_{\text {HCSACLK }}$ | $\overline{C S}$ Hold to ACMx_CLK Edge | -2.5 |  | ns |
| tscsaclk | $\overline{\text { CS Setup to ACMx_CLK Edge }}$ | $\mathrm{t}_{\text {ACLKPROG }}-3.5$ |  | ns |

${ }^{1}$ See Table 29 for details on the minimum period that can be programmed for $\mathrm{t}_{\text {ACLKPROG }}$.


Figure 63. ACM Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing

The UART ports receive and transmit operations are described in the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference.

## Controller Area Network (CAN) Interface

The CAN interface timing is described in the ADSP-SC58x/ADSP-2158x SHARC+ Processor Hardware Reference.

## Universal Serial Bus (USB) OTG—Receive and Transmit Timing

Table 91 describes the USB OTG receive and transmit operations.
Table 91. USB OTG-Receive and Transmit Timing ${ }^{1}$

| Parameter |  | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Timing Requirements |  |  |  |  |
| fuSBS | USB_XI Frequency | 24 | 24 | MHz |
| fSUSB | USB_XI Clock Frequency Stability | -50 | +50 | ppm |

${ }^{1}$ This specification is supported by USB0.

## PCI Express (PCle)

The PCIe interface complies with the Gen1 and Gen 2 x1 lane data rate specification and supports up to 3.0 PCIe base functionality. For more information about PCIe, see the following standards:

- PCI Express Base 3.0 Specification, Revision 1.0, PCI-SIG
- PCI Express 2.0 Card Electromechanical Specification, Revision 2.0, PCI-SIG
- PHY Interface for the PCI Express Architecture, Revision 2.0, Intel Corporation
- PCI-SIG Engineering Change Request: L1 Substates, February 1, 2012, PCI-SIG
- IEEE Standard 1149.1-2001, IEEE
- IEEE Standard 1149.6-2003, IEEE


## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## 10/100 EMAC Timing (ETH0 and ETH1)

Table 92 through Table 94 and Figure 64 through Figure 66 describe the 10/100 EMAC operations.
Table 92. 10/100 EMAC Timing-RMII Receive Signal ${ }^{1}$

| Parameter ${ }^{2}$ |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |  |
| $\mathrm{t}_{\text {REFCLKF }}$ | ETHx_REFCLK Frequency ( $\mathrm{f}_{\text {SCLK0 }}=$ SCLK0 Frequency $)$ |  | $50+1 \%$ | MHz |
| $t_{\text {REFCLK }}$ | ETHx_REFCLK Width (treFCLkf = ETHx_REFCLK Period) | $\mathrm{t}_{\text {REFCLKF }} \times 35 \%$ | $\mathrm{t}_{\text {REFCLKF }} \times 65 \%$ | ns |
| $\mathrm{t}_{\text {REFCLKIS }}$ | Rx Input Valid to RMII ETHx_REFCLK Rising Edge (Data In Setup) | 1.75 |  | ns |
| $\mathrm{t}_{\text {REFCLKIH }}$ | RMIII ETHx_REFCLK Rising Edge to Rx Input Invalid (Data In Hold) | 1.6 |  | ns |

${ }^{1}$ These specifications apply to ETH0 and ETH1.
${ }^{2}$ RMII inputs synchronous to RMII ETHx_REFCLK are ETHx_RXD1-0, RMII ETHx_CRS, and ERxER.


Figure 64. 10/100 EMAC Controller Timing-RMII Receive Signal
Table 93. 10/100 EMAC Timing-RMII Transmit Signal ${ }^{1}$

| Parameter $^{2}$ | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |  |
| $t_{\text {REFCLKOV }}$ | RMII ETHx_REFCLK Rising Edge to Transmit Output Valid (Data Out Valid) |  | 11.9 |
| $\mathrm{t}_{\text {REFCLKOH }}$ | RMII ETHx_REFCLK Rising Edge to Transmit Output Invalid (Data Out Hold) | 2 | ns |

[^16]

Figure 65. 10/100 EMAC Controller Timing-RMII Transmit Signal

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Table 94. 10/100 EMAC Timing-RMII Station Management ${ }^{1}$

| Parameter ${ }^{2}$ | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| $\mathrm{t}_{\text {MDIOS }} \quad$ ETHx_MDIO Input Valid to ETHx_MDC Rising Edge (Setup) | 10.8 |  | ns |
| $\mathrm{t}_{\text {MDCIH }}$ ETHx_MDC Rising Edge to ETHx_MDIO Input Invalid (Hold) | 0 |  | ns |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {MDCOV }}$ ETHx_MDC Falling Edge to ETHx_MDIO Output Valid |  | $\mathrm{tsCLKO}^{+2}$ | ns |
| $\mathrm{t}_{\text {MDCOH }}$ ETHx_MDC Falling Edge to ETHx_MDIO Output Invalid (Hold) | tscLko -2.9 |  | ns |

${ }^{1}$ These specifications apply to ETH0 and ETH1.
${ }^{2}$ ETHx_MDC/ETHx_MDIO is a 2 -wire serial bidirectional port for controlling one or more external PHYs. ETHx_MDC is an output clock with a minimum period that is programmable as a multiple of the system clock SCLK0. ETHx_MDIO is a bidirectional data line.


Figure 66. 10/100 Ethernet MAC Controller Timing—RMII Station Management

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Gigabit EMAC Timing (ETHO Only)

Table 95 and Figure 67 describe the gigabit EMAC timing.
Table 95. Gigabit Ethernet MAC Controller (EMAC) Timing: RGMII ${ }^{1}$

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| $\mathrm{t}_{\text {SETUPR }} \quad$ Data to Clock Input Setup at Receiver | 1 |  | ns |
| tholdr $\quad$ Data to Clock Input Hold at Receiver | 1 |  | ns |
| $\mathrm{t}_{\text {GREFCLKF }}$ RGMII Receive Clock Period | 8 |  | ns |
| $\mathrm{t}_{\text {GREFCLKW }}$ RGMII Receive Clock Pulse Width | 4 |  | ns |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {SKEWT }}$ Data to Clock Output Skew at Transmitter | -0.5 | 0.5 | ns |
| $\mathrm{t}_{\text {CYC }}$ Clock Cycle Duration | 7.2 | 8.8 | ns |
| t DUTY_G $^{\text {d }}$ Duty Cycle for Gigabit Minimum | $\mathrm{t}_{\text {GREFCLKF }} \times 45 \%$ | $\mathrm{t}_{\text {GREFCLKF }} \times 55 \%$ | ns |

${ }^{1}$ This specification is supported by ETH0 only (10/100/1000 EMAC controller).


Figure 67. Gigabit EMAC Controller Timing—RGMII

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Sinus Cardinalis (SINC) Filter Timing

The programmed SINC filter clock ( $\mathrm{f}_{\text {SINCLKPROG }}$ ) frequency in MHz is set by the following equation where MDIV is a field in the CLK control register that can be set from 4 to 63:

$$
\begin{aligned}
& f_{\text {SINCLKPROG }}=\frac{f_{\text {SCLK }}}{M D I V} \\
& t_{\text {SINCLKPROG }}=\frac{1}{f_{\text {SINCLKPROG }}}
\end{aligned}
$$

Table 96. SINC Timing

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements |  |  |  |
| tssinc SINCO_Dx Setup Before SINCO_CLKx Rise | 13.5 |  | ns |
| $\mathrm{t}_{\text {HSINC }}$ SINCO_Dx Hold After SINCO_CLKx Rise | 0 |  | ns |
| Switching Characteristics |  |  |  |
| $\mathrm{t}_{\text {SINCLK }}$ SINCO_CLKx Period ${ }^{1}$ | $\mathrm{t}_{\text {SINCL }}$ |  | ns |
| $\mathrm{t}_{\text {SINCLKW }}$ SINCO_CLKx Width ${ }^{1}$ | $0.5 \times$ |  | ns |

${ }^{1}$ See Table 29 for details on the minimum period that may be programmed for $\mathrm{t}_{\text {SINCLKPROG }}$.


Figure 68. SINC Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Sony/Philips Digital Interface (S/PDIF) Transmitter

Serial data input to the S/PDIF transmitter can be formatted as left justified, $I^{2}$ S, or right justified with word widths of 16, 18, 20, or 24 bits. The following sections provide timing for the transmitter.

## S/PDIF Transmitter Serial Input Waveforms

Figure 69 and Table 97 show the right justified mode. Frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is delayed the minimum in 24 -bit output mode or the maximum in 16 -bit output mode from a frame sync transition, so that when there are 64 serial clock periods per frame sync period, the LSB of the data is right justified to the next frame sync transition.

Table 97. S/PDIF Transmitter Right Justified Mode

| Parameter | Conditions | Nominal | Unit |
| :--- | :--- | :--- | :--- |
| Timing Requirement |  |  |  |
| t RJJ $^{\text {Frame Sync to MSB Delay in Right Justified Mode }}$ | 16-bit word mode | 16 |  |
|  | 18 -bit word mode | 14 | SCLK |
|  | 20-bit word mode | 12 | SCLK |
|  | 24-bit word mode | 8 | SCLK |



Figure 69. Right Justified Mode

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Figure 70 and Table 98 show the default $I^{2} S$ justified mode. The frame sync is low for the left channel and high for the right channel. Data is valid on the rising edge of serial clock. The MSB is left justified to the frame sync transition but with a delay.

Table 98. S/PDIF Transmitter I ${ }^{2}$ S Mode

| Parameter | Nominal | Unit |  |
| :--- | :--- | :--- | :--- |
| Timing Requirement | Frame Sync to MSB Delay in I ${ }^{2}$ S Mode |  |  |
| $\mathrm{t}_{\mathrm{I} 2 \mathrm{SD}}$ | 1 | SCLK |  |



Figure 70. $1^{2}$ S Justified Mode
Figure 71 and Table 99 show the left justified mode. The frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is left justified to the frame sync transition with no delay.

Table 99. S/PDIF Transmitter Left Justified Mode

| Parameter | Nominal | Unit |
| :--- | :--- | :--- |
| Timing Requirement |  |  |
| t Frame Sync to MSB Delay in Left Justified Mode | 0 | SCLK |



Figure 71. Left Justified Mode

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## S/PDIF Transmitter Input Data Timing

The timing requirements for the S/PDIF transmitter are given in Table 100. Input signals are routed to the DAIx_PINx pins using the SRU. Therefore, the timing specifications provided below are valid at the DAIx_PINx pins.

Table 100. S/PDIF Transmitter Input Data Timing

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Timing Requirements |  |  |  |
| $\mathrm{t}_{\text {SISFS }}{ }^{1}$ | Frame Sync Setup Before Serial Clock Rising Edge | 3 |  |
| $\mathrm{t}_{\text {SIHFS }}{ }^{1}$ | Frame Sync Hold After Serial Clock Rising Edge | 3 | ns |
| $\mathrm{t}_{\text {SISD }}{ }^{1}$ | Data Setup Before Serial Clock Rising Edge | 3 | ns |
| $\mathrm{t}_{\text {SIHD }}{ }^{1}$ | Data Hold After Serial Clock Rising Edge | 3 | ns |
| $\mathrm{t}_{\text {SITXCLKW }}$ | Transmit Clock Width | 9 | ns |
| $\mathrm{t}_{\text {SITXCLK }}$ | Transmit Clock Period | 20 | ns |
| $\mathrm{t}_{\text {SISCLKW }}$ | Clock Width | 36 | ns |
| $\mathrm{t}_{\text {SISCLK }}$ | Clock Period | 80 | ns |

${ }^{1}$ The serial clock, data, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. The input of the PCG can be either CLKIN or any of the DAI pins.


Figure 72. S/PDIF Transmitter Input Timing

## Oversampling Clock (TxCLK) Switching Characteristics

The S/PDIF transmitter requires an oversampling clock input. This high frequency clock (TxCLK) input is divided down to generate the internal biphase clock.

Table 101. Oversampling Clock (TxCLK) Switching Characteristics

| Parameter | Max | Unit |  |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |  |
| $\mathrm{f}_{\text {TXCLK_384 }}$ | Frequency for TxCLK $=384 \times$ Frame Sync | Oversampling ratio $\times$ frame sync $\leq 1 /$ tsITXCLK | MHz |
| $\mathrm{f}_{\text {TXCLK_256 }}$ | Frequency for TxCLK $=256 \times$ Frame Sync | 49.2 | MHz |
| $\mathrm{f}_{\text {FS }}$ | Frame Rate (FS) | 192.0 | kHz |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## S/PDIF Receiver

The following section describes timing as it relates to the S/PDIF receiver.

## Internal Digital PLL Mode

In the internal digital PLL mode, the internal digital PLL generates the $512 \times$ FS clock.
Table 102. S/PDIF Receiver Internal Digital PLL Mode Timing

| Parameter |  | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :--- |
| Switching Characteristics |  |  |  |  |
| $t_{\text {DFSI }}$ | Frame Sync Delay After Serial Clock | 5 | ns |  |
| $\mathrm{t}_{\text {HOFSI }}$ | Frame Sync Hold After Serial Clock | -2 | ns |  |
| $\mathrm{t}_{\text {DDTI }}$ | Transmit Data Delay After Serial Clock | 5 | ns |  |
| $\mathrm{t}_{\text {HDTI }}$ | Transmit Data Hold After Serial Clock | -2 | ns |  |



Figure 73. S/PDIF Receiver Internal Digital PLL Mode Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## MediaLB (MLB)

All the numbers shown in Table 103 are applicable for all MLB speed modes ( $1024 \mathrm{FS}, 512 \mathrm{FS}$, and 256 FS ) for the 3-pin protocol, unless otherwise specified. Refer to the Media Local Bus Specification version 4.2 for more details.

Table 103. 3-Pin MLB Interface Specifications

${ }^{1}$ Pulse width variation is measured at 1.25 V by triggering on one edge of MLBCLK and measuring the spread on the other edge, measured in ns peak-to-peak.
${ }^{2}$ Board designs must ensure the high impedance bus does not leave the logic state of the final driven bit for this time period. Therefore, coupling must be minimized while meeting the maximum capacitive load listed.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 74. MLB Timing (3-Pin Interface)
The ac timing specifications of the 6-pin MLB interface is detailed in Table 104. Refer to the Media Local Bus Specification version 4.2 for more details.

Table 104. 6-Pin MLB Interface Specifications


[^17]
## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 75. MLB 6-Pin Transition Time


Figure 76. MLB 6-Pin Clock Definitions


Figure 77. MLB 6-Pin Delay, Setup, and Hold Times


Figure 78. MLB 6-Pin Disable and Enable Turnaround Times

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Mobile Storage Interface (MSI) Controller Timing

Table 105 and Figure 79 show I/O timing related to the MSI.
Table 105. MSI Controller Timing

| Parameter <br> Timing Requirements | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
|  | 4.8 |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {ISU }}$ Input Setup Time |  |  |  |
| $\mathrm{t}_{\mathrm{H}} \quad$ Input Hold Time | -0.5 |  |  |
| Switching Characteristics |  |  |  |
| $\mathrm{f}_{\text {PP }} \quad$ Clock Frequency Data Transfer Mode ${ }^{1}$ |  | 50 | MHz |
| $t_{\text {WL }}$ Clock Low Time | 8 |  | ns |
| $\mathrm{twH}^{\text {w }}$ Clock High Time | 8 |  | ns |
| $\mathrm{t}_{\text {TLH }} \quad$ Clock Rise Time |  | 3 | ns |
| $\mathrm{t}_{\text {THL }} \quad$ Clock Fall Time |  | 3 | ns |
| todiy Output Delay Time During Data Transfer Mode |  | 2 | ns |
| $\mathrm{t}_{\mathrm{OH}} \quad$ Output Hold Time | -1.8 |  | ns |

${ }^{1} \mathrm{t}_{\mathrm{PP}}=1 / \mathrm{f}_{\mathrm{PP}}$.


NOTES:
1 INPUT INCLUDES MSI_Dx AND MSI_CMD SIGNALS.
2 OUTPUT INCLUDES MSI_Dx AND MSI_CMD SIGNALS.

Figure 79. MSI Controller Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Program Trace Macrocell (PTM) Timing

Table 106 and Figure 80 provide I/O timing related to the PTM.
Table 106. Trace Timing

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Switching Characteristics |  |  |  |
| t $_{\text {DTRD }}$ | Trace Data Delay From Trace Clock Maximum |  | 5 |
| t $_{\text {HTRD }}$ | Trace Data Hold From Trace Clock Minimum | 2 | ns |
| t $_{\text {PTRCK }}$ | Trace Clock Period Minimum | 12.32 | ns |



Figure 80. Trace Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Debug Interface (JTAG Emulation Port) Timing

Table 107 and Figure 81 provide I/O timing related to the debug interface (JTAG Emulator Port).
Table 107. JTAG Emulation Port Timing

| Parameter |  | Min | Max |
| :--- | :--- | :--- | :--- |
| Timing Requirements |  |  |  |
| t $_{\text {TCK }}$ | JTG_TCK Period | 20 |  |
| t $_{\text {STAP }}$ | JTG_TDI, JTG_TMS Setup Before JTG_TCK High | 4 |  |
| t $_{\text {HTAP }}$ | JTG_TDI, JTG_TMS Hold After JTG_TCK High |  |  |
| t $_{\text {SSY }}$ | System Inputs Setup Before JTG_TCK High |  |  |

${ }^{1}$ System Inputs $=$ MLB0_CLKP, MLB0_DATP, MLB0_SIGP, DAI0_PIN20-01, DAI1_PIN20-01, DMC0_A15-0, DMC1_A15-0, DMC0_DQ15-0, DMC1_DQ15-0, DMC0_RESET, $\overline{\text { DMC1_RESET, PA_15-0, PB_15-0, PC_15-0, PD_15-0, PE_15-0, PF_15-0, PG_5-0, SYS_BMODE2-0, SYS_FAULT, SYS_FAULT, SYS_RESOUT, }}$ TWI2-0_SCL, TWI2-0_SDA2.
${ }^{2} 50 \mathrm{MHz}$ maximum.
${ }^{3}$ System Outputs = DMC0_A15-0, DMC0_BA2-0, $\overline{\text { DMC0_CAS, DMC0_CK, DMC0_CKE, } \overline{\text { DMC0_CS0 }}, \mathrm{DMC0} \text { _DQ15-0, DMC0_LDM, DMC0_LDQS, DMC0_ODT, }}$
 DMC1_DQ15-0, DMC1_LDM, DMC1_LDQS, DMC1_ODT, DMC1_RAS, $\overline{\mathrm{DMC1}}$ _RESET, DMC1_UDM, DMC1_UDQS, DMC1_WE, MLB0_DATP, MLB0_SIGP, PA_15-0, PB_15-0, PC_15-0, PCIE_TXP, PD_15-0, PE_15-0, PF_15-0, PG_5-0, SYS_BMODE2-0, SYS_CLKOUT, SYS_FAULT, SYS_FAULT, $\overline{\text { SYS_RESOUT. }}$


Figure 81. JTAG Port Timing

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## OUTPUT DRIVE CURRENTS

Figure 82 through Figure 94 show typical current-voltage characteristics for the output drivers of the ADSP-SC58x and ADSP2158x processors. The curves represent the current drive capability of the output drivers as a function of output voltage.
Output drive currents for PCIe pins are compliant with PCIe Gen1 and Gen $2 \times 1$ lane data rate specifications. Output drive currents for MLB pins are compliant with MOST150 LVDS specifications. Output drive currents for USB pins are compliant with the USB 2.0 specifications.


Figure 82. Driver Type A Current (3.3 V V $V_{D D_{-} E X T}$ )


Figure 83. Driver Type D Current (3.3 V V $\left.V_{D D_{-} E X T}\right)$


Figure 84. Driver Type H Current (3.3 V VD_EXT)


Figure 85. Driver Type B and Driver Type C (DDR3 Drive Strength $40 \Omega$ )


Figure 86. Driver Type B and Driver Type C (DDR3 Drive Strength $60 \Omega$ )

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 87. Driver Type B and Driver Type C (DDR3 Drive Strength $40 \Omega$ )


Figure 88. Driver Type B and Driver Type C (DDR3 Drive Strength $60 \Omega$ )


Figure 89. Driver Type B and Driver Type C (DDR2 Drive Strength $40 \Omega$ )


Figure 90. Driver Type B and Driver Type C (DDR2 Drive Strength 60 )


Figure 91. Driver Type B and Driver Type C (DDR2 Drive Strength 40』)


Figure 92. Driver Type B and Driver Type C (DDR2 Drive Strength $60 \Omega$ )

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 93. Driver Type B and Device Driver C (LPDDR)


Figure 94. Driver Type B and Device Driver C (LPDDR)

## TEST CONDITIONS

All timing requirements appearing in this data sheet were measured under the conditions described in this section. Figure 95 shows the measurement point for ac measurements (except output enable/disable). The measurement point, $\mathrm{V}_{\text {MEAS }}$, is $\mathrm{V}_{\mathrm{DD}} \mathrm{EXT} / 2$ for $\mathrm{V}_{\text {DD_EXT }}($ nominal $)=3.3 \mathrm{~V}$.


Figure 95. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

## Output Enable Time Measurement

Output balls are considered enabled when they make a transition from a high impedance state to the point when they start driving.

The output enable time, $\mathrm{t}_{\mathrm{ENA}}$, is the interval from the point when a reference signal reaches a high or low voltage level to the point when the output starts driving (see Figure 96).


Figure 96. Output Enable/Disable
The time $\mathrm{t}_{\text {ENA_MEASURED }}$ is the interval from when the reference signal switches to when the output voltage reaches $\mathrm{V}_{\text {TRIP }}$ (high) or $\mathrm{V}_{\text {TRIP }}$ (low). For $\mathrm{V}_{\text {DD_EXT }}$ (nominal) $=3.3 \mathrm{~V}, \mathrm{~V}_{\text {TRIP }}$ (high) is 1.9 V , and $\mathrm{V}_{\text {TRIP }}$ (low) is 1.4 V . Time, $\mathrm{t}_{\text {TRIP }}$, is the interval from when the output starts driving to when the output reaches the $\mathrm{V}_{\text {TRIP }}$ (high) or $\mathrm{V}_{\text {TRIP }}$ (low) trip voltage.
Time $t_{E N A}$ is calculated as shown in the equation:

$$
t_{\text {ENA }}=t_{\text {ENA_MEASURED }}{ }^{-t} \text { TRIP }
$$

If multiple balls (such as the data bus) are enabled, the measurement value is that of the first ball to start driving.

## Output Disable Time Measurement

Output balls are considered disabled when they stop driving, go into a high impedance state, and start to decay from the output high or low voltage. The output disable time, $\mathrm{t}_{\mathrm{DIS}}$, is the difference between $\mathrm{t}_{\text {DIS_MEASURED }}$ and $\mathrm{t}_{\text {DECAY }}$ (see Figure 96).

$$
t_{D I S}=t_{\text {DIS_MEASURED }}{ }^{-t_{D E C A Y}}
$$

The time for the voltage on the bus to decay by $\Delta \mathrm{V}$ is dependent on the capacitive load, $\mathrm{C}_{\mathrm{L}}$, and the load current, $\mathrm{I}_{\mathrm{L}}$. This decay time can be approximated by the following equation:

$$
{ }^{t_{D E C A Y}}=\left(C_{L} \Delta V\right) / I_{L}
$$

The time $t_{\text {DECAY }}$ is calculated with test loads $C_{L}$ and $I_{L}$, with $\Delta V$ equal to 0.25 V for $\mathrm{V}_{\text {DD_EXT }}($ nominal $)=3.3 \mathrm{~V}$.
The time $t_{\text {DIS_MEASURED }}$ is the interval from when the reference signal switches, to when the output voltage decays $\Delta \mathrm{V}$ from the measured output high or output low voltage.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## Example System Hold Time Calculation

To determine the data output hold time in a particular system, first calculate $t_{\text {DECAY }}$ using the previous equation. Choose $\Delta \mathrm{V}$ to be the difference between the output voltage of the processor and the input threshold for the device requiring the hold time. $\mathrm{C}_{\mathrm{L}}$ is the total bus capacitance (per data line) and $\mathrm{I}_{\mathrm{L}}$ is the total leakage or three-state current (per data line). The hold time will be $t_{\text {DECAY }}$ plus the various output disable times as specified in the Timing Specifications section.

## Capacitive Loading

Output delays and holds are based on standard capacitive loads of an average of 6 pF on all balls (see Figure 97). $\mathrm{V}_{\text {LOAD }}$ is equal to $\mathrm{V}_{\text {DD_EXT }} / 2$. Figure 98 through Figure 102 show how output rise time varies with capacitance. The delay and hold specifications given must be derated by a factor derived from these figures. The graphs in these figures may not be linear outside the ranges shown.


## NOTES:

THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD) IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS.

ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES.

Figure 97. Equivalent Device Loading for AC Measurements (Includes All Fixtures)


Figure 98. Driver Type A Typical Rise and Fall Times (10\% to 90\%) vs. Load Capacitance $\left(V_{D D_{-} E X T}=3.3 \mathrm{~V}\right)$


Figure 99. Driver Type H Typical Rise and Fall Times (10\% to 90\%) vs. Load Capacitance ( $V_{D D \_E X T}=3.3 \mathrm{~V}$ )


Figure 100. Driver Type B and Driver Type C Typical Rise and Fall Times (10\% to 90\%) vs. Load Capacitance ( $V_{D D_{-} D M C}=1.8 \mathrm{~V}$ ) for LPDDR

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587



Figure 101. Driver Type B and Driver Type C Typical Rise and Fall Times (10\% to 90\%) vs. Load Capacitance ( $V_{D D \_D M C}=1.8 \mathrm{~V}$ ) for DDR2


Figure 102. Driver Type B and Driver Type C Typical Rise and Fall Times (10\% to $90 \%$ ) vs. Load Capacitance ( $V_{D D \_D M C}=1.5 \mathrm{~V}$ ) for DDR3

## ENVIRONMENTAL CONDITIONS

To determine the junction temperature on the application PCB, use the following equation:

$$
T_{J}=T_{C A S E}+\left(\Psi_{J T} \times P_{D}\right)
$$

where:
$T_{J}=$ junction temperature $\left({ }^{\circ} \mathrm{C}\right)$.
$T_{\text {CASE }}=$ case temperature ( ${ }^{\circ} \mathrm{C}$ ) measured at top center of package.
$\Psi_{J T}=$ from Table 108 and Table 109.
$P_{D}=$ power dissipation (see the Total Internal Power Dissipation section for the method to calculate $\mathrm{P}_{\mathrm{D}}$ ).
Values of $\theta_{J A}$ are provided for package comparison and PCB design considerations. $\theta_{\mathrm{JA}}$ can be used for a first order approximation of $\mathrm{T}_{\mathrm{J}}$ by the following equation:

$$
T_{J}=T_{A}+\left(\theta_{J A} \times P_{D}\right)
$$

where $T_{A}=$ ambient temperature $\left({ }^{\circ} \mathrm{C}\right)$.
Values of $\theta_{\mathrm{JC}}$ are provided for package comparison and PCB design considerations when an external heat sink is required.

In Table 108 and Table 109, airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6. The junction to case measurement complies with MIL-STD-883 (Method 1012.1). All measurements use a 6-layer PCB with $101.6 \mathrm{~mm} \times 152.4 \mathrm{~mm}$ dimensions.

Table 108. Thermal Characteristics for 349 CSP_BGA

| Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- |
| $\theta_{\mathrm{JA}}$ | 0 linear $\mathrm{m} / \mathrm{s}$ air flow | 13.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ | 1 linear $\mathrm{m} / \mathrm{s}$ air flow | 12.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ | 2 linear m/s air flow | 11.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JC}}$ |  | 3.65 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 0 linear m/s air flow | 0.08 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 1 linear m/s air flow | 0.12 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 2 linear m/s air flow | 0.14 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Table 109. Thermal Characteristics for 529 CSP_BGA

| Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- |
| $\theta_{\mathrm{JA}}$ | 0 linear $\mathrm{m} / \mathrm{s}$ air flow | 13.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ | 1 linear $\mathrm{m} / \mathrm{s}$ air flow | 12.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JA}}$ | 2 linear $\mathrm{m} / \mathrm{s}$ air flow | 11.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JC}}$ |  | 3.63 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 0 linear $\mathrm{m} / \mathrm{s}$ air flow | 0.08 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 1 linear $\mathrm{m} / \mathrm{s}$ air flow | 0.11 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | 2 linear $\mathrm{m} / \mathrm{s}$ air flow | 0.13 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ADSP-SC58x/ADSP-2158x 349-BALL BGA BALL ASSIGNMENTS

The ADSP-SC58x/ADSP-2158x 349-Ball BGA Ball Assignments (Numerical by Ball Number) table lists the 349-ball BGA package by ball number.

The ADSP-SC58x/ADSP-2158x 349-Ball BGA Ball Assignments (Alphabetical by Pin Name) table lists the 349-ball BGA package by pin name.

ADSP-SC58x/ADSP-2158x 349-BALL BGA BALL ASSIGNMENTS (NUMERICAL BY BALL NUMBER)

| Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A01 | GND | B20 | PD_05 | F02 | PC_11 | H17 | VDD_DMC |
| A02 | DMC0_A06 | B21 | GND | F03 | DMC0_BA1 | H20 | VDD_INT |
| A03 | DMC0_A04 | B22 | PD_08 | F06 | VDD_DMC | H21 | PE_03 |
| A04 | DMC0_RAS | C01 | DMC0_A10 | F07 | VDD_INT | H22 | PE_04 |
| A05 | DMCO_CKE | C02 | DMC0_A09 | F08 | VDD_INT | J01 | PC_05 |
| A06 | DMC0_DQ15 | C 03 | GND | F09 | VDD_INT | J02 | PC_06 |
| A07 | DMC0_DQ13 | C 04 | DMC0_A08 | F10 | VDD_INT | J03 | JTG_TDI |
| A08 | DMC0_UDQS | C 05 | DMC0_A03 | F11 | VDD_DMC | J06 | VDD_DMC |
| A09 | DMC0_UDQS | C06 | DMCO_CAS | F12 | VDD_INT | J09 | GND |
| A10 | DMC0_DQ09 | C07 | DMCO_BAO | F13 | VDD_INT | J10 | GND |
| A11 | DMCO_VREF | C08 | DMCO_A01 | F14 | VDD_INT | J11 | GND |
| A12 | DMCO_CK | C09 | DMCO_RZQ | F15 | VDD_INT | J12 | GND |
| A13 | DMCO_CK | C10 | DMC0_WE | F16 | VDD_INT | J13 | GND |
| A14 | DMC0_DQ06 | C11 | DMC0_CSO | F17 | VDD_INT | J14 | GND |
| A15 | DMC0_LDQS | C12 | GND | F20 | VDD_INT | J17 | VDD_EXT |
| A16 | DMCO_LDQS | C13 | DMC0_LDM | F21 | PD_15 | J20 | VDD_INT |
| A17 | DMC0_DQ01 | C14 | DMC0_UDM | F22 | PE_00 | J21 | PE_05 |
| A18 | GND | C15 | PD_01 | G01 | PC_12 | J22 | PE_06 |
| A19 | PD_00 | C16 | PC_14 | G02 | PC_10 | K01 | PC_03 |
| A20 | PD_03 | C17 | SYS_CLKOUT | G03 | PC_04 | K02 | PC_02 |
| A21 | PD_06 | C18 | PC_15 | G06 | VDD_DMC | K03 | SYS_FAULT |
| A22 | GND | C19 | PD_04 | G07 | VDD_DMC | K06 | VDD_INT |
| B01 | DMC0_A07 | C20 | GND | G08 | VDD_DMC | K08 | GND |
| B02 | GND | C21 | PD_07 | G09 | VDD_DMC | K09 | GND |
| B03 | DMCO_A02 | C22 | PD_11 | G10 | VDD_DMC | K10 | GND |
| B04 | DMCO_A00 | D01 | DMC0_A11 | G11 | VDD_DMC | K11 | GND |
| B05 | DMCO_ODT | D02 | DMC0_A12 | G12 | VDD_DMC | K12 | GND |
| B06 | DMC0_DQ14 | D03 | DMCO_BA2 | G13 | VDD_DMC | K13 | GND |
| B07 | DMC0_DQ12 | D11 | VDD_INT | G14 | VDD_DMC | K14 | GND |
| B08 | GND | D12 | VDD_INT | G15 | VDD_DMC | K15 | GND |
| B09 | DMC0_DQ11 | D20 | PD_10 | G16 | VDD_DMC | K17 | VDD_EXT |
| B10 | DMC0_DQ10 | D21 | PD_09 | G17 | VDD_DMC | K20 | VDD_INT |
| B11 | DMC0_DQ08 | D22 | PD_12 | G20 | VDD_INT | K21 | PE_08 |
| B12 | DMC0_DQ07 | E01 | DMC0_A14 | G21 | PE_01 | K22 | PE_07 |
| B13 | DMC0_DQ05 | E02 | DMC0_A15 | G22 | PE_02 | L01 | PC_01 |
| B14 | DMC0_DQ04 | E03 | DMC0_A13 | H01 | PC_08 | L02 | SYS_HWRST |
| B15 | DMC0_DQ03 | E05 | DMC0_A05 | H02 | PC_07 | L03 | PC_09 |
| B16 | DMC0_DQ02 | E20 | VDD_INT | H03 | SYS_FAULT | L04 | VDD_INT |
| B17 | DMC0_DQ00 | E21 | PD_13 | H06 | VDD_DMC | L06 | VDD_INT |
| B18 | PC_13 | E22 | PD_14 | H07 | VDD_DMC | L08 | GND |
| B19 | PD_02 | F01 | DMC0_RESET | H16 | GND | L09 | GND |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L10 | GND | P03 | JTG_TDO | U10 | VDD_INT | AA01 | DAIO_PIN11 |
| L11 | GND | P06 | VDD_EXT | U11 | VDD_INT | AA02 | GND |
| L12 | GND | P09 | GND | U12 | VDD_INT | AA03 | DAIO_PIN10 |
| L13 | GND | P10 | GND | U13 | VDD_INT | AA04 | DAIO_PIN04 |
| L14 | GND | P11 | GND | U14 | VDD_EXT | AA05 | DAIO_PIN05 |
| L15 | GND | P12 | GND | U15 | VDD_EXT | AA06 | USBO_ID |
| L17 | VDD_EXT | P13 | GND | U16 | VDD_EXT | AA07 | USBO_VBUS |
| L19 | VDD_INT | P14 | GND | U17 | VDD_EXT | AA08 | TWI2_SCL |
| L20 | PE_11 | P17 | VDD_EXT | U20 | DAI1_PIN20 | AA09 | TWI2_SDA |
| L21 | PE_10 | P20 | DAI1_PIN01 | U21 | DAI1_PIN11 | AA10 | TWIO_SDA |
| L22 | PE_09 | P21 | DAI1_PIN05 | U22 | DAI1_PIN19 | AA11 | HADCO_VIN2 |
| M01 | JTG_TRST | P22 | DAI1_PIN03 | V01 | PB_13 | AA12 | HADC0_VIN5 |
| M02 | JTG_TMS | R01 | GND | V02 | PB_12 | AA13 | HADC0_VIN4 |
| M03 | JTG_TCK | R02 | PB_15 | V03 | DAIO_PIN20 | AA14 | HADC0_VIN7 |
| M04 | VDD_INT | R03 | PB_14 | V20 | PA_00 | AA15 | PB_05 |
| M06 | VDD_INT | R06 | VDD_EXT | V21 | PA_01 | AA16 | PB_02 |
| M08 | GND | R07 | GND | V22 | PA_02 | AA17 | PA_14 |
| M09 | GND | R16 | GND | W01 | PB_10 | AA18 | PB_03 |
| M10 | GND | R17 | VDD_EXT | W02 | PB_11 | AA19 | PA_12 |
| M11 | GND | R20 | DAI1_PIN08 | W03 | DAIO_PIN19 | AA20 | PA_11 |
| M12 | GND | R21 | DAI1_PIN07 | W11 | VDD_INT | AA21 | GND |
| M13 | GND | R22 | DAI1_PIN06 | W12 | VDD_INT | AA22 | PA_09 |
| M14 | GND | T01 | SYS_XTALO | W20 | PA_05 | AB01 | GND |
| M15 | GND | T02 | SYS_BMODE2 | W21 | PA_03 | AB02 | DAIO_PIN09 |
| M17 | VDD_EXT | T03 | DAIO_PIN07 | W22 | PA_04 | AB03 | DAIO_PIN08 |
| M19 | VDD_INT | T06 | VDD_EXT | Y01 | PB_09 | AB04 | USB_CLKIN |
| M20 | PE_13 | T07 | GND | Y02 | PB_08 | AB05 | USB_XTAL |
| M21 | PE_15 | T08 | GND | Y03 | DAIO_PIN12 | AB06 | USBO_DP |
| M22 | PE_12 | T09 | GND | Y04 | DAIO_PIN06 | AB07 | USBO_DM |
| N01 | SYS_XTAL1 | T10 | GND | Y05 | DAIO_PIN02 | AB08 | TWI1_SCL |
| N02 | SYS_BMODE0 | T11 | GND | Y06 | DAIO_PIN03 | AB09 | HADCO_VREFP |
| N03 | PC_00 | T12 | GND | Y07 | DAIO_PIN01 | AB10 | HADCO_VREFN |
| N06 | VDD_EXT | T13 | GND | Y08 | USB0_VBC | AB11 | HADCO_VINO |
| N08 | GND | T14 | GND | Y09 | TWIO_SCL | AB12 | HADC0_VIN1 |
| N09 | GND | T15 | GND | Y10 | TWI1_SDA | AB13 | HADCO_VIN3 |
| N10 | GND | T16 | GND | Y11 | VDD_HADC | AB14 | MLBO_SIGP |
| N11 | GND | T17 | VDD_EXT | Y12 | GND | AB15 | MLBO_SIGN |
| N12 | GND | T20 | DAI1_PIN12 | Y13 | HADC0_VIN6 | AB16 | MLBO_DATP |
| N13 | GND | T21 | DAI1_PIN10 | Y14 | PB_06 | AB17 | MLB0_DATN |
| N14 | GND | T22 | DAI1_PIN09 | Y15 | PB_00 | AB18 | MLBO_CLKP |
| N15 | GND | U01 | SYS_CLKIN0 | Y16 | PB_04 | AB19 | MLB0_CLKN |
| N17 | VDD_EXT | U02 | SYS_RESOUT | Y17 | PB_01 | AB20 | PA_13 |
| N20 | DAI1_PIN04 | U03 | PB_07 | Y18 | PA_10 | AB21 | PA_07 |
| N21 | DAI1_PINO2 | U06 | VDD_EXT | Y19 | PA_15 | AB22 | GND |
| N22 | PE_14 | U07 | VDD_EXT | Y20 | GND |  |  |
| P01 | SYS_CLKIN1 | U08 | VDD_USB | Y21 | PA_06 |  |  |
| P02 | SYS_BMODE1 | U09 | VDD_INT | Y22 | PA_08 |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

ADSP-SC58x/ADSP-2158x 349-BALL BGA BALL ASSIGNMENTS (ALPHABETICAL BY PIN NAME)

| Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAIO_PIN01 | Y07 | DMCO_CAS | C06 | GND | J09 | GND | T07 |
| DAIO_PIN02 | Y05 | DMCO_CK | A13 | GND | J10 | GND | T08 |
| DAIO_PIN03 | Y06 | DMCO_CKE | A05 | GND | J11 | GND | T09 |
| DAIO_PIN04 | AA04 | DMC0_CK | A12 | GND | $J 12$ | GND | T10 |
| DAIO_PIN05 | AA05 | DMCO_CSO | C11 | GND | J13 | GND | T11 |
| DAIO_PIN06 | Y04 | DMC0_DQ00 | B17 | GND | J14 | GND | T12 |
| DAIO_PIN07 | T03 | DMC0_DQ01 | A17 | GND | K08 | GND | T13 |
| DAIO_PIN08 | AB03 | DMC0_DQ02 | B16 | GND | K09 | GND | T14 |
| DAIO_PIN09 | AB02 | DMC0_DQ03 | B15 | GND | K10 | GND | T15 |
| DAIO_PIN10 | AA03 | DMC0_DQ04 | B14 | GND | K11 | GND | T16 |
| DAIO_PIN11 | AA01 | DMC0_DQ05 | B13 | GND | K12 | GND | Y12 |
| DAIO_PIN12 | Y03 | DMC0_DQ06 | A14 | GND | K13 | GND | Y20 |
| DAIO_PIN19 | W03 | DMC0_DQ07 | B12 | GND | K14 | HADCO_VINO | AB11 |
| DAIO_PIN20 | V03 | DMC0_DQ08 | B11 | GND | K15 | HADCO_VIN1 | AB12 |
| DAI1_PIN01 | P20 | DMC0_DQ09 | A10 | GND | L08 | HADCO_VIN2 | AA11 |
| DAI1_PIN02 | N21 | DMC0_DQ10 | B10 | GND | L09 | HADCO_VIN3 | AB13 |
| DAI1_PIN03 | P22 | DMC0_DQ11 | B09 | GND | L10 | HADCO_VIN4 | AA13 |
| DAI1_PIN04 | N20 | DMC0_DQ12 | B07 | GND | L11 | HADC0_VIN5 | AA12 |
| DAI1_PIN05 | P21 | DMC0_DQ13 | A07 | GND | L12 | HADCO_VIN6 | Y13 |
| DAI1_PIN06 | R22 | DMC0_DQ14 | B06 | GND | L13 | HADCO_VIN7 | AA14 |
| DAI1_PIN07 | R21 | DMC0_DQ15 | A06 | GND | L14 | HADCO_VREFN | AB10 |
| DAI1_PIN08 | R20 | DMC0_LDM | C13 | GND | L15 | HADCO_VREFP | AB09 |
| DAI1_PIN09 | T22 | DMC0_LDQS | A16 | GND | M08 | JTG_TCK | M03 |
| DAI1_PIN10 | T21 | DMC0_LDQS | A15 | GND | M09 | JTG_TDI | J03 |
| DAI1_PIN11 | U21 | DMC0_ODT | B05 | GND | M10 | JTG_TDO | P03 |
| DAI1_PIN12 | T20 | DMCO_RAS | A04 | GND | M11 | JTG_TMS | M02 |
| DAI1_PIN19 | U22 | DMC0_RESET | F01 | GND | M12 | JTG_TRST | M01 |
| DAI1_PIN20 | U20 | DMCO_RZQ | C09 | GND | M13 | MLBO_CLKN | AB19 |
| DMCO_A00 | B04 | DMC0_UDM | C14 | GND | M14 | MLBO_CLKP | AB18 |
| DMC0_A01 | C08 | DMC0_UDQS | A09 | GND | M15 | MLBO_DATN | AB17 |
| DMCO_A02 | B03 | DMC0_UDQS | A08 | GND | N08 | MLBO_DATP | AB16 |
| DMCO_A03 | C05 | DMC0_VREF | A11 | GND | N09 | MLBO_SIGN | AB15 |
| DMC0_A04 | A03 | DMC0_WE | C10 | GND | N10 | MLBO_SIGP | AB14 |
| DMC0_A05 | E05 | GND | A01 | GND | N11 | PA_00 | V20 |
| DMC0_A06 | A02 | GND | A18 | GND | N12 | PA_01 | V21 |
| DMC0_A07 | B01 | GND | A22 | GND | N13 | PA_02 | V22 |
| DMC0_A08 | C04 | GND | AA02 | GND | N14 | PA_03 | W21 |
| DMC0_A09 | C02 | GND | AA21 | GND | N15 | PA_04 | W22 |
| DMCO_A10 | C01 | GND | AB01 | GND | P09 | PA_05 | W20 |
| DMC0_A11 | D01 | GND | AB22 | GND | P10 | PA_06 | Y21 |
| DMC0_A12 | D02 | GND | B02 | GND | P11 | PA_07 | AB21 |
| DMCO_A13 | E03 | GND | B08 | GND | P12 | PA_08 | Y22 |
| DMC0_A14 | E01 | GND | B21 | GND | P13 | PA_09 | AA22 |
| DMC0_A15 | E02 | GND | C03 | GND | P14 | PA_10 | Y18 |
| DMCO_BAO | C07 | GND | C12 | GND | R01 | PA_11 | AA20 |
| DMC0_BA1 | F03 | GND | C20 | GND | R07 | PA_12 | AA19 |
| DMC0_BA2 | D03 | GND | H16 | GND | R16 | PA_13 | AB20 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PA_14 | AA17 | PD_14 | E22 | VDD_DMC | G09 | VDD_INT | J20 |
| PA_15 | Y19 | PD_15 | F21 | VDD_DMC | G10 | VDD_INT | K06 |
| PB_00 | Y15 | PE_00 | F22 | VDD_DMC | G11 | VDD_INT | K20 |
| PB_01 | Y17 | PE_01 | G21 | VDD_DMC | G12 | VDD_INT | L04 |
| PB_02 | AA16 | PE_02 | G22 | VDD_DMC | G13 | VDD_INT | L06 |
| PB_03 | AA18 | PE_03 | H21 | VDD_DMC | G14 | VDD_INT | L19 |
| PB_04 | Y16 | PE_04 | H22 | VDD_DMC | G15 | VDD_INT | M04 |
| PB_05 | AA15 | PE_05 | J21 | VDD_DMC | G16 | VDD_INT | M06 |
| PB_06 | Y14 | PE_06 | J22 | VDD_DMC | G17 | VDD_INT | M19 |
| PB_07 | U03 | PE_07 | K22 | VDD_DMC | H06 | VDD_INT | U09 |
| PB_08 | Y02 | PE_08 | K21 | VDD_DMC | H07 | VDD_INT | U10 |
| PB_09 | Y01 | PE_09 | L22 | VDD_DMC | H17 | VDD_INT | U11 |
| PB_10 | W01 | PE_10 | L21 | VDD_DMC | J06 | VDD_INT | U12 |
| PB_11 | W02 | PE_11 | L20 | VDD_EXT | J17 | VDD_INT | U13 |
| PB_12 | V02 | PE_12 | M22 | VDD_EXT | K17 | VDD_INT | W11 |
| PB_13 | V01 | PE_13 | M20 | VDD_EXT | L17 | VDD_INT | W12 |
| PB_14 | R03 | PE_14 | N22 | VDD_EXT | M17 | VDD_USB | U08 |
| PB_15 | R02 | PE_15 | M21 | VDD_EXT | N06 |  |  |
| PC_00 | N03 | SYS_BMODEO | N02 | VDD_EXT | N17 |  |  |
| PC_01 | L01 | SYS_BMODE1 | P02 | VDD_EXT | P06 |  |  |
| PC_02 | K02 | SYS_BMODE2 | T02 | VDD_EXT | P17 |  |  |
| PC_03 | K01 | SYS_CLKIN0 | U01 | VDD_EXT | R06 |  |  |
| PC_04 | G03 | SYS_CLKIN1 | P01 | VDD_EXT | R17 |  |  |
| PC_05 | J01 | SYS_CLKOUT | C17 | VDD_EXT | T06 |  |  |
| PC_06 | J02 | SYS_FAULT | H03 | VDD_EXT | T17 |  |  |
| PC_07 | H02 | SYS_FAULT | K03 | VDD_EXT | U06 |  |  |
| PC_08 | H01 | SYS_HWRST | L02 | VDD_EXT | U07 |  |  |
| PC_09 | L03 | SYS_RESOUT | U02 | VDD_EXT | U14 |  |  |
| PC_10 | G02 | SYS_XTALO | T01 | VDD_EXT | U15 |  |  |
| PC_11 | F02 | SYS_XTAL1 | N01 | VDD_EXT | U16 |  |  |
| PC_12 | G01 | TWIO_SCL | Y09 | VDD_EXT | U17 |  |  |
| PC_13 | B18 | TWIO_SDA | AA10 | VDD_HADC | Y11 |  |  |
| PC_14 | C16 | TWI1_SCL | AB08 | VDD_INT | D11 |  |  |
| PC_15 | C18 | TWI1_SDA | Y10 | VDD_INT | D12 |  |  |
| PD_00 | A19 | TWI2_SCL | AA08 | VDD_INT | E20 |  |  |
| PD_01 | C15 | TWI2_SDA | AA09 | VDD_INT | F07 |  |  |
| PD_02 | B19 | USB0_DM | AB07 | VDD_INT | F08 |  |  |
| PD_03 | A20 | USBO_DP | AB06 | VDD_INT | F09 |  |  |
| PD_04 | C19 | USB0_ID | AA06 | VDD_INT | F10 |  |  |
| PD_05 | B20 | USBO_VBC | Y08 | VDD_INT | F12 |  |  |
| PD_06 | A21 | USBO_VBUS | AA07 | VDD_INT | F13 |  |  |
| PD_07 | C21 | USB_CLKIN | AB04 | VDD_INT | F14 |  |  |
| PD_08 | B22 | USB_XTAL | AB05 | VDD_INT | F15 |  |  |
| PD_09 | D21 | VDD_DMC | F06 | VDD_INT | F16 |  |  |
| PD_10 | D20 | VDD_DMC | F11 | VDD_INT | F17 |  |  |
| PD_11 | C22 | VDD_DMC | G06 | VDD_INT | F20 |  |  |
| PD_12 | D22 | VDD_DMC | G07 | VDD_INT | G20 |  |  |
| PD_13 | E21 | VDD_DMC | G08 | VDD_INT | H20 |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## CONFIGURATION OF THE 349-BALL CSP_BGA

Figure 103 shows an overview of signal placement on the 349-ball CSP_BGA.


Figure 103. 349-Ball CSP_BGA Configuration

# ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587 

## ADSP-SC58x/ADSP-2158x 529-BALL BGA BALL ASSIGNMENTS

The ADSP-SC58x/ADSP-2158x 529-Ball BGA Ball Assignments (Numerical by Ball Number) table lists the 529-ball BGA package by ball number.

The ADSP-SC58x/ADSP-2158x 529-Ball BGA Ball Assignments (Alphabetical by Pin Name) table lists the 529-ball BGA package by pin name.

ADSP-SC58x/ADSP-2158x 529-BALL BGA BALL ASSIGNMENTS (NUMERICAL BY BALL NUMBER)

| Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A01 | GND | B19 | DMC1_DQ11 | D14 | DMC1_BA2 | F09 | GND |
| A02 | DMC0_UDQS | B20 | DMC1_DQ12 | D15 | DMC1_CAS | F10 | VDD_INT |
| A03 | DMCO_CK | B21 | DMC1_DQ14 | D16 | DMC1_RAS | F11 | VDD_INT |
| A04 | DMCO_CK | B22 | PD_00 | D17 | DMC1_A09 | F12 | VDD_INT |
| A05 | DMC0_DQ09 | B23 | PD_04 | D18 | DMC1_A15 | F13 | VDD_INT |
| A06 | DMC0_LDQS | C01 | DMC0_DQ14 | D19 | DMC1_A10 | F14 | VDD_INT |
| A07 | DMC0_LDQS | C 02 | DMC0_DQ13 | D20 | DMC1_A11 | F15 | VDD_INT |
| A08 | DMC0_DQ05 | CO 3 | DMCO_CSO | D21 | PC_14 | F16 | GND |
| A09 | DMC0_DQ03 | C 04 | DMCO_CKE | D22 | PD_10 | F17 | VDD_INT |
| A10 | DMC0_DQ01 | C 05 | DMC0_LDM | D23 | PD_09 | F18 | VDD_INT |
| A11 | DMC1_DQ03 | C06 | DMC1_RESET | E01 | DMCO_A04 | F19 | VDD_INT |
| A12 | DMC1_DQ00 | C07 | DMC1_A03 | E02 | DMC0_RAS | F20 | PE_06 |
| A13 | DMC1_LDQS | C08 | DMC1_A00 | E03 | DMC0_BA1 | F21 | PD_02 |
| A14 | DMC1_LDQS | C09 | DMC1_A01 | E04 | DMCO_WE | F22 | PD_13 |
| A15 | DMC1_VREF | C10 | DMC1_A04 | E05 | DMCO_RZQ | F23 | PD_12 |
| A16 | DMC1_CK | C11 | DMC1_A06 | E06 | GND | G01 | DMC0_A13 |
| A17 | DMC1_CK | C12 | DMC1_BA1 | E07 | GND | G02 | DMC0_A09 |
| A18 | DMC1_DQ09 | C13 | DMC1_ODT | E08 | GND | G03 | DMC0_A03 |
| A19 | DMC1_UDQS | C14 | DMC1_CSO | E09 | GND | G04 | DMC0_A11 |
| A20 | DMC1_UDQS | C15 | DMC1_LDM | E10 | VDD_INT | G05 | VDD_INT |
| A21 | DMC1_DQ13 | C16 | DMC1_UDM | E11 | VDD_INT | G06 | VDD_DMC |
| A22 | DMC1_DQ15 | C17 | DMC1_A14 | E12 | VDD_INT | G07 | VDD_DMC |
| A23 | GND | C18 | DMC1_A12 | E13 | VDD_INT | G08 | VDD_DMC |
| B01 | DMC0_UDQS | C19 | DMC1_A13 | E14 | VDD_INT | G09 | VDD_DMC |
| B02 | DMC0_DQ12 | C20 | PC_13 | E15 | VDD_INT | G10 | VDD_DMC |
| B03 | DMC0_DQ11 | C21 | PD_01 | E16 | VDD_INT | G11 | VDD_DMC |
| B04 | DMC0_DQ10 | C22 | PD_06 | E17 | VDD_INT | G12 | VDD_DMC |
| B05 | DMC0_DQ08 | C23 | PD_05 | E18 | VDD_INT | G13 | VDD_DMC |
| B06 | DMC0_DQ06 | D01 | DMCO_VREF | E19 | DMC1_RZQ | G14 | VDD_DMC |
| B07 | DMC0_DQ07 | D02 | DMC0_DQ15 | E20 | PC_15 | G15 | VDD_DMC |
| B08 | DMC0_DQ04 | D03 | DMCO_BAO | E21 | PD_08 | G16 | VDD_DMC |
| B09 | DMC0_DQ02 | D04 | DMC0_BA2 | E22 | PD_14 | G17 | VDD_DMC |
| B10 | DMC0_DQ00 | D05 | DMC0_ODT | E23 | PD_11 | G18 | VDD_DMC |
| B11 | DMC1_DQ01 | D06 | DMC0_UDM | F01 | DMC0_A01 | G19 | VDD_INT |
| B12 | DMC1_DQ02 | D07 | DMC1_A05 | F02 | DMCO_A06 | G20 | PE_04 |
| B13 | DMC1_DQ04 | D08 | DMC1_WE | F03 | DMC0_CAS | G21 | PE_13 |
| B14 | DMC1_DQ05 | D09 | DMC1_A07 | F04 | DMC0_A02 | G22 | PE_01 |
| B15 | DMC1_DQ06 | D10 | DMC1_A02 | F05 | DMC0_A07 | G23 | PE_00 |
| B16 | DMC1_DQ07 | D11 | DMC1_BA0 | F06 | GND | H01 | DMC0_A14 |
| B17 | DMC1_DQ08 | D12 | DMC1_A08 | F07 | VDD_INT | H02 | DMC0_A12 |
| B18 | DMC1_DQ10 | D13 | DMC1_CKE | F08 | VDD_INT | H03 | DMC0_A05 |


| Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H04 | DMC0_A00 | K05 | VDD_INT | M06 | VDD_DMC | P07 | GND |
| H05 | VDD_INT | K06 | VDD_DMC | M07 | GND | P08 | GND |
| H06 | VDD_DMC | K07 | GND | M08 | GND | P09 | GND |
| H07 | VDD_DMC | K08 | GND | M09 | GND | P10 | GND |
| H08 | VDD_DMC | K09 | GND | M10 | GND | P11 | GND |
| H09 | VDD_DMC | K10 | GND | M11 | GND | P12 | GND |
| H10 | VDD_DMC | K11 | GND | M12 | GND | P13 | GND |
| H11 | VDD_DMC | K12 | GND | M13 | GND | P14 | GND |
| H12 | VDD_DMC | K13 | GND | M14 | GND | P15 | GND |
| H13 | VDD_DMC | K14 | GND | M15 | GND | P16 | GND |
| H14 | VDD_DMC | K15 | GND | M16 | GND | P17 | GND |
| H15 | VDD_DMC | K16 | GND | M17 | GND | P18 | VDD_EXT |
| H16 | VDD_DMC | K17 | GND | M18 | VDD_EXT | P19 | PF_10 |
| H17 | VDD_DMC | K18 | VDD_EXT | M19 | PE_08 | P20 | PF_08 |
| H18 | VDD_DMC | K19 | VDD_INT | M20 | PE_11 | P21 | PF_15 |
| H19 | VDD_INT | K20 | PD_15 | M21 | PF_03 | P22 | PF_12 |
| H20 | SYS_CLKOUT | K21 | PF_11 | M22 | PF_00 | P23 | PG_00 |
| H21 | PE_12 | K22 | PF_06 | M23 | PF_02 | R01 | SYS_XTAL1 |
| H22 | PE_05 | K23 | PE_10 | N01 | JTG_TMS | R02 | SYS_BMODE1 |
| H23 | PE_02 | L01 | PC_04 | N02 | JTG_TRST | R03 | SYS_BMODE2 |
| J01 | DMC0_A15 | L02 | PC_12 | N03 | SYS_HWRST | R04 | SYS_BMODE0 |
| J02 | DMC0_A10 | L03 | PC_07 | N04 | PC_03 | R05 | VDD_INT |
| J03 | DMC0_A08 | L04 | PC_10 | N05 | VDD_INT | R06 | VDD_EXT |
| J04 | PC_08 | L05 | VDD_INT | N06 | VDD_EXT | R07 | GND |
| J05 | VDD_INT | L06 | VDD_DMC | N07 | GND | R08 | GND |
| J06 | VDD_DMC | L07 | GND | N08 | GND | R09 | GND |
| J07 | GND | L08 | GND | N09 | GND | R10 | GND |
| J08 | GND | L09 | GND | N10 | GND | R11 | GND |
| J09 | GND | L10 | GND | N11 | GND | R12 | GND |
| J10 | GND | L11 | GND | N12 | GND | R13 | GND |
| J11 | GND | L12 | GND | N13 | GND | R14 | GND |
| J12 | GND | L13 | GND | N14 | GND | R15 | GND |
| J13 | GND | L14 | GND | N15 | GND | R16 | GND |
| J14 | GND | L15 | GND | N16 | GND | R17 | GND |
| J15 | GND | L16 | GND | N17 | GND | R18 | VDD_EXT |
| J16 | GND | L17 | GND | N18 | VDD_EXT | R19 | VDD_INT |
| J17 | GND | L18 | VDD_EXT | N19 | VDD_INT | R20 | PG_01 |
| J18 | VDD_EXT | L19 | VDD_INT | N20 | PE_15 | R21 | PG_05 |
| J19 | PD_03 | L20 | PE_03 | N21 | PF_04 | R22 | PG_04 |
| J20 | PD_07 | L21 | PF_09 | N22 | PF_05 | R23 | PF_13 |
| J21 | PF_14 | L22 | PE_09 | N23 | PF_07 | T01 | SYS_CLKIN1 |
| J22 | PF_01 | L23 | PE_14 | P01 | JTG_TDO | T02 | PB_15 |
| J23 | PE_07 | M01 | PC_01 | P02 | JTG_TDI | T03 | GND |
| K01 | DMC0_RESET | M02 | PC_05 | P03 | SYS_FAULT | T04 | PB_14 |
| K02 | PC_11 | M03 | PC_02 | P04 | JTG_TCK | T05 | VDD_INT |
| K03 | PC_06 | M04 | SYS_FAULT | P05 | VDD_INT | T06 | VDD_EXT |
| K04 | PC_09 | M05 | VDD_INT | P06 | VDD_EXT | T07 | GND |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T08 | GND | V10 | VDD_EXT | Y12 | HADCO_VINO | AB14 | HADC0_VIN3 |
| T09 | GND | V11 | VDD_EXT | Y13 | HADCO_VIN7 | AB15 | RTC0_XTAL |
| T10 | GND | V12 | HADCO_VIN4 | Y14 | GND | AB16 | MLBO_SIGN |
| T11 | GND | V13 | VDD_EXT | Y15 | PB_05 | AB17 | MLB0_DATN |
| T12 | GND | V14 | VDD_EXT | Y16 | PA_14 | AB18 | MLBO_CLKN |
| T13 | GND | V15 | VDD_EXT | Y17 | PA_13 | AB19 | PA_15 |
| T14 | GND | V16 | VDD_EXT | Y18 | PA_12 | AB20 | PA_11 |
| T15 | GND | V17 | VDD_EXT | Y19 | PA_10 | AB21 | PA_06 |
| T16 | GND | V18 | VDD_EXT | Y20 | PA_00 | AB22 | PA_04 |
| T17 | GND | V19 | VDD_INT | Y21 | DAI1_PIN14 | AB23 | PA_02 |
| T18 | VDD_EXT | V20 | DAI1_PIN16 | Y22 | DAI1_PIN17 | AC01 | GND |
| T19 | VDD_INT | V21 | DAI1_PIN06 | Y23 | DAI1_PIN15 | AC02 | PCIEO_RXP |
| T20 | DAI1_PIN03 | V22 | DAI1_PIN12 | AA01 | PB_08 | AC03 | PCIEO_RXM |
| T21 | PG_03 | V23 | DAl1_PIN09 | AA02 | PB_07 | AC04 | PCIEO_CLKM |
| T22 | PG_02 | W01 | PB_12 | AA03 | DAIO_PIN16 | AC05 | PCIEO_CLKP |
| T23 | DAI1_PIN01 | W02 | PB_09 | AA04 | DAIO_PIN07 | AC06 | PCIEO_TXP |
| U01 | SYS_XTALO | W03 | DAIO_PIN18 | AA05 | DAIO_PIN06 | AC07 | PCIEO_TXM |
| U02 | SYS_RESOUT | W04 | DAIO_PIN11 | AA06 | DAIO_PIN01 | AC08 | USB1_DM |
| U03 | PC_00 | W05 | VDD_INT | AA07 | PCIEO_REF | AC09 | USB1_DP |
| U04 | DAIO_PIN20 | W06 | VDD_INT | AA08 | USB1_VBUS | AC10 | USBO_DP |
| U05 | VDD_INT | W07 | VDD_PCIE | AA09 | USBO_VBUS | AC11 | USBO_DM |
| U06 | VDD_EXT | W08 | VDD_INT | AA10 | TWI1_SCL | AC12 | HADCO_VREFP |
| U07 | GND | W09 | VDD_INT | AA11 | TWI1_SDA | AC13 | VDD_HADC |
| U08 | GND | W10 | VDD_INT | AA12 | HADCO_VIN1 | AC14 | GND |
| U09 | GND | W11 | VDD_INT | AA13 | HADCO_VIN5 | AC15 | RTCO_CLKIN |
| U10 | GND | W12 | HADC0_VIN6 | AA14 | PB_06 | AC16 | MLBO_SIGP |
| U11 | GND | W13 | VDD_INT | AA15 | PB_02 | AC17 | MLBO_DATP |
| U12 | GND | W14 | VDD_RTC | AA16 | PB_04 | AC18 | MLBO_CLKP |
| U13 | GND | W15 | VDD_INT | AA17 | PB_03 | AC19 | PB_01 |
| U14 | GND | W16 | VDD_INT | AA18 | PB_00 | AC20 | PA_07 |
| U15 | GND | W17 | VDD_INT | AA19 | PA_09 | AC21 | PA_08 |
| U16 | GND | W18 | VDD_INT | AA20 | PA_05 | AC22 | PA_03 |
| U17 | GND | W19 | VDD_INT | AA21 | PA_01 | AC23 | GND |
| U18 | VDD_EXT | W20 | DAI1_PIN20 | AA22 | DAI1_PIN19 |  |  |
| U19 | DAI1_PIN08 | W21 | DAI1_PIN11 | AA23 | DAI1_PIN18 |  |  |
| U20 | DAI1_PIN07 | W22 | DAI1_PIN10 | AB01 | DAIO_PIN15 |  |  |
| U21 | DAI1_PIN04 | W23 | DAI1_PIN13 | AB02 | DAIO_PIN14 |  |  |
| U22 | DAI1_PIN05 | Y01 | PB_11 | AB03 | DAIO_PIN09 |  |  |
| U23 | DAI1_PIN02 | Y02 | PB_10 | AB04 | DAIO_PIN13 |  |  |
| V01 | SYS_CLKINO | Y03 | DAIO_PIN17 | AB05 | DAIO_PIN04 |  |  |
| V02 | PB_13 | Y04 | DAIO_PIN08 | AB06 | DAIO_PINO2 |  |  |
| V03 | DAIO_PIN19 | Y05 | DAIO_PIN05 | AB07 | DAIO_PINO3 |  |  |
| V04 | DAIO_PIN12 | Y06 | DAIO_PIN10 | AB08 | USB_XTAL |  |  |
| V05 | VDD_INT | Y07 | USBO_ID | AB09 | USB_CLKIN |  |  |
| V06 | VDD_EXT | Y08 | VDD_USB | AB10 | TWI2_SCL |  |  |
| V07 | VDD_PCIE_RX | Y09 | USBO_VBC | AB11 | TWIO_SDA |  |  |
| V08 | VDD_PCIE_TX | Y10 | TWIO_SCL | AB12 | HADCO_VREFN |  |  |
| V09 | VDD_EXT | Y11 | TWI2_SDA | AB13 | HADCO_VIN2 |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

ADSP-SC58x/ADSP-2158x 529-BALL BGA BALL ASSIGNMENTS (ALPHABETICAL BY PIN NAME)

| Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAIO_PIN01 | AA06 | DMC0_A06 | F02 | DMC1_A00 | C08 | DMC1_RZQ | E19 |
| DAIO_PIN02 | AB06 | DMC0_A07 | F05 | DMC1_A01 | C09 | DMC1_UDM | C16 |
| DAIO_PIN03 | AB07 | DMCO_A08 | J03 | DMC1_A02 | D10 | DMC1_UDQS | A20 |
| DAIO_PIN04 | AB05 | DMCO_A09 | G02 | DMC1_A03 | C07 | $\overline{\text { DMC1_UDQS }}$ | A19 |
| DAIO_PIN05 | Y05 | DMC0_A10 | J02 | DMC1_A04 | C10 | DMC1_VREF | A15 |
| DAIO_PIN06 | AA05 | DMC0_A11 | G04 | DMC1_A05 | D07 | DMC1_WE | D08 |
| DAIO_PIN07 | AA04 | DMC0_A12 | H02 | DMC1_A06 | C11 | GND | A01 |
| DAIO_PIN08 | Y04 | DMC0_A13 | G01 | DMC1_A07 | D09 | GND | A23 |
| DAIO_PIN09 | AB03 | DMC0_A14 | H01 | DMC1_A08 | D12 | GND | E06 |
| DAIO_PIN10 | Y06 | DMC0_A15 | J01 | DMC1_A09 | D17 | GND | E07 |
| DAIO_PIN11 | W04 | DMC0_BA0 | D03 | DMC1_A10 | D19 | GND | E08 |
| DAIO_PIN12 | V04 | DMCO_BA1 | E03 | DMC1_A11 | D20 | GND | E09 |
| DAIO_PIN13 | AB04 | DMCO_BA2 | D04 | DMC1_A12 | C18 | GND | F06 |
| DAIO_PIN14 | AB02 | $\overline{\text { DMC0_CAS }}$ | F03 | DMC1_A13 | C19 | GND | F09 |
| DAIO_PIN15 | AB01 | DMCO_CK | A04 | DMC1_A14 | C17 | GND | F16 |
| DAIO_PIN16 | AA03 | DMCO_CKE | C04 | DMC1_A15 | D18 | GND | J07 |
| DAIO_PIN17 | Y03 | DMC0_CK | A03 | DMC1_BA0 | D11 | GND | J08 |
| DAIO_PIN18 | W03 | DMC0_CSO | C03 | DMC1_BA1 | C12 | GND | J09 |
| DAIO_PIN19 | V03 | DMC0_DQ00 | B10 | DMC1_BA2 | D14 | GND | J10 |
| DAIO_PIN20 | U04 | DMC0_DQ01 | A10 | DMC1_CAS | D15 | GND | J11 |
| DAI1_PIN01 | T23 | DMC0_DQ02 | B09 | DMC1_CK | A16 | GND | J12 |
| DAI1_PIN02 | U23 | DMC0_DQ03 | A09 | DMC1_CKE | D13 | GND | J13 |
| DAI1_PIN03 | T20 | DMC0_DQ04 | B08 | DMC1_CK | A17 | GND | J14 |
| DAI1_PIN04 | U21 | DMC0_DQ05 | A08 | DMC1_CS0 | C14 | GND | J15 |
| DAI1_PIN05 | U22 | DMC0_DQ06 | B06 | DMC1_DQ00 | A12 | GND | J16 |
| DAI1_PIN06 | V21 | DMC0_DQ07 | B07 | DMC1_DQ01 | B11 | GND | J17 |
| DAI1_PIN07 | U20 | DMC0_DQ08 | B05 | DMC1_DQ02 | B12 | GND | K07 |
| DAI1_PIN08 | U19 | DMC0_DQ09 | A05 | DMC1_DQ03 | A11 | GND | K08 |
| DAI1_PIN09 | V23 | DMC0_DQ10 | B04 | DMC1_DQ04 | B13 | GND | K09 |
| DAI1_PIN10 | W22 | DMC0_DQ11 | B03 | DMC1_DQ05 | B14 | GND | K10 |
| DAI1_PIN11 | W21 | DMC0_DQ12 | B02 | DMC1_DQ06 | B15 | GND | K11 |
| DAI1_PIN12 | V22 | DMC0_DQ13 | C02 | DMC1_DQ07 | B16 | GND | K12 |
| DAI1_PIN13 | W23 | DMC0_DQ14 | C01 | DMC1_DQ08 | B17 | GND | K13 |
| DAI1_PIN14 | Y21 | DMC0_DQ15 | D02 | DMC1_DQ09 | A18 | GND | K14 |
| DAI1_PIN15 | Y23 | DMC0_LDM | C05 | DMC1_DQ10 | B18 | GND | K15 |
| DAI1_PIN16 | V20 | DMC0_LDQS | A07 | DMC1_DQ11 | B19 | GND | K16 |
| DAI1_PIN17 | Y22 | DMC0_LDQS | A06 | DMC1_DQ12 | B20 | GND | K17 |
| DAI1_PIN18 | AA23 | DMC0_ODT | D05 | DMC1_DQ13 | A21 | GND | L07 |
| DAI1_PIN19 | AA22 | $\overline{\text { DMCO_RAS }}$ | E02 | DMC1_DQ14 | B21 | GND | L08 |
| DAI1_PIN20 | W20 | DMCO_RESET | K01 | DMC1_DQ15 | A22 | GND | L09 |
| DMC0_A00 | H04 | DMCO_RZQ | E05 | DMC1_LDM | C15 | GND | L10 |
| DMC0_A01 | F01 | DMCO_UDM | D06 | DMC1_LDQS | A13 | GND | L11 |
| DMC0_A02 | F04 | DMC0_UDQS | B01 | DMC1_LDQS | A14 | GND | L12 |
| DMC0_A03 | G03 | DMC0_UDQS | A02 | DMC1_ODT | C13 | GND | L13 |
| DMC0_A04 | E01 | DMCO_VREF | D01 | DMC1_RAS | D16 | GND | L14 |
| DMC0_A05 | H03 | DMC0_WE | E04 | DMC1_RESET | C06 | GND | L15 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| GND | L16 | GND | T08 | PA_02 | AB23 | PC_11 | K02 |
| GND | L17 | GND | T09 | PA_03 | AC22 | PC_12 | L02 |
| GND | M07 | GND | T10 | PA_04 | AB22 | PC_13 | C20 |
| GND | M08 | GND | T11 | PA_05 | AA20 | PC_14 | D21 |
| GND | M09 | GND | T12 | PA_06 | AB21 | PC_15 | E20 |
| GND | M10 | GND | T13 | PA_07 | AC20 | PD_00 | B22 |
| GND | M11 | GND | T14 | PA_08 | AC21 | PD_01 | C21 |
| GND | M12 | GND | T15 | PA_09 | AA19 | PD_02 | F21 |
| GND | M13 | GND | T16 | PA_10 | Y19 | PD_03 | J19 |
| GND | M14 | GND | T17 | PA_11 | AB20 | PD_04 | B23 |
| GND | M15 | GND | U07 | PA_12 | Y18 | PD_05 | C23 |
| GND | M17 | GND | GND | U08 | PA_13 | Y17 | PD_06 |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

| Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. | Pin Name | Ball No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PF_11 | K21 | VDD_DMC | G13 | VDD_INT | E10 | VDD_INT | W16 |
| PF_12 | P22 | VDD_DMC | G14 | VDD_INT | E11 | VDD_INT | W17 |
| PF_13 | R23 | VDD_DMC | G15 | VDD_INT | E12 | VDD_INT | W18 |
| PF_14 | J21 | VDD_DMC | G16 | VDD_INT | E13 | VDD_INT | W19 |
| PF_15 | P21 | VDD_DMC | G17 | VDD_INT | E14 | VDD_PCIE | W07 |
| PG_00 | P23 | VDD_DMC | G18 | VDD_INT | E15 | VDD_PCIE_RX | V07 |
| PG_01 | R20 | VDD_DMC | H06 | VDD_INT | E16 | VDD_PCIE_TX | V08 |
| PG_02 | T22 | VDD_DMC | H07 | VDD_INT | E17 | VDD_RTC | W14 |
| PG_03 | T21 | VDD_DMC | H08 | VDD_INT | E18 | VDD_USB | Y08 |
| PG_04 | R22 | VDD_DMC | H09 | VDD_INT | F07 |  |  |
| PG_05 | R21 | VDD_DMC | H10 | VDD_INT | F08 |  |  |
| RTC0_CLKIN | AC15 | VDD_DMC | H11 | VDD_INT | F10 |  |  |
| RTCO_XTAL | AB15 | VDD_DMC | H12 | VDD_INT | F11 |  |  |
| SYS_BMODEO | R04 | VDD_DMC | H13 | VDD_INT | F12 |  |  |
| SYS_BMODE1 | R02 | VDD_DMC | H14 | VDD_INT | F13 |  |  |
| SYS_BMODE2 | R03 | VDD_DMC | H15 | VDD_INT | F14 |  |  |
| SYS_CLKIN0 | V01 | VDD_DMC | H16 | VDD_INT | F15 |  |  |
| SYS_CLKIN1 | T01 | VDD_DMC | H17 | VDD_INT | F17 |  |  |
| SYS_CLKOUT | H20 | VDD_DMC | H18 | VDD_INT | F18 |  |  |
| SYS_FAULT | P03 | VDD_DMC | J06 | VDD_INT | F19 |  |  |
| SYS_FAULT | M04 | VDD_DMC | K06 | VDD_INT | G05 |  |  |
| SYS_HWRST | N03 | VDD_DMC | L06 | VDD_INT | G19 |  |  |
| SYS_RESOUT | U02 | VDD_DMC | M06 | VDD_INT | H05 |  |  |
| SYS_XTALO | U01 | VDD_EXT | J18 | VDD_INT | H19 |  |  |
| SYS_XTAL1 | R01 | VDD_EXT | K18 | VDD_INT | J05 |  |  |
| TWIO_SCL | Y10 | VDD_EXT | L18 | VDD_INT | K05 |  |  |
| TWIO_SDA | AB11 | VDD_EXT | M18 | VDD_INT | K19 |  |  |
| TWI1_SCL | AA10 | VDD_EXT | N06 | VDD_INT | L05 |  |  |
| TWI1_SDA | AA11 | VDD_EXT | N18 | VDD_INT | L19 |  |  |
| TWI2_SCL | AB10 | VDD_EXT | P06 | VDD_INT | M05 |  |  |
| TWI2_SDA | Y11 | VDD_EXT | P18 | VDD_INT | N05 |  |  |
| USB0_DM | AC11 | VDD_EXT | R06 | VDD_INT | N19 |  |  |
| USBO_DP | AC10 | VDD_EXT | R18 | VDD_INT | P05 |  |  |
| USBO_ID | Y07 | VDD_EXT | T06 | VDD_INT | R05 |  |  |
| USBO_VBC | Y09 | VDD_EXT | T18 | VDD_INT | R19 |  |  |
| USBO_VBUS | AA09 | VDD_EXT | U06 | VDD_INT | T05 |  |  |
| USB1_DM | AC08 | VDD_EXT | U18 | VDD_INT | T19 |  |  |
| USB1_DP | AC09 | VDD_EXT | V06 | VDD_INT | U05 |  |  |
| USB1_VBUS | AA08 | VDD_EXT | V09 | VDD_INT | V05 |  |  |
| USB_CLKIN | AB09 | VDD_EXT | V10 | VDD_INT | V19 |  |  |
| USB_XTAL | AB08 | VDD_EXT | V11 | VDD_INT | W05 |  |  |
| VDD_DMC | G06 | VDD_EXT | V13 | VDD_INT | W06 |  |  |
| VDD_DMC | G07 | VDD_EXT | V14 | VDD_INT | W08 |  |  |
| VDD_DMC | G08 | VDD_EXT | V15 | VDD_INT | W09 |  |  |
| VDD_DMC | G09 | VDD_EXT | V16 | VDD_INT | W10 |  |  |
| VDD_DMC | G10 | VDD_EXT | V17 | VDD_INT | W11 |  |  |
| VDD_DMC | G11 | VDD_EXT | V18 | VDD_INT | W13 |  |  |
| VDD_DMC | G12 | VDD_HADC | AC13 | VDD_INT | W15 |  |  |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## CONFIGURATION OF THE 529-BALL CSP_BGA

Figure 104 shows an overview of signal placement on the 529-ball CSP_BGA.

TOP VIEW



## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## OUTLINE DIMENSIONS

Dimensions for the $19 \mathrm{~mm} \times 19 \mathrm{~mm} 349$-ball CSP_BGA package in Figure 105 are shown in millimeters.


COMPLIANT TO JEDEC STANDARDS MO-275-PPAB-2.
Figure 105. 349-Ball Chip Scale Package Ball Grid Array [CSP_BGA] (BC-349-1)
Dimensions shown in millimeters

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

Dimensions for the $19 \mathrm{~mm} \times 19 \mathrm{~mm}$ 529-ball CSP_BGA package in Figure 106 are shown in millimeters.


COMPLIANT TO JEDEC STANDARDS MO-275-RRAB-2.
Figure 106. 529-Ball Chip Scale Package Ball Grid Array [CSP_BGA]

$$
(B C-529-1)
$$

Dimensions shown in millimeters

## SURFACE-MOUNT DESIGN

Table 110 is an aid for PCB design. For industry-standard design recommendations, refer to IPC-7351, Generic Requirements for SurfaceMount Design and Land Pattern Standard.

Table 110. CSP_BGA Data for Use with Surface-Mount Design

| Package | Package Ball Attach Type | Package Solder Mask Opening | Package Ball Pad Size |
| :--- | :--- | :--- | :--- |
| BC-349-1 | Solder Mask Defined | 0.4 mm Diameter | 0.5 mm Diameter |
| BC-529-1 | Solder Mask Defined | 0.4 mm Diameter | 0.5 mm Diameter |

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## PLANNED AUTOMOTIVE PRODUCTION PRODUCTS

| Model ${ }^{1,2}$ | Processor Instruction Rate (Max) | Temperature Range ${ }^{3}$ | ARM Cores | SHARC+ Cores | SHARC+ SRAM | PCle Lanes ${ }^{4}$ | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD21583WCBCZ4Axx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| AD21584WCBCZ4Axx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| AD21584WCBCZ5Axx | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC582WCBCZ4Axx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC583WCBCZ3Axx | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC583WCBCZ4Axx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC584WCBCZ3Axx | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC584WCBCZ4Axx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC584WCBCZ5Axx | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSC587WCBCZ4Bxx | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSC587WBBCZ5Bxx | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
${ }^{2} \mathrm{xx}$ denotes the current die revision.
${ }^{3}$ Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see the Operating Conditions section for the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ specification which is the only temperature specification.
${ }^{4}$ N/A means not applicable.

## ADSP-SC582/SC583/SC584/SC587/SC589/ADSP-21583/21584/21587

## ORDERING GUIDE

| Model ${ }^{1}$ | Processor Instruction Rate (Max) | Temperature Range ${ }^{2}$ | ARM Cores ${ }^{3}$ | SHARC+ Cores | SHARC+ SRAM | PCle Lanes ${ }^{3}$ | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADSP-21583KBCZ-4A | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21583BBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21583CBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | N/A | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584KBCZ-4A | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584KBCZ-5A | 500 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584BBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584BBCZ-5A | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584CBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21584CBCZ-5A | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-21587KBCZ-4B | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-21587KBCZ-5B | 500 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-21587BBCZ-4B | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-21587BBCZ-5B | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ | N/A | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC582KBCZ-4A | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC582BBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC582CBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | 1 | 1 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583KBCZ-3A | 300 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583BBCZ-3A | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583CBCZ-3A | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583KBCZ-4A | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583BBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC583CBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | 1 | 2 | 384 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584KBCZ-3A | 300 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584BBCZ-3A | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584CBCZ-3A | 300 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584KBCZ-4A | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584KBCZ-5A | 500 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584BBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584BBCZ-5A | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584CBCZ-4A | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+95^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC584CBCZ-5A | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 349-Ball cspBGA | BC-349-1 |
| ADSP-SC587KBCZ-4B | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC587KBCZ-5B | 500 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC587BBCZ-4B | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC587BBCZ-5B | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | N/A | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC589KBCZ-4B | 450 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC589KBCZ-5B | 500 MHz | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC589BBCZ-4B | 450 MHz | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 |
| ADSP-SC589BBCZ-5B | 500 MHz | $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ | 1 | 2 | 640 kB | 1 | 529-Ball cspBGA | BC-529-1 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
${ }^{2}$ Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see the Operating Conditions section for the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ specification which is the only temperature specification.
${ }^{3} \mathrm{~N} /$ A means not applicable
$1^{2} \mathrm{C}$ refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).


[^0]:    ${ }^{1}$ Guidance also applies to models that do not feature the associated hardware block. See Table 2 or Table 3 for further information.

[^1]:    ${ }^{1}$ The minimum frequency for SCLK0 applies only when using the USB.
    ${ }^{2} \mathrm{f}_{\text {OCLK }}$ must not exceed $\mathrm{f}_{\text {SCLK0 }}$ when selected as SYS_CLKOUT.
    ${ }^{3}$ SYS_CLKOUT jitter is dependent on the application system design including pin switching activity, board layout, and the jitter characteristics of the SYS_CLKIN source. Due to the dependency on these factors, the measured jitter may be higher or lower than this typical specification for each end application.
    ${ }^{4}$ The typical value is the percentage of the SYS_CLKOUT period.
    ${ }^{5}$ The maximum achievable frequency for any peripheral in external clock mode is dependent on the ability to meet the setup and hold times in the ac timing specifications section for that peripheral.
    ${ }^{6}$ The peripheral external clock frequency must also be less than or equal to the $\mathrm{f}_{\text {SCLK }}\left(\mathrm{f}_{\text {SCLK0 }}\right.$ or $\left.\mathrm{f}_{\text {SCLK1 }}\right)$ that clocks the peripheral.

[^2]:    ${ }^{1}$ Applies to all output and bidirectional pins except TWI, DMC, USB, PCIe, and MLB.
    ${ }^{2}$ See the Output Drive Currents section for typical drive current capabilities.
    ${ }^{3}$ Applies to all DMC output and bidirectional signals in DDR2 mode.
    ${ }^{4}$ Applies to all DMC output and bidirectional signals in DDR3 mode.
    ${ }^{5}$ Applies to all DMC output and bidirectional signals in LPDDR mode.
    ${ }^{6}$ Applies to input pins SYS_BMODE0-2, SYS_CLKIN0, SYS_CLKIN1, $\overline{\text { SYS_HWRST, JTG_TDI, JTG_TMS, and USB0_CLKIN. }}$
    ${ }^{7}$ Applies to input pins with internal pull-ups including JTG_TDI, JTG_TMS, and JTG_TCK.
    ${ }^{8}$ Applies to signals JTAG_TRST, USB0_VBUS, USB1_VBUS.
    ${ }^{9}$ Applies to signals PA0-15, PB0-15, PC0-15, PD0-15, PE0-15, PF0-15, PG0-5, DAI0_PINx, DAI1_PINx, DMC0_DQx, DMC0_LDQS, DMC0_UDQS, $\overline{\mathrm{DMC0}} \mathbf{L D Q S}$, $\overline{D M C 0 \_U D Q S}$, SYS_FAULT, $\overline{\text { SYS_FAULT, JTG_TDO, USB0_ID, USBx_DM, USBx_DP, and USBx_VBC. }}$
    ${ }^{10}$ Applies to all signal pins.
    ${ }^{11}$ See "Estimating Power for ADSP-SC58x/2158x SHARC+ Processors" (EE-392) for further information.

[^3]:    ${ }^{1}$ See the Operating Conditions section for the HADC0_VINx specification.
    ${ }^{2}$ LSB $=$ HADC0_VREFP $\div 4096$.

[^4]:    ${ }^{1}$ Specifications apply to both DMC0 and DMC1.
    ${ }^{2}$ To ensure proper operation of the DDR2, all the DDR2 requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).
    ${ }^{3}$ Write command to first DMCx_DQS delay $=W L \times t_{C K}+t_{D Q S S}$.

[^5]:    ${ }^{1}$ Specifications apply to both DMC0 and DMC1.
    ${ }^{2}$ To ensure proper operation of LPDDR, all the LPDDR requirements must be strictly followed. See "Interfacing DDR3/DDR2/LPDDR Memory to ADSP-SC5xx/215xx Processors" (EE-387).
    ${ }^{3}$ Write command to first DMCx_DQS delay $=W L \times t_{C K}+t_{\text {DQSS }}$.

[^6]:    ${ }^{1}$ See Table 29 for details on the minimum period that can be programmed for tpCLKPROG.

[^7]:    ${ }^{1}$ This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external EPPI_CLK. For the external EPPI_CLK ideal maximum frequency see the $\mathrm{f}_{\text {PCLKEXT }}$ specification in Table 29.

[^8]:    ${ }^{1}$ Specifications apply to LP0 and LP1.
    ${ }^{2}$ See Table 29 for details on the minimum period that can be programmed for $t_{\text {LCLKTPROG }}$.

[^9]:    ${ }^{1}$ Specifications apply to all eight SPORTs.
    ${ }^{2}$ Referenced to sample edge.
    ${ }^{3}$ This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPTx_CLK. For the external SPTx_CLK ideal maximum frequency see the fSPTCLKEXT specification in Table 29.
    ${ }^{4}$ Referenced to drive edge.

[^10]:    ${ }^{1}$ Specifications apply to all eight SPORTs.
    ${ }^{2}$ Referenced to drive edge.

[^11]:    ${ }^{1}$ Specifications apply to all eight SPORTs.

[^12]:    ${ }^{1}$ All specifications apply to all three SPIs.
    ${ }^{2}$ See Table 29 for details on the minimum period that can be programmed for tsPICLKPROG.
    ${ }^{3}$ Applies to sequential mode with STOP $\geq 1$.

[^13]:    ${ }^{1}$ All specifications apply to all three SPIs.

[^14]:    ${ }^{1}$ All specifications apply to all three SPIs.

[^15]:    ${ }^{1}$ The minimum pulse width applies for timer signals in width capture and external clock modes.
    ${ }^{2}$ This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external TMR_CLK. For the external TMR_CLK maximum frequency see the $\mathrm{f}_{\text {TMRCLKEXT }}$ specification in Table 29.
    ${ }^{3}$ WIDTH refers to the value in the TMRx_WIDTH register (it can vary from 1 to $2^{32}-1$ ).

[^16]:    ${ }^{1}$ These specifications apply to ETH0 and ETH1.
    ${ }^{2}$ RMII outputs synchronous to RMII ETHx_REFCLK are ETHx_TXD1-0.

[^17]:    ${ }^{1} \mathrm{f}_{\text {MCKE }}$ (maximum) and $\mathrm{f}_{\text {MCKR }}$ (maximum) include maximum cycle to cycle system jitter ( $\mathrm{t}_{\text {IITTER }}$ ) of 600 ps for a bit error rate of 10 E - 9 .
    ${ }^{2}$ Receivers must latch MLBSP/N (MLBDP/N) data within $\mathrm{t}_{\mathrm{HD}}(\mathrm{min})$ of the rising edge of MLBCP/N.

