## MCP651/1S/2/3/4/5/9

## $50 \mathrm{MHz}, 200 \mu \mathrm{~V}$ Op Amps with mCal

## Features:

- Gain-Bandwidth Product: 50 MHz
- Slew Rate: $30 \mathrm{~V} / \mu \mathrm{s}$
- Low Input Offset: $\pm 200 \mu \mathrm{~V}$ (maximum)
- Low Input Bias Current: 6 pA (typical)
- Noise: $7.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, at 1 MHz
- Ease-of-Use:
- Unity-Gain Stable
- Rail-to-Rail Output
- Input Range incl. Negative Rail
- No Phase Reversal
- Supply Voltage Range: +2.5 V to +5.5 V
- High Output Current: $\pm 100 \mathrm{~mA}$
- Supply Current: $6.0 \mathrm{~mA} / \mathrm{Ch}$ (typical)
- Low-Power Mode: $5 \mu \mathrm{~A} / \mathrm{Ch}$
- Small Packages: SOT23-5, DFN
- Extended Temperature Range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Typical Applications:

- Driving A/D Converters
- Fast Low-side Current Sensing
- Power Amplifier Control Loops
- Optical Detector Amplifier
- Barcode Scanners
- Multi-Pole Active Filter
- Consumer Audio


## Design Aids:

- SPICE Macro Models
- FilterLab ${ }^{\circledR}$ Software
- Microchip Advanced Part Selector (MAPS)
- Analog Demonstration and Evaluation Boards
- MCP651EV-VOS
- Application Notes


## Description:

The Microchip Technology Inc. MCP651/1S/2/3/4/5/9 family of high bandwidth and high slew rate operational amplifiers features low offset. At power-up, these op amps are self-calibrated using mCal. Some package options also provide a Calibration/Chip Select pin (CAL/CS) that supports a Low-Power mode of operation, with offset calibration at the time normal operation is re-started. These amplifiers are optimized for high speed, low noise and distortion, single-supply operation with rail-to-rail output and an input that includes the negative rail.
This family is offered in single (MCP651 and MCP651S), single with CAL/CS pin (MCP653), dual (MCP652), dual with CAL/CS pins (MCP655), quad (MCP654) and quad with CAL/CS pins (MCP659). All devices are fully specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Typical Application Circuit



## High Gain-Bandwidth Op Amp Portfolio

| Model Family | Channels/Package | Gain-Bandwidth | $\mathbf{V}_{\text {OS }}$ (max.) | $\mathbf{I}_{\mathbf{Q}} / \mathbf{C h}$ (typ.) |
| :--- | :---: | :---: | :---: | :---: |
| MCP621/1S/2/3/4/5/9 | $1,2,4$ | 20 MHz | 0.2 mV | 2.5 mA |
| MCP631/2/3/4/5/9 | $1,2,4$ | 24 MHz | 8.0 mV | 2.5 mA |
| MCP651/1S/2/3/4/5/9 | $1,2,4$ | 50 MHz | 0.2 mV | 6.0 mA |
| MCP660/1/2/3/4/5/9 | $1,2,3,4$ | 60 MHz | 8.0 mV | 6.0 mA |

## Package Types




### 1.0 ELECTRICAL CHARACTERISTICS

### 1.1 Absolute Maximum Ratings $\dagger$

$V_{D D}-V_{S S}$ .6.5V
Current at Input Pins .................................................... $\pm 2 \mathrm{~mA}$
Analog Inputs $\left(\mathrm{V}_{\mathrm{IN}^{+}}\right.$and $\left.\mathrm{V}_{\mathrm{IN}^{-}}\right) \dagger \dagger . \mathrm{V}_{\mathrm{SS}}-1.0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+1.0 \mathrm{~V}$
All other Inputs and Outputs $\ldots . . . . . . V_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Difference Input voltage ..................................... | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \mid$
Output Short Circuit Current ................................ Continuous
Current at Output and Supply Pins .......................... $\pm 150 \mathrm{~mA}$
Storage Temperature ................................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Max. Junction Temperature ........................................ $+150^{\circ} \mathrm{C}$
ESD protection on all pins (HBM, MM) ................ $\geq 1 \mathrm{kV}, 200 \mathrm{~V}$
† Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
$\dagger \dagger$ See Section 4.2.2 "Input Voltage and Current Limits".

### 1.2 Specifications

## TABLE 1-1: DC ELECTRICAL SPECIFICATIONS

| Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3$, $\mathrm{V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}$ and CAL/CS$=\mathrm{V}_{\mathrm{SS}}$ (refer to Figure 1-2). |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym. | Min. | Typ. | Max. | Units | Conditions |
| Input Offset |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | -200 | - | +200 | $\mu \mathrm{V}$ | After calibration (Note 1) |
| Input Offset Voltage Trim Step | $\mathrm{V}_{\text {OSTRM }}$ | - | 37 | 200 | $\mu \mathrm{V}$ |  |
| Input Offset Voltage Drift | $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 2.5$ | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Power Supply Rejection Ratio | PSRR | 61 | 76 | - | dB |  |
| Input Current and Impedance |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | - | 6 | - | pA |  |
| Across Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 130 | - | pA | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ |
| Across Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 1700 | 5,000 | pA | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ |
| Input Offset Current | l OS | - | $\pm 1$ | - | pA |  |
| Common Mode Input Impedance | $\mathrm{Z}_{\mathrm{CM}}$ | - | $10^{13}\| \| 9$ | - | $\Omega \\| \mathrm{pF}$ |  |
| Differential Input Impedance | $\mathrm{Z}_{\text {DIFF }}$ | - | $10^{13}\| \| 2$ | - | $\Omega \\| \mathrm{pF}$ |  |
| Common Mode |  |  |  |  |  |  |
| Common Mode Input Voltage Range | $\mathrm{V}_{\text {CMR }}$ | $\mathrm{V}_{\text {SS }}-0.3$ | - | $\mathrm{V}_{\mathrm{DD}}-1.3$ | V | (Note 2) |
| Common Mode Rejection Ratio | CMRR | 65 | 81 | - | dB | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=-0.3$ to 1.2 V |
|  | CMRR | 68 | 84 | - | dB | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=-0.3$ to 4.2 V |
| Open-Loop Gain |  |  |  |  |  |  |
| DC Open-Loop Gain (large signal) | $\mathrm{A}_{\mathrm{OL}}$ | 88 | 114 | - | dB | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ to 2.2 V |
|  | $\mathrm{A}_{\mathrm{OL}}$ | 94 | 123 | - | dB | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.3 \mathrm{~V}$ to 5.2 V |
| Output |  |  |  |  |  |  |
| Maximum Output Voltage Swing | $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{S S}+25$ | - | $\mathrm{V}_{\mathrm{DD}}-25$ | mV | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{G}=+2$ <br> 0.5 V Input Overdrive |
|  | $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{S S}+50$ | - | $V_{D D}-50$ | mV | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{G}=+2,$ <br> 0.5 V Input Overdrive |
| Output Short-Circuit Current | $I_{S C}$ | $\pm 50$ | $\pm 95$ | $\pm 145$ | mA | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ (Note 3) |
|  | $\mathrm{I}_{\text {SC }}$ | $\pm 50$ | $\pm 100$ | $\pm 150$ | mA | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ (Note 3) |

Note 1: Describes the offset (under the specified conditions) right after power-up, or just after the CAL/CS pin is toggled. Thus, 1/f noise effects (an apparent wander in $\mathrm{V}_{\mathrm{OS}}$; see Figure 2-35) are not included.
2: See Figure 2-6 and Figure 2-7 for temperature effects.
3: The $I_{\text {SC }}$ specifications are for design guidance only; they are not tested.

## MCP651/1S/2/3/4/5/9

TABLE 1-1: DC ELECTRICAL SPECIFICATIONS (CONTINUED)
Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3$, $\mathrm{V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}$ and CAL/CS$=\mathrm{V}_{\mathrm{SS}}$ (refer to Figure 1-2).

| Parameters | Sym. | Min. | Typ. | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Calibration Input |  |  |  |  |  |  |
| Calibration Input Voltage Range | $\mathrm{V}_{\text {CALRNG }}$ | $\mathrm{V}_{\text {SS }}+0.1$ | - | $\mathrm{V}_{\text {DD }}-1.4$ | mV | $\mathrm{V}_{\text {CAL }}$ pin externally driven |
| Internal Calibration Voltage | $\mathrm{V}_{\text {CAL }}$ | $0.31 \mathrm{~V}_{\mathrm{DD}}$ | $0.33 \mathrm{~V}_{\mathrm{DD}}$ | $0.35 V_{D D}$ |  | $\mathrm{V}_{\text {CAL }}$ pin open |
| Input Impedance | $\mathrm{Z}_{\text {CAL }}$ | - | 100 \|| 5 | - | $\mathrm{k} \Omega \\| \mathrm{\\| pF}$ |  |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $V_{D D}$ | 2.5 | - | 5.5 | V |  |
| Quiescent Current per Amplifier | $\mathrm{I}_{\mathrm{Q}}$ | 3 | 6 | 9 | mA | $\mathrm{I}_{\mathrm{O}}=0$ |
| POR Input Threshold, Low | $\mathrm{V}_{\text {PRL }}$ | 1.15 | 1.40 | - | V |  |
| POR Input Threshold, High | $\mathrm{V}_{\text {PRH }}$ | - | 1.40 | 1.65 | V |  |

Note 1: Describes the offset (under the specified conditions) right after power-up, or just after the CAL/CS pin is toggled. Thus, $1 / f$ noise effects (an apparent wander in $\mathrm{V}_{\mathrm{OS}}$; see Figure 2-35) are not included.
2: See Figure 2-6 and Figure 2-7 for temperature effects.
3: The $I_{S C}$ specifications are for design guidance only; they are not tested.

## TABLE 1-2: AC ELECTRICAL SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ and $\mathrm{CAL} / \mathrm{CS}=\mathrm{V}_{\mathrm{SS}}$ (refer to Figure 1-2).

| Parameters |  |  |  |  |  |  |  | Sym. | Min. | Typ. | Max. | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC Response |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Gain-Bandwidth Product | GBWP | - | 50 | - | MHz |  |  |  |  |  |  |  |  |
| Phase Margin | PM | - | 65 | - | ${ }^{\circ}$ | $\mathrm{G}=+1$ |  |  |  |  |  |  |  |
| Open-Loop Output Impedance | $\mathrm{R}_{\mathrm{O}}$ | - | 20 | - | $\Omega$ |  |  |  |  |  |  |  |  |
| AC Distortion | - |  |  |  |  |  |  |  |  |  |  |  |  |
| Total Harmonic Distortion plus Noise | THD +N | - | 0.0012 | - | $\%$ | $\mathrm{G}=+1, \mathrm{~V}_{\mathrm{OUT}}=4 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{f}=1 \mathrm{kHz}$, <br> $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{BW}=80 \mathrm{kHz}$ |  |  |  |  |  |  |  |

## Step Response

| Rise Time, $10 \%$ to $90 \%$ | $\mathrm{t}_{\mathrm{r}}$ | - | 6 | - | ns | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=100 \mathrm{mV} \mathrm{P}_{\text {P-P }}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Slew Rate | SR | - | 30 | - | $\mathrm{V} / \mu \mathrm{s}$ | $\mathrm{G}=+1$ |

## Noise

| Input Noise Voltage | $\mathrm{E}_{\mathrm{ni}}$ | - | 17 | - | $\mu \mathrm{V}_{\mathrm{P}-\mathrm{P}}$ | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Input Noise Voltage Density | $\mathrm{e}_{\mathrm{ni}}$ | - | 7.5 | - | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | $\mathrm{f}=1 \mathrm{MHz}$ |
| Input Noise Current Density | $\mathrm{i}_{\mathrm{ni}}$ |  | 4 | - | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ | $\mathrm{f}=1 \mathrm{kHz}$ |

## TABLE 1-3: DIGITAL ELECTRICAL SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$ (refer to Figure 1-1 and Figure 1-2).

| Parameters | Sym. | Min. | Typ. | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CAL/CS Low Specifications |  |  |  |  |  |  |
| CAL/ $\overline{\mathrm{CS}}$ Logic Threshold, Low | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{SS}}$ | - | $0.2 \mathrm{~V}_{\mathrm{DD}}$ | V |  |
| CAL/ $\overline{C S}$ Input Current, Low | $\mathrm{I}_{\text {CSL }}$ | - | 0 | - | nA | $\mathrm{CAL} / \overline{\mathrm{CS}}=0 \mathrm{~V}$ |
| CAL/CS High Specifications |  |  |  |  |  |  |
| CAL/ $\overline{\mathrm{CS}}$ Logic Threshold, High | $\mathrm{V}_{\mathrm{IH}}$ | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| CAL/ $\overline{C S}$ Input Current, High | $\mathrm{I}_{\text {CSH }}$ | - | 0.7 | - | $\mu \mathrm{A}$ | $C A L / \overline{C S}=V_{D D}$ |
| GND Current | $\mathrm{I}_{\text {SS }}$ | -3.5 | -1.8 | - | $\mu \mathrm{A}$ | Single, CAL/CS $=\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ |
|  | $\mathrm{I}_{\text {SS }}$ | -8 | -4 | - | $\mu \mathrm{A}$ | Single, CAL/CS $=\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
|  | $\mathrm{I}_{\text {SS }}$ | -5 | -2.5 | - | $\mu \mathrm{A}$ | Dual, $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ |
|  | $\mathrm{I}_{\text {SS }}$ | -10 | -5 | - | $\mu \mathrm{A}$ | Dual, $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
| CAL/ $\overline{C S}$ Internal Pull-Down Resistor | $\mathrm{R}_{\mathrm{PD}}$ | - | 5 | - | $\mathrm{M} \Omega$ |  |
| Amplifier Output Leakage | $\mathrm{I}_{\text {(LEAK) }}$ | - | 50 | - | nA | $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |
| POR Dynamic Specifications |  |  |  |  |  |  |
| $V_{D D}$ Low to Amplifier Off Time (output goes High Z) | $t_{\text {PofF }}$ | - | 200 | - | ns | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}, \\ & \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 0 \mathrm{~V} \text { step to } \mathrm{V}_{\mathrm{OUT}}=0.1(2.5 \mathrm{~V}) \end{aligned}$ |
| $V_{D D}$ High to Amplifier On Time (including calibration) | ${ }^{\text {tPON }}$ | 100 | 200 | 300 | ms | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}, \\ & \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \text { step to } \mathrm{V}_{\mathrm{OUT}}=0.9(2.5 \mathrm{~V}) \end{aligned}$ |
| CAL/CS Dynamic Specifications |  |  |  |  |  |  |
| CAL/ $\overline{\mathrm{CS}}$ Input Hysteresis | $\mathrm{V}_{\text {HYST }}$ | - | 0.25 | - | V |  |
| CAL/ $\overline{C S}$ Setup Time (between CAL/CS edges) | ${ }^{\text {t }}$ CSU | 1 | - | - | $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}(\text { Notes } 2,3,4) \\ & \mathrm{CAL} / \mathrm{CS}=0.8 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.1\left(\mathrm{~V}_{\mathrm{DD}} / 2\right) \end{aligned}$ |
| CAL/CS High to Amplifier Off Time (output goes High Z) | ${ }^{\text {t }}$ COFF | - | 200 | - | ns | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}, \\ & \mathrm{CAL} / \mathrm{CS}=0.8 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.1\left(\mathrm{~V}_{\mathrm{DD}} / 2\right) \end{aligned}$ |
| CAL/든 Low to Amplifier On Time (including calibration) | ${ }^{\text {COON }}$ | - | 3 | 4 | ms | $\begin{aligned} & \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{MCP651} \text { and MCP655, } \\ & \mathrm{CAL} / \mathrm{CS}=0.2 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.9\left(\mathrm{~V}_{\mathrm{DD}} / 2\right) \end{aligned}$ |
|  | ${ }^{\text {c Con }}$ | - | 6 | 8 | ms | $\begin{array}{\|l} \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{~V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{MCP} 659, \\ \mathrm{CAL} / \mathrm{CS}=0.2 \mathrm{~V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{OUT}}=0.9\left(\mathrm{~V}_{\mathrm{DD}} / 2\right) \end{array}$ |

Note 1: The MCP652 single, MCP653 single, MCP655 dual and MCP659 quad have their CAL/ $\overline{\mathrm{CS}}$ inputs internally pulled down to $\mathrm{V}_{\mathrm{SS}}(0 \mathrm{~V})$.
2: This time ensures that the internal logic recognizes the edge. However, for the rising edge case, if CAL/ट्रS is raised before the calibration is complete, the calibration will be aborted and the part will return to Low-Power mode.
3: For the MCP655 dual, there is an additional constraint. CALA/CSA and CALB/CSB can be toggled simultaneously (within a time much smaller than $\mathrm{t}_{\mathrm{CSU}}$ ) to make both op amps perform the same function simultaneously. If they are toggled independently, then CALA/CSA (CALB/CSB) cannot be allowed to toggle while op amp $B$ (op amp $A$ ) is in Calibration mode; allow more than the maximum $\mathrm{t}_{\mathrm{CON}}$ time ( 4 ms ) before the other side is toggled.
4: For the MCP659 quad, there is an additional constraint. CALAD/CS $\overline{A D}$ and CALBC/CS $\overline{B C}$ can be toggled simultaneously (within a time much smaller than $\mathrm{t}_{\mathrm{CSU}}$ ) to make all four op amps perform the same function simultaneously, and the maximum $\mathrm{t}_{\text {con }}$ time is approximately doubled ( 8 ms ). If they are toggled independently, then CALAD/CS $\overline{A D}$ (CALBC/ $\overline{C S} \overline{B C}$ ) cannot be allowed to toggle while op amps B and C (op amps A and D) are in Calibration mode; allow more than the maximum $\mathrm{t}_{\mathrm{CON}}$ time ( 8 ms ) before the other side is toggled.

## MCP651/1S/2/3/4/5/9

## TABLE 1-4: TEMPERATURE SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, all limits are specified for: $\mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}$.

| Parameters | Sym. | Min. | Typ. | Max. | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Temperature Ranges |  |  |  |  |  |  |
| Specified Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ | (Note 1) |
| Storage Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -65 | - | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Thermal Package Resistances |  |  |  |  |  |  |
| Thermal Resistance, 5L-2×3 SOT | $\theta_{\text {JA }}$ | - | 220.7 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 6L-2×3 SOT | $\theta_{\text {JA }}$ | - | 190.5 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 8L- $2 \times 3$ TDFN | $\theta_{\text {JA }}$ | - | 52.5 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 8L-3×3 DFN | $\theta_{\text {JA }}$ | - | 63 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | (Note 2) |
| Thermal Resistance, 8L-SOIC | $\theta_{\text {JA }}$ | - | 163 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 10L-3×3 DFN | $\theta_{\text {JA }}$ | - | 71 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | (Note 2) |
| Thermal Resistance, 10L-MSOP | $\theta_{\text {JA }}$ | - | 202 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 14L-SOIC | $\theta_{\text {JA }}$ | - | 95.3 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 14L-TSSOP | $\theta_{\text {JA }}$ | - | 100 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 16L-4x4-QFN | $\theta_{\text {JA }}$ | - | 46 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | (Note 2) |

Note 1: Operation must not cause $\mathrm{T}_{\mathrm{J}}$ to exceed Maximum Junction Temperature specification $\left(150^{\circ} \mathrm{C}\right)$.
2: Measured on a standard JC51-7, four-layer printed circuit board with ground plane and vias.

### 1.3 Timing Diagram



Note: For the MCP655 dual and the MCP659 quad, there is an additional constraint on toggling the two CAL/CS pins close together; see the $\mathrm{T}_{\text {CoN }}$ specification in Table 1-3.

FIGURE 1-1: Timing Diagram.

### 1.4 Test Circuits

The circuit used for most DC and AC tests is shown in Figure 1-2. This circuit can independently set $\mathrm{V}_{\mathrm{CM}}$ and $V_{\text {Out; }}$ see Equation 1-1. Note that $\mathrm{V}_{\mathrm{CM}}$ is not the circuit's Common mode voltage ( $\left.\left(\mathrm{V}_{\mathrm{P}}+\mathrm{V}_{\mathrm{M}}\right) / 2\right)$, and that $\mathrm{V}_{\text {OST }}$ includes $\mathrm{V}_{\text {OS }}$ plus the effects (on the input offset error, $\mathrm{V}_{\mathrm{OST}}$ ) of temperature, CMRR, PSRR and $\mathrm{A}_{\mathrm{OL}}$.

## EQUATION 1-1:

$$
\begin{aligned}
& G_{D M}=R_{F} / R_{G} \\
& V_{C M}=\left(V_{P}+V_{D D} / 2\right) / 2 \\
& V_{O S T}=V_{I N-}-V_{I N+} \\
& V_{O U T}=\left(V_{D D} / 2\right)+\left(V_{P}-V_{M}\right)+V_{O S T}\left(1+G_{D M}\right) \\
& \text { Where: } \\
& \qquad \begin{array}{ll}
G_{D M}= & \text { Differential Mode Gain } \\
V_{C M}= & \text { Op Amp's Common Mode } \quad(\mathrm{V} / \mathrm{V}) \\
& \text { Input Voltage } \\
V_{O S T}= & \text { Op Amp's Total Input Offset } \quad(\mathrm{mV}) \\
& \text { Voltage }
\end{array}
\end{aligned}
$$



FIGURE 1-2: $\quad$ AC and DC Test Circuit for Most Specifications.

## MCP651/1S/2/3/4/5/9

### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.

### 2.1 DC Signal Inputs



FIGURE 2-1: Input Offset Voltage.


FIGURE 2-2: Input Offset Voltage Drift.


FIGURE 2-3: Input Offset Voltage Repeatability (repeated calibration).


FIGURE 2-4: Input Offset Voltage vs. Power Supply Voltage.


FIGURE 2-5: Input Offset Voltage vs. Output Voltage.


FIGURE 2-6: Low-Input Common Mode Voltage Headroom vs. Ambient Temperature.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.


FIGURE 2-7: High-Input Common Mode Voltage Headroom vs. Ambient Temperature.


FIGURE 2-8: Input Offset Voltage vs. Common Mode Voltage with $V_{D D}=2.5 \mathrm{~V}$.


FIGURE 2-9: Input Offset Voltage vs. Common Mode Voltage with $V_{D D}=5.5 \mathrm{~V}$.


FIGURE 2-10: $\quad C M R R$ and $P S R R$ vs. Ambient Temperature.


FIGURE 2-11: DC Open-Loop Gain vs. Ambient Temperature.


FIGURE 2-12: Input Bias and Offset Currents vs. Ambient Temperature with $V_{D D}=+5.5 \mathrm{~V}$.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $V_{L}=V_{D D} / 2, R_{L}=1 \mathrm{k} \Omega$ to $V_{L}, C_{L}=20 \mathrm{pF}$, and $C A L / \overline{C S}=V_{S S}$.


FIGURE 2-13: Input Bias and Offset
Currents vs. Common Mode Input Voltage with $T_{A}=+85^{\circ} \mathrm{C}$.


FIGURE 2-14: Input Bias and Offset
Currents vs. Common Mode Input Voltage with
$T_{A}=+125^{\circ} \mathrm{C}$.


FIGURE 2-15: Input Bias Current vs. Input Voltage (below $V_{S S}$ ).

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.

### 2.2 Other DC Voltages and Currents



FIGURE 2-16: Ratio of Output Voltage Headroom to Output Current.


FIGURE 2-17: Output Voltage Headroom vs. Ambient Temperature.


FIGURE 2-18: Output Short-Circuit Current vs. Power Supply Voltage.


FIGURE 2-19: Supply Current vs. Power Supply Voltage.


FIGURE 2-20: Supply Current vs. Common Mode Input Voltage.


FIGURE 2-21: Power-On Reset Voltages vs. Ambient Temperature.

## MCP651/1S/2/3/4/5/9

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $V_{L}=V_{D D} / 2, R_{L}=1 \mathrm{k} \Omega$ to $V_{L}, C_{L}=20 \mathrm{pF}$, and $C A L / \overline{C S}=V_{S S}$.


FIGURE 2-22: Normalized Internal
Calibration Voltage.


FIGURE 2-23: $\quad V_{C A L}$ Input Resistance vs. Temperature.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.

### 2.3 Frequency Response



FIGURE 2-24: $\quad C M R R$ and PSRR vs.
Frequency.


FIGURE 2-25: Open-Loop Gain vs.
Frequency.


FIGURE 2-26: Gain-Bandwidth Product and Phase Margin vs. Ambient Temperature.


FIGURE 2-27: Gain-Bandwidth Product and Phase Margin vs. Common Mode Input Voltage.


FIGURE 2-28: Gain-Bandwidth Product and Phase Margin vs. Output Voltage.


FIGURE 2-29: Closed-Loop Output Impedance vs. Frequency.

## MCP651/1S/2/3/4/5/9

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $V_{L}=V_{D D} / 2, R_{L}=1 \mathrm{k} \Omega$ to $V_{L}, C_{L}=20 \mathrm{pF}$, and $C A L / \overline{C S}=V_{S S}$.


FIGURE 2-30: Gain Peaking vs. Normalized Capacitive Load.


FIGURE 2-31: Channel-to-Channel
Separation vs. Frequency.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \mathrm{CS}=\mathrm{V}_{\mathrm{SS}}$.

### 2.4 Input Noise and Distortion



FIGURE 2-32: Input Noise Voltage Density vs. Frequency.


FIGURE 2-33: Input Noise Voltage Density vs. Input Common Mode Voltage with $f=100 \mathrm{~Hz}$.

FIGURE 2-34: Input Noise Voltage Density vs. Input Common Mode Voltage with $f=1 \mathrm{MHz}$.

## MCP651/1S/2/3/4/5/9

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $V_{L}=V_{D D} / 2, R_{L}=1 \mathrm{k} \Omega$ to $V_{L}, C_{L}=20 \mathrm{pF}$, and $C A L / \overline{C S}=V_{S S}$.

### 2.5 Time Response



FIGURE 2-37: Non-inverting Small Signal Step Response.


FIGURE 2-38: Non-inverting Large Signal Step Response.


FIGURE 2-39: Inverting Small Signal Step Response.


FIGURE 2-40: Inverting Large Signal Step Response.


FIGURE 2-41: $\quad$ The MCP651/1S/2/3/4/5/9 family shows no input phase reversal with overdrive.


FIGURE 2-42: Slew Rate vs. Ambient Temperature.

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.


FIGURE 2-43: Maximum Output Voltage
Swing vs. Frequency.

## MCP651/1S/2/3/4/5/9

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \mathrm{CS}=\mathrm{V}_{\mathrm{SS}}$.

### 2.6 Calibration and Chip Select Response



FIGURE 2-44: CAL/CS Current vs. Power Supply Voltage.


FIGURE 2-45: CAL/CS Voltage, Output Voltage and Supply Current (for Side A) vs. Time with $V_{D D}=2.5 \mathrm{~V}$.


FIGURE 2-46: CAL/CS Voltage, Output Voltage and Supply Current (for Side A) vs. Time with $V_{D D}=5.5 \mathrm{~V}$.


FIGURE 2-47: CAL/CS Hysteresis vs. Ambient Temperature.


FIGURE 2-48: CAL/CS Turn-On Time vs. Ambient Temperature.


FIGURE 2-49: CAL/CS's Pull-Down Resistor ( $R_{P D}$ ) vs. Ambient Temperature.

## MCP651/1S/2/3/4/5/9

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 3, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{L}}, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, and $\mathrm{CAL} / \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$.


FIGURE 2-50: Quiescent Current in Shutdown vs. Power Supply Voltage.


FIGURE 2-51: Output Leakage Current vs.
Output Voltage.

## MCP651/1S/2/3/4/5/9

### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

## TABLE 3-1: PIN FUNCTION TABLE

| MCP651 |  | MCP651S | MCP652 |  | MCP653 | MCP654 |  | MCP655 |  | MCP659 | Symbol | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SOIC | TDFN | SOT | SOIC | DFN | SOT | SOIC | TSSOP | MSOP | DFN | QFN |  |  |
| 6 | 6 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 16 | $V_{\text {OUT }}$, <br> $V_{\text {OUTA }}$ | Output (op amp A) |
| 2 | 2 | 4 | 2 | 2 | 4 | 2 | 2 | 2 | 2 | 1 | $\mathrm{V}_{\mathrm{IN}^{-},} \mathrm{V}_{\mathrm{INA}^{-}}$ | Inverting Input (op amp A) |
| 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 2 | $\mathrm{V}_{\mathrm{IN}^{+}}, \mathrm{V}_{\mathrm{INA}}{ }^{+}$ | Non-inverting Input (op amp A) |
| 4 | 4 | 2 | 4 | 4 | 2 | 11 | 11 | 4 | 4 | 11 | $\mathrm{V}_{S S}$ | Negative Power Supply |
| 8 | 8 | - | - | - | 5 | - | - | 5 | 5 | - | $\begin{aligned} & \mathrm{CAL} / \overline{\mathrm{CS}}, \\ & \mathrm{CALA} / \overline{\mathrm{CSA}} \end{aligned}$ | Calibrate/Chip Select Digital Input (op amp A) |
| - | - | - | - | - | - | - | - | 6 | 6 | - | CALb/ $\overline{\mathrm{CSB}}$ | Calibrate/Chip Select Digital Input (op amp B) |
| - | - | - | - | - | - | - | - | - | - | 15 | $\overline{\mathrm{CALAD} /}$ | Calibrate/Chip Select Digital Input (op amps A and D) |
| - | - | - | - | - | - | - | - | - | - | 7 | $\frac{\overline{\mathrm{CALBC} /}}{\overline{\mathrm{CSBC}}}$ | Calibrate/Chip Select Digital Input (op amps B and C) |
| - | - | - | 5 | 5 | - | 5 | 5 | 7 | 7 | 4 | $\mathrm{V}_{\text {INB }}{ }^{+}$ | Non-inverting Input (op amp B) |
| - | - | - | 6 | 6 | - | 6 | 6 | 8 | 8 | 5 | $\mathrm{V}_{\text {INB }}{ }^{-}$ | Inverting Input (op amp B) |
| - | - | - | 7 | 7 | - | 7 | 7 | 9 | 9 | 6 | $V_{\text {OUtB }}$ | Output (op amp B) |
| - | - | - | - | - | - | 10 | 10 | - | - | 10 | $\mathrm{V}_{\text {INC }}{ }^{+}$ | Non-inverting input (op amp C) |
| - | - | - | - | - | - | 9 | 9 | - | - | 9 | $\mathrm{V}_{\text {INC }}{ }^{-}$ | Inverting Input (op amp C) |
| - | - | - | - | - | - | 8 | 8 | - | - | 8 | $\mathrm{V}_{\text {OUTC }}$ | Output (op amp C) |
| - | - | - | - | - | - | 12 | 12 | - | - | 12 | $\mathrm{V}_{\text {IND }}{ }^{+}$ | Non-inverting Input (op amp D) |
| - | - | - | - | - | - | 13 | 13 | - | - | 13 | $\mathrm{V}_{\text {IND }}{ }^{-}$ | Inverting Input (op amp D) |
| - | - | - | - | - | - | 14 | 14 | - | - | 14 | $V_{\text {OUTD }}$ | Output (op amp D) |
| 7 | 7 | 5 | 8 | 8 | 6 | 4 | 4 | 10 | 10 | 3 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply |
| 5 | 5 | - | - | - | - | - | - | - | - | - | $\mathrm{V}_{\text {CAL }}$ | Calibration Common Mode Voltage Input |
| 1 | 1 | - | - | - | - | - | - | - | - | - | NC | No Internal Connection |
| - | 9 | - | - | 9 | - | - | - | - | 11 | 17 | EP | Exposed Thermal Pad (EP); must be connected to $V_{S S}$ |

### 3.1 Analog Outputs

The analog output pins ( $\mathrm{V}_{\text {OUT }}$ ) are low-impedance voltage sources.

### 3.2 Analog Inputs

The non-inverting and inverting inputs $\left(\mathrm{V}_{\mathrm{IN}^{+}}, \mathrm{V}_{\mathrm{IN}^{-}}, \ldots\right)$ are high-impedance CMOS inputs with low bias currents.

### 3.3 Power Supply Pins

The positive power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$ is 2.5 V to 5.5 V higher than the negative power supply $\left(\mathrm{V}_{\mathrm{SS}}\right)$. For normal operation, the other pins are between $V_{S S}$ and $V_{D D}$.
Typically, these parts are used in a single (positive) supply configuration. In this case, $\mathrm{V}_{\mathrm{SS}}$ is connected to ground and $V_{D D}$ is connected to the supply. $V_{D D}$ will need bypass capacitors.

### 3.4 Calibration Common Mode Voltage Input

A low-impedance voltage placed at this input ( $\mathrm{V}_{\mathrm{CAL}}$ ) will set the op amps' Common mode input voltage during calibration. If this pin is left open, the Common mode input voltage during calibration is approximately $V_{D D} / 3$. The internal resistor divider is disconnected from the supplies whenever the part is not in calibration.

### 3.5 Calibrate/Chip Select Digital Input

This input (CAL/ $\overline{\mathrm{CS}}, \ldots$ ) is a CMOS, Schmitt-Triggered input that affects the Calibration and Low-Power modes of operation. When this pin goes high, the part is placed into a Low-Power mode and the output is High Z. When this pin goes low, a calibration sequence is started (which corrects $\mathrm{V}_{\mathrm{OS}}$ ). At the end of the calibration sequence, the output becomes low-impedance and the part resumes normal operation.
An internal POR triggers a calibration event when the part is powered on, or when the supply voltage drops too low. Thus, the MCP652 parts are calibrated, even though they do not have a CAL/CS pin.

### 3.6 Exposed Thermal Pad (EP)

There is an internal connection between the Exposed Thermal Pad (EP) and the $\mathrm{V}_{S S}$ pin; they must be connected to the same potential on the Printed Circuit Board (PCB).
This pad can be connected to a PCB ground plane to provide a larger heat sink. This improves the package thermal resistance ( $\theta_{\mathrm{JA}}$ ).

### 4.0 APPLICATIONS

The MCP651/1S/2/3/4/5/9 family of self-zeroed op amps is manufactured using Microchip's state-of-theart CMOS process. It is designed for low-cost, lowpower and high-precision applications. Its low supply voltage, low quiescent current and wide bandwidth makes the MCP651/1S/2/3/4/5/9 ideal for batterypowered applications.

### 4.1 Calibration and Chip Select

These op amps include circuitry for dynamic calibration of the offset voltage ( $\mathrm{V}_{\mathrm{OS}}$ ).

### 4.1.1 mCal CALIBRATION CIRCUITRY

The internal mCal circuitry, when activated, starts a delay timer (to wait for the op amp to settle to its new bias point), then calibrates the input offset voltage $\left(\mathrm{V}_{\mathrm{OS}}\right)$. The mCal circuitry is triggered at power-up (and after some power brown-out events) by the internal POR, and by the memory's Parity Detector. The powerup time, when the mCal circuitry triggers the calibration sequence, is 200 ms (typical).

### 4.1.2 $\mathrm{CAL} / \overline{\mathrm{CS}}$ PIN

The CAL/ $\overline{C S}$ pin gives the user a means to externally demand a Low-Power mode of operation, then to calibrate $\mathrm{V}_{\mathrm{OS}}$. Using the CAL/CS pin makes it possible to correct $\mathrm{V}_{\text {OS }}$ as it drifts over time (1/f noise and aging; see Figure 2-35) and across temperature.
The CAL/ $\overline{C S}$ pin performs two functions: it places the op amp(s) in a Low-Power mode when it is held high, and starts a calibration event (correction of $\mathrm{V}_{\mathrm{OS}}$ ) after a rising edge.
While in the Low-Power mode, the quiescent current is quite small ( $\mathrm{I}_{\mathrm{SS}}=-3 \mu \mathrm{~A}$, typical). The output is also in a High Z state.
During the calibration event, the quiescent current is near, but smaller than, the specified quiescent current ( 6 mA , typical). The output continues in the High Z state, and the inputs are disconnected from the external circuit, to prevent internal signals from affecting circuit operation. The op amp inputs are internally connected to a Common mode voltage buffer and feedback resistors. The offset is corrected (using a digital state machine, logic and memory), and the calibration constants are stored in memory.
Once the calibration event is completed, the amplifier is reconnected to the external circuitry. The turn-on time, when calibration is started with the CAL/ $\overline{\mathrm{CS}} \mathrm{pin}$, is 3 ms (typical).
There is an internal $5 \mathrm{M} \Omega$ pull-down resistor tied to the $\mathrm{CAL} / \overline{\mathrm{CS}}$ pin. If the CAL/ $\overline{\mathrm{CS}}$ pin is left floating, the amplifier operates normally.

For the MCP655 dual and the MCP659 quad, there is an additional constraint on toggling the two CAL/CS pins close together; see the $t_{\text {CON }}$ specification in Table 1-3. If the two pins are toggled simultaneously, or if they are toggled separately with an adequate delay between them (greater than $\mathrm{t}_{\mathrm{con}}$ ), then the CAL/CS inputs are accepted as valid. If one of the two pins toggles while the other pin's calibration routine is in progress, then an invalid input occurs and the result is unpredictable.

### 4.1.3 INTERNAL POR

This part includes an internal Power-On Reset (POR) to protect the internal calibration memory cells. The POR monitors the power supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ). When the POR detects a low $V_{D D}$ event, it places the part into the Low-Power mode of operation. When the POR detects a normal $V_{D D}$ event, it starts a delay counter, then triggers an calibration event. The additional delay gives a total POR turn-on time of 200 ms (typical); this is also the power-up time (since the POR is triggered at power-up).

### 4.1.4 PARITY DETECTOR

A parity error detector monitors the memory contents for any corruption. In the rare event that a parity error is detected (e.g., corruption from an alpha particle), a POR event is automatically triggered. This will cause the input offset voltage to be re-corrected, and the op amp will not return to normal operation for a period of time (the POR turn-on time, $\mathrm{t}_{\text {PON }}$ ).

### 4.1.5 CALIBRATION INPUT PIN

$A V_{\text {CAL }}$ pin is available in some options (e.g., the single MCP651) for those applications that need the calibration to occur at an internally driven Common mode voltage other than $\mathrm{V}_{\mathrm{DD}} / 3$.
Figure 4-1 shows the reference circuit that internally sets the op amp's Common mode reference voltage ( $\mathrm{V}_{\text {CM_INT }}$ ) during calibration (the resistors are disconnected from the supplies at other times). The $5 \mathrm{k} \Omega$ resistor provides over-current protection for the buffer.


FIGURE 4-1:
Common-Mode Reference's Input Circuitry.

When the $V_{\text {CAL }}$ pin is left open, the internal resistor divider generates a $\mathrm{V}_{\mathrm{CM}}$ _INT of approximately $\mathrm{V}_{\mathrm{DD}} / 3$, which is near the center of the input Common mode voltage range. It is recommended that an external capacitor from $\mathrm{V}_{\mathrm{CAL}}$ to ground be added to improve noise immunity.
When the $V_{\text {CAL }}$ pin is driven by an external voltage source, which is within its specified range, the op amp will have its input offset voltage calibrated at that Common mode input voltage. Make sure that $\mathrm{V}_{\mathrm{CAL}}$ is within its specified range.
It is possible to use an external resistor voltage divider to modify $\mathrm{V}_{\mathrm{CM}}$ INT; see Figure 4-2. The internal circuitry at the $\mathrm{V}_{\mathrm{CAL}} \mathrm{p} \overline{\mathrm{in}}$ looks like $100 \mathrm{k} \Omega$ tied to $\mathrm{V}_{\mathrm{DD}} / 3$. The parallel equivalent of $R_{1}$ and $R_{2}$ should be much smaller than $100 \mathrm{k} \Omega$ to minimize differences in matching and temperature drift between the internal and external resistors. Again, make sure that $\mathrm{V}_{\mathrm{CAL}}$ is within its specified range.


FIGURE 4-2: Setting $V_{C M}$ with External Resistors.

For instance, a design goal to set $\mathrm{V}_{\text {CM_INT }}=0.1 \mathrm{~V}$ when $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ could be met with: $\mathrm{R}_{1}=24.3 \mathrm{k} \Omega$, $\mathrm{R}_{2}=1.00 \mathrm{k} \Omega$ and $\mathrm{C}_{1}=100 \mathrm{nF}$. This will keep $\mathrm{V}_{\mathrm{CAL}}$ within its range for any $V_{D D}$, and should be close enough to OV for ground-based applications.

### 4.2 Input

### 4.2.1 PHASE REVERSAL

The input devices are designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure 2-41 shows an input voltage exceeding both supplies with no phase inversion.

### 4.2.2 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-3. This structure was chosen to protect the input transistors, and to minimize input bias current ( $\mathrm{I}_{\mathrm{B}}$ ). The input ESD diodes clamp the inputs when they try to go more than one diode drop below $\mathrm{V}_{\text {Ss }}$. They also clamp any voltages that go too far
above $V_{D D}$; their breakdown voltage is high enough to allow normal operation, and low enough to bypass quick ESD events within the specified limits.


FIGURE 4-3:
Simplified Analog Input ESD Structures.
In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the currents (and voltages) at the input pins (see Section 1.1 "Absolute Maximum Ratings †"). Figure 4-4 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins ( $\mathrm{V}_{1 N^{+}}$ and $\mathrm{V}_{\mathrm{IN}^{-}}$) from going too far below ground, and the resistors $R_{1}$ and $R_{2}$ limit the possible current drawn out of the input pins. Diodes $D_{1}$ and $D_{2}$ prevent the input pins $\left(V_{I N^{+}}\right.$and $\left.V_{\mathrm{IN}^{-}}\right)$from going too far above $\mathrm{V}_{\mathrm{DD}}$, and dump any currents onto $V_{D D}$. When implemented as shown, resistors $R_{1}$ and $R_{2}$ also limit the current through $D_{1}$ and $D_{2}$.


FIGURE 4-4: $\quad$ Protecting the Analog Inputs.
It is also possible to connect the diodes to the left of the resistor $R_{1}$ and $R_{2}$. In this case, the currents through the diodes $D_{1}$ and $D_{2}$ need to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins $\left(\mathrm{V}_{1 \mathrm{~N}^{+}}\right.$and $\mathrm{V}_{\mathrm{IN}^{-}}$) should be very small.

## MCP651/1S/2/3/4/5/9

A significant amount of current can flow out of the inputs (through the ESD diodes) when the Common mode voltage ( $\mathrm{V}_{\mathrm{CM}}$ ) is below ground ( $\mathrm{V}_{\mathrm{SS}}$ ); see Figure 2-15. Applications that are high-impedance may need to limit the usable voltage range.

### 4.2.3 NORMAL OPERATION

The input stage of the MCP651/1S/2/3/4/5/9 op amps uses a differential PMOS input stage. It operates at low Common mode input voltage ( $\mathrm{V}_{\mathrm{CM}}$ ), with $\mathrm{V}_{\mathrm{CM}}$ up to $V_{D D}-1.3 \mathrm{~V}$ and down to $\mathrm{V}_{S S}-0.3 \mathrm{~V}$. The input offset voltage $\left(\mathrm{V}_{\mathrm{OS}}\right)$ is measured at $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}-1.3 \mathrm{~V}$ to ensure proper operation. See Figure 2-6 and Figure 2-7 for temperature effects.
When operating at very low non-inverting gains, the output voltage is limited at the top by the $\mathrm{V}_{\mathrm{CM}}$ range ( $<\mathrm{V}_{\mathrm{DD}}-1.3 \mathrm{~V}$ ); see Figure 4-5.


FIGURE 4-5: Unity-Gain Voltage
Limitations for Linear Operation.

### 4.3 Rail-to-Rail Output

### 4.3.0.1 Maximum Output Voltage

The Maximum Output Voltage (see Figure 2-16 and Figure 2-17) describes the output range for a given load. For instance, the output voltage swings to within 15 mV of the negative rail with a $1 \mathrm{k} \Omega$ load tied to $V_{D D} / 2$.

### 4.3.0.2 Output Current

Figure 4-6 shows the possible combinations of output voltage ( $\mathrm{V}_{\text {OUT }}$ ) and output current (I $\mathrm{I}_{\text {OUT }}$ ). I I OUT is positive when it flows out of the op amp into the external circuit.


FIGURE 4-6: Output Current.

### 4.3.0.3 Power Dissipation

Since the output short circuit current ( $\mathrm{I}_{\mathrm{SC}}$ ) is specified at $\pm 100 \mathrm{~mA}$ (typical), these op amps are capable of both delivering and dissipating significant power. Two common loads, and their impact on the op amp's power dissipation, will be discussed.
Figure 4-7 shows a resistive load $\left(R_{L}\right)$ with a DC output voltage ( $\mathrm{V}_{\text {OUT }}$ ). $\mathrm{V}_{\mathrm{L}}$ is $\mathrm{R}_{\mathrm{L}}$ 's ground point, $\mathrm{V}_{\mathrm{SS}}$ is usually ground ( 0 V ) and $\mathrm{I}_{\text {OUT }}$ is the output current. The input currents are assumed to be negligible.


FIGURE 4-7:
Diagram for Resistive Load
Power Calculations.
The DC currents are:

## EQUATION 4-1:

$$
\begin{aligned}
& I_{O U T}=\frac{V_{O U T}-V_{L}}{R_{L}} \\
& I_{D D} \approx I_{Q}+\max \left(0, I_{\text {OUT }}\right) \\
& I_{S S} \approx-I_{Q}+\min \left(0, I_{O U T}\right) \\
& \text { Where: } \\
& I_{Q}=\text { Quiescent supply current for one } \\
& \text { op amp (mA/amplifier) } \\
& V_{\text {OUT }}=A \text { DC value }(\mathrm{V})
\end{aligned}
$$

The DC op amp power is:

## EQUATION 4-2:

$$
P_{O A}=I_{D D}\left(V_{D D}-V_{O U T}\right)+I_{S S}\left(V_{S S}-V_{O U T}\right)
$$

The maximum op amp power, for resistive loads at $D C$, occurs when $V_{\text {OUT }}$ is halfway between $V_{D D}$ and $V_{L}$ or halfway between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{L}}$ :

## EQUATION 4-3:

$$
\begin{aligned}
& \max \left(P_{O A}\right)=I_{D D}\left(V_{D D}-V_{S S}\right) \\
&+\frac{\max ^{2}\left(V_{D D}-V_{L}, V_{L}-V_{S S}\right)}{4 R_{L}}
\end{aligned}
$$

Figure $4-7$ shows a capacitive load $\left(C_{L}\right)$, which is driven by a sine wave with DC offset. The capacitive load causes the op amp to output higher currents at higher frequencies. Because the output rectifies $\mathrm{I}_{\text {OUT }}$, the op amp's dissipated power increases (even though the capacitor does not dissipate power).


FIGURE 4-8: Diagram for Capacitive Load Power Calculations.
The output voltage is assumed to be:

## EQUATION 4-4:

$$
V_{O U T}=V_{D C}+V_{A C} \sin (\omega t)
$$

Where:

$$
\begin{aligned}
V_{D C} & =D C \text { offset }(\mathrm{V}) \\
V_{A C} & =\text { Peak output swing }\left(V_{\mathrm{PK}}\right) \\
\omega & =\text { Radian frequency }(2 \pi \mathrm{f})(\mathrm{rad} / \mathrm{s})
\end{aligned}
$$

The op amp's currents are:

## EQUATION 4-5:

$$
\begin{aligned}
& I_{O U T}=C_{L} \cdot \frac{d V_{O U T}}{d t}=V_{A C} \omega C_{L} \cos (\omega t) \\
& I_{D D} \approx I_{Q}+\max \left(0, I_{O U T}\right) \\
& I_{S S} \approx-I_{Q}+\min \left(0, I_{O U T}\right)
\end{aligned}
$$

Where:

$$
\begin{aligned}
I_{Q}= & \text { Quiescent supply current for one } \\
& \text { op amp (mA/amplifier) }
\end{aligned}
$$

The op amp's instantaneous power, average power and peak power are:

## EQUATION 4-6:

$$
\begin{aligned}
& P_{O A}=I_{D D}\left(V_{D D}-V_{O U T}\right)+I_{S S}\left(V_{S S}-V_{O U T}\right) \\
& \operatorname{ave}\left(P_{O A}\right)=\left(V_{D D}-V_{S S}\right)\left(I_{Q}+\frac{4 V_{A C} f C_{L}}{\pi}\right) \\
& \max \left(P_{O A}\right)=\left(V_{D D}-V_{S S}\right)\left(I_{Q}+2 V_{A C} f C_{L}\right)
\end{aligned}
$$

The power dissipated in a package depends on the powers dissipated by each op amp in that package:

## EQUATION 4-7:



Where:
$\mathrm{n}=$ Number of op amps in package (1 or 2)
The maximum ambient to junction temperature rise ( $\Delta \mathrm{T}_{\mathrm{JA}}$ ) and junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) can be calculated using the maximum expected package power ( $\mathrm{P}_{\mathrm{PKG}}$ ), ambient temperature ( $\mathrm{T}_{\mathrm{A}}$ ) and the package thermal resistance ( $\theta_{\mathrm{JA}}$ ) found in Table 1-4:

## EQUATION 4-8:

$$
\begin{aligned}
& \Delta T_{J A}=P_{P K G} \theta_{J A} \\
& T_{J}=T_{A}+\Delta T_{J A}
\end{aligned}
$$

The worst-case power de-rating for the op amps in a particular package can be easily calculated:

## EQUATION 4-9:

$$
P_{P K G} \leq \frac{T_{J \max }-T_{A}}{\theta_{J A}}
$$

Where:

$$
\begin{aligned}
T_{J \max }= & \text { Absolute maximum junction } \\
& \text { temperature }\left({ }^{\circ} \mathrm{C}\right) \\
T_{A} & =\text { Ambient temperature }\left({ }^{\circ} \mathrm{C}\right)
\end{aligned}
$$

Several techniques are available to reduce $\Delta \mathrm{T}_{\mathrm{JA}}$ for a given package:

- Reduce $\theta_{\mathrm{JA}}$
- Use another package
- Improve the PCB layout (ground plane, etc.)
- Add heat sinks and air flow
- Reduce max ( $\mathrm{P}_{\mathrm{PKG}}$ )
- Increase RL
- Decrease $\mathrm{C}_{\mathrm{L}}$
- Limit $\mathrm{I}_{\text {OUT }}$ using $\mathrm{R}_{\text {ISO }}$ (see Figure 4-9)
- Decrease VDD


### 4.4 Improving Stability

### 4.4.1 CAPACITIVE LOADS

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. See Figure 2-30. A unity-gain buffer ( $G=+1$ ) is the most sensitive to capacitive loads, though all gains show the same general behavior.

When driving large capacitive loads with these op amps (e.g., $>20 \mathrm{pF}$ when $\mathrm{G}=+1$ ), a small series resistor at the output ( $\mathrm{R}_{\text {ISO }}$ in Figure 4-9) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.


FIGURE 4-9: $\quad$ Output Resistor, $R_{\text {ISO }}$ Stabilizes Large Capacitive Loads.

Figure 4-10 gives recommended $\mathrm{R}_{\text {ISO }}$ values for different capacitive loads and gains. The x-axis is the normalized load capacitance $\left(C_{L} / G_{N}\right)$, where $G_{N}$ is the circuit's noise gain. For non-inverting gains, $\mathrm{G}_{\mathrm{N}}$ and the Signal Gain are equal. For inverting gains, $G_{N}$ is $1+\mid$ Signal Gain| (e.g., $-1 \mathrm{~V} / \mathrm{V}$ gives $\mathrm{G}_{\mathrm{N}}=+2 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 4-10: $\quad$ Recommended $R_{\text {ISO }}$ Values for Capacitive Loads.

After selecting $R_{\text {ISO }}$ for your circuit, double check the resulting frequency response peaking and step response overshoot. Modify $\mathrm{R}_{\text {ISO }}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP651/1S/2/3/4/5/9 SPICE macro model are helpful.

### 4.4.2 GAIN PEAKING

Figure 4-11 shows an op amp circuit that represents non-inverting amplifiers ( $V_{M}$ is a $D C$ voltage and $V_{P}$ is the input) or inverting amplifiers ( $\mathrm{V}_{\mathrm{P}}$ is a DC voltage and $V_{M}$ is the input). The capacitances $C_{N}$ and $C_{G}$ represent the total capacitance at the input pins; they include the op amp's Common mode input capacitance ( $\mathrm{C}_{\mathrm{CM}}$ ), board parasitic capacitance and any capacitor placed in parallel.


FIGURE 4-11: Amplifier with Parasitic Capacitance.
$C_{G}$ acts in parallel with $R_{G}$ (except for a gain of $+1 \mathrm{~V} / \mathrm{V}$ ), which causes an increase in gain at high frequencies. $\mathrm{C}_{\mathrm{G}}$ also reduces the phase margin of the feedback loop, which becomes less stable. This effect can be reduced by either reducing $\mathrm{C}_{\mathrm{G}}$ or $\mathrm{R}_{\mathrm{F}}$.
$C_{N}$ and $R_{N}$ form a low-pass filter that affects the signal at $V_{P}$. This filter has a single real pole at $1 /\left(2 \pi R_{N} C_{N}\right)$.
The largest value of $R_{F}$ that should be used depends on noise gain (see $G_{N}$ in Section 4.4.1 "Capacitive Loads") and $C_{G}$. Figure $4-12$ shows the maximum recommended $R_{F}$ for several $C_{G}$ values.


FIGURE 4-12: Maximum Recommended
$R_{F}$ vs. Gain.
Figure 2-37 and Figure 2-38 show the small signal and large signal step responses at $G=+1 \mathrm{~V} / \mathrm{V}$. The unitygain buffer usually has $R_{F}=0 \Omega$ and $R_{G}$ open.
Figure 2-39 and Figure 2-40 show the small signal and large signal step responses at $G=-1 \mathrm{~V} / \mathrm{N}$. Since the noise gain is $2 \mathrm{~V} / \mathrm{V}$ and $\mathrm{C}_{\mathrm{G}} \approx 10 \mathrm{pF}$, the resistors were chosen to be $R_{F}=R_{G}=499 \Omega$ and $R_{N}=249 \Omega$.
It is also possible to add a capacitor $\left(C_{F}\right)$ in parallel with $R_{F}$ to compensate for the de-stabilizing effect of $C_{G}$. This makes it possible to use larger values of $R_{F}$. The conditions for stability are summarized in Equation 410.

## EQUATION 4-10:

> Given: $$
\begin{array}{l}G_{N 1}=1+R_{F} / R_{G} \\ G_{N 2}=1+C_{G} / C_{F} \\ f_{F}=1 /\left(2 \pi R_{F} C_{F}\right) \\ f_{Z}=f_{F}\left(G_{N 1} / G_{N 2}\right)\end{array}
$$

We need:

$$
\begin{array}{ll}
f_{F} \leq f_{G B W P} /\left(2 G_{N 2}\right), \quad G_{N 1}<G_{N 2} \\
f_{F} \leq f_{G B W P} /\left(4 G_{N 1}\right), \quad G_{N 1}>G_{N 2}
\end{array}
$$

### 4.5 Power Supply

With this family of operational amplifiers, the Power Supply pin ( $V_{D D}$ for single supply) should have a local bypass capacitor (i.e., $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm for good high-frequency performance. Surface mount, multilayer ceramic capacitors, or their equivalent, should be used.
These op amps require a bulk capacitor (i.e., $2.2 \mu \mathrm{~F}$ or larger) within 50 mm to provide large, slow currents. Tantalum capacitors, or their equivalent, may be a good choice. This bulk capacitor can be shared with other nearby analog parts as long as crosstalk through the supplies does not prove to be a problem.

### 4.6 High-Speed PCB Layout

These op amps are fast enough that a little extra care in the PCB (Printed Circuit Board) layout can make a significant difference in performance. Good PCB layout techniques will help achieve the performance shown in the specifications and Typical Performance Curves; it will also help minimize EMC (Electro-Magnetic Compatibility) issues.
Use a solid ground plane. Connect the bypass local capacitor(s) to this plane with minimal length traces to cut down inductive and capacitive crosstalk.
Separate digital from analog, low-speed from highspeed, and low-power from high-power. This will reduce interference.
Keep sensitive traces short and straight. Separate them from interfering components and traces. This is especially important for high-frequency (low rise time) signals.
Sometimes, it helps to place guard traces next to victim traces. They should be on both sides of the victim trace, and as close as possible. Connect guard traces to ground plane at both ends, and in the middle for long traces.
Use coax cables, or low inductance wiring, to route signal and power to and from the PCB. Mutual and self inductance of power wires is often a cause of crosstalk and unusual behavior.

### 4.7 Typical Applications

### 4.7.1 POWER DRIVER WITH HIGH GAIN

Figure 4-13 shows a power driver with high gain $\left(1+R_{2} / R_{1}\right)$. The MCP651/1S/2/3/4/5/9 op amp's shortcircuit current makes it possible to drive significant loads. The calibrated input offset voltage supports accurate response at high gains. $\mathrm{R}_{3}$ should be small, and equal to $R_{1} \| R_{2}$, in order to minimize the bias current induced offset.


FIGURE 4-13: Power Driver.

### 4.7.2 OPTICAL DETECTOR AMPLIFIER

Figure 4-14 shows a transimpedance amplifier, using the MCP651 op amp, in a photo detector circuit. The photo detector is a capacitive current source. The op amp's input Common mode capacitance ( 5 pF , typical) acts in parallel with $C_{D} . R_{F}$ provides enough gain to produce 10 mV at $\mathrm{V}_{\mathrm{OUT}}$. $\mathrm{C}_{\mathrm{F}}$ stabilizes the gain and limits the transimpedance bandwidth to about 1.1 MHz . $R_{F}$ 's parasitic capacitance (e.g., 0.2 pF for a 0805 SMD) acts in parallel with $\mathrm{C}_{\mathrm{F}}$.


FIGURE 4-14: Transimpedance Amplifier for an Optical Detector.

### 4.7.3 H-BRIDGE DRIVER

Figure 4-15 shows the MCP652 dual op amp used as a H-bridge driver. The load could be a speaker or a DC motor.


FIGURE 4-15: H-Bridge Driver.
This circuit automatically makes the noise gains ( $G_{N}$ ) equal, when the gains are set properly, so that the frequency responses match well (in magnitude and in phase). Equation 4-11 shows how to calculate $\mathrm{R}_{\mathrm{GT}}$ and $R_{G B}$ so that both op amps have the same DC gains; $G_{D M}$ needs to be selected first.

## EQUATION 4-11:

$$
\begin{aligned}
G_{D M} & =\frac{V_{O T}-V_{O B}}{V_{I N}-V_{D D} / 2} \geq 2 \mathrm{~V} / V \\
R_{G T} & =\frac{R_{F}}{\left(G_{D M^{\prime 2}}\right)-1} \\
R_{G B} & =\frac{R_{F}}{G_{D M^{\prime 2}}}
\end{aligned}
$$

Equation 4-12 gives the resulting Common mode and Differential mode output voltages.

## EQUATION 4-12:

$$
\begin{aligned}
& \frac{V_{O T}+V_{O B}}{2}=\frac{V_{D D}}{2} \\
& V_{O T}-V_{O B}=G_{D M}\left(V_{I N}-\frac{V_{D D}}{2}\right)
\end{aligned}
$$

### 5.0 DESIGN AIDS

Microchip provides the basic design aids needed for the MCP651/1S/2/3/4/5/9 family of op amps.

### 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP651/1S/2/3/4/5/9 op amps is available on the Microchip web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities.
Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

### 5.2 FilterLab ${ }^{\circledR}$ Software

Microchip's FilterLab ${ }^{\circledR}$ software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

### 5.3 Microchip Advanced Part Selector (MAPS)

MAPS is a software tool that helps efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip web site at www.microchip.com/maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool, a customer can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for data sheets, purchase and sampling of Microchip parts.

### 5.4 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help customers achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analog tools.

Some boards that are especially useful are:

- MCP6XXX Amplifier Evaluation Board 1
- MCP6XXX Amplifier Evaluation Board 2
- MCP6XXX Amplifier Evaluation Board 3
- MCP6XXX Amplifier Evaluation Board 4
- Active Filter Demo Board Kit
- 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, P/N SOIC8EV


### 5.5 Application Notes

The following Microchip Application Notes are available on the Microchip web site at www.microchip. com/appnotes and are recommended as supplemental reference resources.

- ADN003: "Select the Right Operational Amplifier for your Filtering Circuits" (DS21821)
- AN722: "Operational Amplifier Topologies and DC Specifications" (DS00722)
- AN723: "Operational Amplifier AC Specifications and Applications" (DS00723)
- AN884: "Driving Capacitive Loads With Op Amps" (DS00884)
- AN990: "Analog Sensor Conditioning Circuits An Overview" (DS00990)
- AN1177: "Op Amp Precision Design: DC Errors" (DS01177)
- AN1228: "Op Amp Precision Design: Random Noise" (DS01228)
- AN1332: "Current Sensing Circuit Concepts and Fundamentals" (DS01332)
Some of these application notes, and others, are listed in the design guide:
-"Signal Chain Design Guide" (DS21825)


### 6.0 PACKAGING INFORMATION

### 6.1 Package Marking Information

5-Lead SOT-23 (2x3) (MCP651S)


6-Lead SOT-23 (2x3) (MCP653)


8-Lead TDFN(2x3) (MCP651)


8-Lead DFN (3x3) (MCP652)


Example:


Example:


Example:


Example:


| Legend: | XX...X | Customer-specific information |
| :---: | :--- | :--- |
|  | Y | Year code (last digit of calendar year) |
| YY | Year code (last 2 digits of calendar year) |  |
|  | WW | Week code (week of January 1 is week '01') |
|  | NNN | Alphanumeric traceability code |
|  | e3 | Pb-free JEDEC designator for Matte Tin (Sn) |
|  |  | This package is Pb-free. The Pb-free JEDEC designator (e3) <br> can be found on the outer packaging for this package. |
|  |  |  |

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

### 6.2 Package Marking Information

8-Lead SOIC (150 mil) (MCP651, MCP652)


10-Lead DFN (3×3) (MCP655)


10-Lead MSOP (MCP655)


14-Lead SOIC (MCP654)


14-Lead TSSOP (MCP654)


16-Lead QFN (4×4) (MCP659)


Example:


Example:


Example:


Example:


Example:


## 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILIMETERS |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |  |
| Number of Pins | N | 5 |  |  |  |
| Lead Pitch | e | 0.95 BSC |  |  |  |
| Outside Lead Pitch | e 1 |  | 1.90 BSC |  |  |
| Overall Height | A | 0.90 | - | 1.45 |  |
| Molded Package Thickness | A 2 | 0.89 | - | 1.30 |  |
| Standoff | A 1 | 0.00 | - | 0.15 |  |
| Overall Width | E | 2.20 | - | 3.20 |  |
| Molded Package Width | E 1 | 1.30 | - | 1.80 |  |
| Overall Length | D | 2.70 | - | 3.10 |  |
| Foot Length | L | 0.10 | - | 0.60 |  |
| Footprint | L1 | 0.35 | - | 0.80 |  |
| Foot Angle | $\phi$ | $0^{\circ}$ | - | $30^{\circ}$ |  |
| Lead Thickness | c | 0.08 | - | 0.26 |  |
| Lead Width | b | 0.20 | - | 0.51 |  |

## Notes:

1. Dimensions $D$ and $E 1$ do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN |  | NOM |
| MAX |  |  |  |  |
| Contact Pitch | E | 0.95 BSC |  |  |
| Contact Pad Spacing | C |  | 2.80 |  |
| Contact Pad Width (X5) | X |  |  | 0.60 |
| Contact Pad Length (X5) | Y |  |  | 1.10 |
| Distance Between Pads | G | 1.70 |  |  |
| Distance Between Pads | GX | 0.35 |  |  |
| Overall Width | Z |  |  | 3.90 |

## Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2091A

## 6-Lead Plastic Small Outline Transistor (CHY) [SOT-23]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N |  | 6 |  |
| Pitch | e |  | 95 BS |  |
| Outside Lead Pitch | e1 |  | 90 BS |  |
| Overall Height | A | 0.90 | - | 1.45 |
| Molded Package Thickness | A2 | 0.89 | - | 1.30 |
| Standoff | A1 | 0.00 | - | 0.15 |
| Overall Width | E | 2.20 | - | 3.20 |
| Molded Package Width | E1 | 1.30 | - | 1.80 |
| Overall Length | D | 2.70 | - | 3.10 |
| Foot Length | L | 0.10 | - | 0.60 |
| Footprint | L1 | 0.35 | - | 0.80 |
| Foot Angle | $\phi$ | $0^{\circ}$ | - | $30^{\circ}$ |
| Lead Thickness | C | 0.08 | - | 0.26 |
| Lead Width | b | 0.20 | - | 0.51 |

## Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 6-Lead Plastic Small Outline Transistor (CHY) [SOT-23]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Contact Pitch | E | 0.95 BSC |  |  |
| Contact Pad Spacing | C |  | 2.80 |  |
| Contact Pad Width (X6) | X |  |  | 0.60 |
| Contact Pad Length (X6) | Y |  |  | 1.10 |
| Distance Between Pads | G | 1.70 |  |  |
| Distance Between Pads | GX | 0.35 |  |  |
| Overall Width | Z |  |  | 3.90 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2028A

## 8-Lead Plastic Dual Flat, No Lead Package (MF) - $\mathbf{3 x} 3 \times 0.9 \mathrm{~mm}$ Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing No. C04-062C Sheet 1 of 2

## 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Notes:

|  | Units | MILLIMETERS |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  |  |  |  | MIN |  |  | NOM | MAX |
|  | N | 8 |  |  |  |  |  |  |  |  |
| Number of Pins | e | 0.65 BSC |  |  |  |  |  |  |  |  |
| Pitch | A | 0.80 | 0.90 | 1.00 |  |  |  |  |  |  |
| Overall Height | A1 | 0.00 | 0.02 | 0.05 |  |  |  |  |  |  |
| Standoff | A3 | 0.20 REF |  |  |  |  |  |  |  |  |
| Contact Thickness | D | 3.00 BSC |  |  |  |  |  |  |  |  |
| Overall Length | E2 | 1.34 | - | 1.60 |  |  |  |  |  |  |
| Exposed Pad Width | E | 3.00 BSC |  |  |  |  |  |  |  |  |
| Overall Width | D2 | 1.60 | - | 2.40 |  |  |  |  |  |  |
| Exposed Pad Length | b | 0.25 | 0.30 | 0.35 |  |  |  |  |  |  |
| Contact Width | L | 0.20 | 0.30 | 0.55 |  |  |  |  |  |  |
| Contact Length | K | 0.20 | - | - |  |  |  |  |  |  |
| Contact-to-Exposed Pad |  |  |  |  |  |  |  |  |  |  |

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated
4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

## 8-Lead Plastic Dual Flat, No Lead Package (MF) - $3 \times 3 \times 0.9 \mathrm{~mm}$ Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN |  | NOM |  |
|  | MAX |  |  |  |  |
| Contact Pitch | E | 0.65 BSC |  |  |  |
| Optional Center Pad Width | W2 |  |  | 2.40 |  |
| Optional Center Pad Length | T2 |  |  | 1.55 |  |
| Contact Pad Spacing | C1 |  | 3.10 |  |  |
| Contact Pad Width (X8) | X1 |  |  | 0.35 |  |
| Contact Pad Length (X8) | Y1 |  |  | 0.65 |  |
| Distance Between Pads | G | 0.30 |  |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2062B

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing No. C04-057C Sheet 1 of 2

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 8 |  |  |
| Pitch | e | 1.27 BSC |  |  |
| Overall Height | A | - | - | 1.75 |
| Molded Package Thickness | A2 | 1.25 | - | - |
| Standoff § | A1 | 0.10 | - | 0.25 |
| Overall Width | E | 6.00 BSC |  |  |
| Molded Package Width | E1 | 3.90 BSC |  |  |
| Overall Length | D | 4.90 BSC |  |  |
| Chamfer (Optional) | h | 0.25 | - | 0.50 |
| Foot Length | L | 0.40 | - | 1.27 |
| Footprint | L1 | 1.04 REF |  |  |
| Foot Angle | $\varphi$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | c | 0.17 | - | 0.25 |
| Lead Width | b | 0.31 | - | 0.51 |
| Mold Draft Angle Top | $\alpha$ | $5^{\circ}$ | - | $15^{\circ}$ |
| Mold Draft Angle Bottom | $\beta$ | $5^{\circ}$ | - | $15^{\circ}$ |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic
3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing No. C04-057C Sheet 2 of 2

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  | MIN |  |
| NOM |  | MAX |  |  |
| Contact Pitch | E | 5.27 BSC |  |  |
| Contact Pad Spacing | C |  | 5.40 |  |
| Contact Pad Width (X8) | X 1 |  |  | 0.60 |
| Contact Pad Length (X8) | Y 1 |  |  | 1.55 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2057A

## 8-Lead Plastic Dual Flat, No Lead Package (MN) - $2 \times 3 \times 0.75 \mathrm{~mm}$ Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


BOTTOM VIEW
Microchip Technology Drawing No. C04-129C Sheet 1 of 2

## 8-Lead Plastic Dual Flat, No Lead Package (MN) - 2x3x0.75mm Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units | MILLIMETERS |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  |  |  |  |  | MIN |  | NOM | MAX |
| Number of Pins | N | 8 |  |  |  |  |  |  |  |  |
| Pitch | e | 0.50 BSC |  |  |  |  |  |  |  |  |
| Overall Height | A | 0.70 | 0.75 | 0.80 |  |  |  |  |  |  |
| Standoff | A1 | 0.00 | 0.02 | 0.05 |  |  |  |  |  |  |
| Contact Thickness | A3 | 0.20 REF |  |  |  |  |  |  |  |  |
| Overall Length | D | 2.00 BSC |  |  |  |  |  |  |  |  |
| Overall Width | E | 3.00 BSC |  |  |  |  |  |  |  |  |
| Exposed Pad Length | D2 | 1.20 | - | 1.60 |  |  |  |  |  |  |
| Exposed Pad Width | E2 | 1.20 | - | 1.60 |  |  |  |  |  |  |
| Contact Width | b | 0.20 | 0.25 | 0.30 |  |  |  |  |  |  |
| Contact Length | L | 0.25 | 0.30 | 0.45 |  |  |  |  |  |  |
| Contact-to-Exposed Pad | K | 0.20 | - | - |  |  |  |  |  |  |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated
4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing No. C04-129C Sheet 2 of 2

## 8-Lead Plastic Dual Flat, No Lead Package (MN) - 2x3x0.75 mm Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN |  |  |
| MILIMETERS |  |  |  |  |
| Contact Pitch | E | 0.50 BSC |  |  |
|  | MAX |  |  |  |
| Optional Center Pad Width | W2 |  |  | 1.46 |
| Optional Center Pad Length | T2 |  |  | 1.36 |
| Contact Pad Spacing | C1 |  | 3.00 |  |
| Contact Pad Width (X8) | X1 |  |  | 0.30 |
| Contact Pad Length (X8) | Y1 |  |  | 0.75 |
| Distance Between Pads | G | 0.20 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2129A

## 10-Lead Plastic Dual Flat, No Lead Package (MF) - $3 \times 3 \times 0.9 \mathrm{~mm}$ Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## 10-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


|  | Units |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | MILLIMETERS |  |  |  |
| Dimension Limits | MIN | NOM | MAX |  |
|  | N | 10 |  |  |
| Number of Pins | e | 0.50 BSC |  |  |
| Pitch | A | 0.80 | 0.90 | 1.00 |
| Overall Height | A1 | 0.00 | 0.02 | 0.05 |
| Standoff | A3 | 0.20 REF |  |  |
| Contact Thickness | D | 3.00 BSC |  |  |
| Overall Length | D2 | 2.15 | 2.35 | 2.45 |
| Exposed Pad Length | E | 3.00 BSC |  |  |
| Overall Width | E2 | 1.40 | 1.50 | 1.75 |
| Exposed Pad Width | b | 0.18 | 0.25 | 0.30 |
| Contact Width | L | 0.30 | 0.40 | 0.50 |
| Contact Length | K | 0.20 | - | - |
| Contact-to-Exposed Pad |  |  |  |  |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated.
4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing No. C04-063C Sheet 2 of 2

## 10-Lead Plastic Dual Flat, No Lead Package (MF) - $3 \times 3 \times 0.9 \mathrm{~mm}$ Body [DFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Contact Pitch | E |  | 0.50 BSC |  |
| Optional Center Pad Width | W2 |  |  | 2.48 |
| Optional Center Pad Length | T2 |  |  | 1.55 |
| Contact Pad Spacing | C1 |  | 3.10 |  |
| Contact Pad Width (X10) | X1 |  |  | 0.30 |
| Contact Pad Length (X10) | Y1 |  |  | 0.65 |
| Distance Between Pads | G | 0.20 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


Microchip Technology Drawing C04-021C Sheet 1 of 2

## 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


DETAIL C

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 10 |  |  |
| Pitch | e | 0.50 BSC |  |  |
| Overall Height | A | - | - | 1.10 |
| Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 |
| Standoff | A1 | 0.00 | - | 0.15 |
| Overall Width | E | 4.90 BSC |  |  |
| Molded Package Width | E1 | 3.00 BSC |  |  |
| Overall Length | D | 3.00 BSC |  |  |
| Foot Length | L | 0.40 | 0.60 | 0.80 |
| Footprint | L1 | 0.95 REF |  |  |
| Foot Angle | $\varphi$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | C | 0.08 | - | 0.23 |
| Lead Width | b | 0.15 | - | 0.33 |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

## 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN |  | NOM |
| ( | M | 0.50 BSC |  |  |
| Contact Pitch | C |  | 4.40 |  |
| Contact Pad Spacing | Z |  |  | 5.80 |
| Overall Width | X 1 |  |  | 0.30 |
| Contact Pad Width (X10) | Y 1 |  |  | 1.40 |
| Contact Pad Length (X10) | G 1 | 3.00 |  |  |
| Distance Between Pads | GX | 0.20 |  |  |
| Distance Between Pads |  |  |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2021A

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


VIEW A-A
Microchip Technology Drawing No. C04-065C Sheet 1 of 2

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 14 |  |  |
| Pitch | e | 1.27 BSC |  |  |
| Overall Height | A | - | - | 1.75 |
| Molded Package Thickness | A2 | 1.25 | - | - |
| Standoff § | A1 | 0.10 | - | 0.25 |
| Overall Width | E | 6.00 BSC |  |  |
| Molded Package Width | E1 | 3.90 BSC |  |  |
| Overall Length | D | 8.65 BSC |  |  |
| Chamfer (Optional) | h | 0.25 | - | 0.50 |
| Foot Length | L | 0.40 | - | 1.27 |
| Footprint | L1 | 1.04 REF |  |  |
| Lead Angle | - | $0^{\circ}$ | - | - |
| Foot Angle | $\varphi$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | c | 0.10 | - | 0.25 |
| Lead Width | b | 0.31 | - | 0.51 |
| Mold Draft Angle Top | $\alpha$ | $5^{\circ}$ | - | $15^{\circ}$ |
| Mold Draft Angle Bottom | $\beta$ | $5^{\circ}$ | - | $15^{\circ}$ |

## Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. § Significant Characteristic
3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
5. Datums A \& B to be determined at Datum $H$.

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  |  |  |  | MIN |  | NOM | MAX |
| Contact Pitch | E | 1.27 BSC |  |  |  |  |  |  |  |
| Contact Pad Spacing | C |  | 5.40 |  |  |  |  |  |  |
| Contact Pad Width | X |  |  | 0.60 |  |  |  |  |  |
| Contact Pad Length | Y |  |  | 1.50 |  |  |  |  |  |
| Distance Between Pads | Gx | 0.67 |  |  |  |  |  |  |  |
| Distance Between Pads | G | 3.90 |  |  |  |  |  |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2065A

14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]
Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## 14-Lead Plastic Thin Shrink Small Outline (ST) - $\mathbf{4 . 4} \mathbf{~ m m ~ B o d y ~ [ T S S O P ] ~}$

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N | 14 |  |  |
| Pitch | e | 0.65 BSC |  |  |
| Overall Height | A | - | - | 1.20 |
| Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 |
| Standoff | A1 | 0.05 | - | 0.15 |
| Overall Width | E | 6.40 BSC |  |  |
| Molded Package Width | E1 | 4.30 | 4.40 | 4.50 |
| Molded Package Length | D | 4.90 | 5.00 | 5.10 |
| Foot Length | L | 0.45 | 0.60 | 0.75 |
| Footprint | (L1) | 1.00 REF |  |  |
| Foot Angle | $\varphi$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | c | 0.09 | - | 0.20 |
| Lead Width | b | 0.19 | - | 0.30 |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing No. C04-087C Sheet 2 of 2

## 14-Lead Plastic Thin Shrink Small Outline (ST) - $\mathbf{4 . 4} \mathbf{~ m m ~ B o d y ~ [ T S S O P ] ~}$

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


## RECOMMENDED LAND PATTERN

|  | Units | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Dimension Limits |  |  | MIN |  |
| NOM |  |  | MAX |  |
| Contact Pitch | E | 0.65 BSC |  |  |
| Contact Pad Spacing | C1 |  | 5.90 |  |
| Contact Pad Width (X14) | X1 |  |  | 0.45 |
| Contact Pad Length (X14) | Y1 |  |  | 1.45 |
| Distance Between Pads | G | 0.20 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2087A

## 16-Lead Plastic Quad Flat, No Lead Package (ML) - 4×4x0.9 mm Body [QFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

## Notes:

| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Number of Pins | N |  | 16 |  |
| Pitch | e |  | 65 BS |  |
| Overall Height | A | 0.80 | 0.90 | 1.00 |
| Standoff | A1 | 0.00 | 0.02 | 0.05 |
| Contact Thickness | A3 |  | .20 RE |  |
| Overall Width | E |  | .00 BS |  |
| Exposed Pad Width | E2 | 2.50 | 2.65 | 2.80 |
| Overall Length | D |  | .00 BS |  |
| Exposed Pad Length | D2 | 2.50 | 2.65 | 2.80 |
| Contact Width | b | 0.25 | 0.30 | 0.35 |
| Contact Length | L | 0.30 | 0.40 | 0.50 |
| Contact-to-Exposed Pad | K | 0.20 | - | - |

1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package is saw singulated.
3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Microchip Technology Drawing C04-127B

## 16-Lead Plastic Quad Flat, No Lead Package (ML) - $4 \times 4 \times 0.9 \mathrm{~mm}$ Body [QFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging


RECOMMENDED LAND PATTERN

| Units |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX |
| Contact Pitch | E | 0.65 BSC |  |  |
| Optional Center Pad Width | W2 |  |  | 2.50 |
| Optional Center Pad Length | T2 |  |  | 2.50 |
| Contact Pad Spacing | C1 |  | 4.00 |  |
| Contact Pad Spacing | C2 |  | 4.00 |  |
| Contact Pad Width (X16) | X1 |  |  | 0.35 |
| Contact Pad Length (X16) | Y1 |  |  | 0.80 |
| Distance Between Pads | G | 0.30 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.
Microchip Technology Drawing No. C04-2127A

## APPENDIX A: REVISION HISTORY

## Revision D (July 2014)

The following is a list of modifications:

1. Updated the title of the document.
2. Added the High Gain-Bandwidth Op Amp Portfolio table and updated all sections on page 1.

## Revision C (June 2011)

The following is a list of modifications:
3. Added the $2 \times 3$ TDFN (8L) package option for MCP651, SOT-23 (5L) package for MCP651S and SOT-23 (6L) package option for MCP653 and the related information throughout the document.

## Revision B (March 2011)

The following is a list of modifications:

1. Added the MCP654 and MCP659 amplifiers to the product family and the related information throughout the document.
2. Added the corresponding SOIC (14L), TSSOP (14L) and QFN (16L) package options and related information.

## Revision A (April 2009)

- Original Release of this Document.


## PRODUCT IDENTIFICATION SYSTEM



## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC ${ }^{32}$ logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH \& Co. KG, a subsidiary of Microchip Technology Inc., in other countries.
All other trademarks mentioned herein are property of their respective companies.
© 2009-2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63276-393-8

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS $16949=$

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its $P I C{ }^{\circledR}$ MCUs and dsPIC® DSCs, KEELOQ ${ }^{\circledR}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

Microchip

## Worldwide Sales and Service



## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Microchip:
MCP655T-E/UN MCP652-E/SN MCP652T-E/MF MCP655T-E/MF MCP655-E/MF MCP655-E/UN MCP651T-E/SN
MCP651-E/SN MCP652T-E/SN MCP652-E/MF MCP651ST-E/OT MCP651T-E/MNY MCP653T-E/CHY MCP654E/SL MCP654-E/ST MCP654T-E/SL MCP654T-E/ST MCP659-E/ML MCP659T-E/ML MCP651EV-VOS MCP652T-
E/SNVAO MCP654T-E/STVAO MCP651ST-E/OTVAO MCP652-E/SNVAO

