SLIS009A - APRIL 1992 - REVISED SEPTEMBER 1995

- Low r<sub>DS(on)</sub> . . . 1.3 Ω Typical
- Avalanche Energy . . . 75 mJ
- Eight Power DMOS Transistor Outputs of 250-mA Continuous Current
- 1.5-A Pulsed Current Per Output
- Output Clamp Voltage at 45 V
- Four Distinct Function Modes
- Low Power Consumption

#### description

This power logic 8-bit addressable latch controls open-drain DMOS transistor outputs and is designed for general-purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and decoders or demultiplexers. This is a multifunctional device capable of storing single-line data in eight addressable latches with 3-to-8 decoding or demultiplexing mode active-low DMOS outputs.

Four distinct modes of operation are selectable by controlling the clear  $(\overline{CLR})$  and enable  $(\overline{G})$  inputs as enumerated in the function table. In the addressable-latch mode, data at the data-in (D) terminal is written into the addressed latch. The addressed DMOS transistor output inverts the data input with all unaddressed DMOS-transistor outputs remaining in their previous states. In the memory mode, all DMOS-transistor outputs remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latch, enable  $\overline{G}$  should be held high (inactive) while the address lines are changing. In the 3-to-8 decoding

#### DW OR N PACKAGE (TOP VIEW)



#### **FUNCTION TABLE**

| INF    | PUT    | s      | OUTPUT OF          | EACH                               | FUNCTION                |
|--------|--------|--------|--------------------|------------------------------------|-------------------------|
| CLR    | G      | D      | ADDRESSED<br>DRAIN | OTHER<br>DRAIN                     | FUNCTION                |
| H<br>H | L<br>L | H<br>L | L<br>H             | Q <sub>io</sub><br>Q <sub>io</sub> | Addressable<br>Latch    |
| Н      | Н      | Х      | Q <sub>io</sub>    | Q <sub>io</sub>                    | Memory                  |
| L<br>L | L<br>L | H<br>L | L<br>H             | H<br>H                             | 8-Line<br>Demultiplexer |
| L      | Н      | Х      | Н                  | Н                                  | Clear                   |

#### **LATCH SELECTION TABLE**

| SELI | ECT IN | SELECT INPUTS |           |  |  |  |  |  |
|------|--------|---------------|-----------|--|--|--|--|--|
| S2   | S1     | S0            | ADDRESSED |  |  |  |  |  |
| L    | L      | L             | 0         |  |  |  |  |  |
| L    | L      | Н             | 1         |  |  |  |  |  |
| L    | Н      | L             | 2         |  |  |  |  |  |
| L    | Н      | Н             | 3         |  |  |  |  |  |
| H    | L      | L             | 4         |  |  |  |  |  |
| Н    | L      | Н             | 5         |  |  |  |  |  |
| Н    | Н      | L             | 6         |  |  |  |  |  |
| H    | Н      | Н             | 7         |  |  |  |  |  |
|      |        |               | •         |  |  |  |  |  |

or demultiplexing mode, the addressed output is inverted with respect to the D input and all other outputs are high. In the clear mode, all outputs are high and unaffected by the address and data inputs.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11, and 20 are internally connected, and each pin must be externally connected to the power system ground in order to minimize parasitic inductance. A single-point connection between pin 9, logic ground (LGND), and pins 1, 10, 11, and 20, power ground (PGND) must be externally made in a manner that reduces crosstalk between the logic and load circuits.

The TPIC6259 is characterized for operation over the operating case temperature range of -40°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



SLIS009A - APRIL 1992 - REVISED SEPTEMBER 1995

#### schematic of inputs and outputs



# absolute maximum ratings over the recommended operating case temperature range (unless otherwise noted)†

| Logic supply voltage, V <sub>CC</sub> (see Note 1)                                             |                              |
|------------------------------------------------------------------------------------------------|------------------------------|
| Logic input voltage range, V <sub>I</sub>                                                      |                              |
| Power DMOS drain-to-source voltage, V <sub>DS</sub> (see Note 2)                               | 45 V                         |
| Continuous source-drain diode anode current                                                    | 1 A                          |
| Pulsed source-drain diode anode current                                                        | 2 A                          |
| Pulsed drain current, each output, all outputs on, $I_{Dn}$ , $T_A = 25^{\circ}C$ (see Note 3) | 750 mA                       |
| Continuous drain current, each output, all outputs on, $I_{Dn}$ , $T_A = 25$ °C                | 250 mA                       |
| Peak drain current single output, I <sub>DM</sub> , T <sub>A</sub> = 25°C (see Note 3)         |                              |
| Single-pulse avalanche energy, E <sub>AS</sub> (see Note 4)                                    |                              |
| Avalanche current, I <sub>AS</sub> (see Note 4)                                                |                              |
| Continuous total power dissipation                                                             | See Dissipation Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub>                                   | –40°C to 150°C               |
| Storage temperature range, T <sub>stg</sub>                                                    |                              |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds                                   | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to LGND and PGND.
  - 2. Each power DMOS source is internally connected to PGND.
  - 3. Pulse duration  $\leq$  100  $\mu$ s, duty cycle  $\leq$  2%
  - 4. DRAIN supply voltage = 15 V, starting junction temperature,  $(T_{JS}) = 25^{\circ}C$ , L = 100 mH,  $I_{AS} = 1$  A (see Figure 4).

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|-----------------------------------------------------------------------------|------------------------------------------------|----------------------------------------|
| DW      | 1125 mW                                                                     | 9.0 mW/°C                                      | 225 mW                                 |
| N       | 1150 mW                                                                     | 9.2 mW/°C                                      | 230 mW                                 |



SLIS009A - APRIL 1992 - REVISED SEPTEMBER 1995

# recommended operating conditions over recommended operating temperature range (unless otherwise noted)

|                                                                                               | MIN                  | MAX                  | UNIT |
|-----------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| Logic supply voltage, V <sub>CC</sub>                                                         | 4.5                  | 5.5                  | V    |
| High-level input voltage, V <sub>IH</sub>                                                     | 0.85 V <sub>CC</sub> |                      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                      |                      | 0.15 V <sub>CC</sub> | V    |
| Pulsed drain output current, T <sub>C</sub> = 25°C, V <sub>CC</sub> = 5 V (see Notes 3 and 5) | -1.8                 | 1.5                  | Α    |
| Setup time, D high before $\overline{G} \uparrow$ , t <sub>SU</sub> (see Figure 2)            | 10                   |                      | ns   |
| Hold time, D high after G↑, th (see Figure 2)                                                 | 5                    |                      | ns   |
| Pulse duration, t <sub>W</sub> (see Figure 2)                                                 | 15                   |                      | ns   |
| Operating case temperature, T <sub>C</sub>                                                    | -40                  | 125                  | °C   |

# electrical characteristics, $V_{CC}$ = 5 V, $T_{C}$ = 25°C (unless otherwise noted)

|                      | PARAMETER                               |                                                               | TEST CONDITI            | ONS                                   | MIN | TYP  | MAX | UNIT |
|----------------------|-----------------------------------------|---------------------------------------------------------------|-------------------------|---------------------------------------|-----|------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-source breakdown voltage          | I <sub>D</sub> = 1 mA                                         |                         |                                       | 45  |      |     | V    |
| $V_{SD}$             | Source-drain diode forward voltage      | $I_F = 250 \text{ mA},$                                       | See Note 3              |                                       |     | 0.85 | 1   | V    |
| lιΗ                  | High-level input current                | $V_{CC} = 5.5 \text{ V},$                                     | $V_I = V_{CC}$          |                                       |     |      | 1   | μΑ   |
| I <sub>I</sub> L     | Low-level input current                 | $V_{CC} = 5.5 \text{ V},$                                     | V <sub>I</sub> = 0      |                                       |     |      | -1  | μΑ   |
| ICC                  | Logic supply current                    | I <sub>O</sub> = 0,                                           | All inputs low          |                                       |     | 15   | 100 | μΑ   |
| IN                   | Nominal current                         | V <sub>DS(on)</sub> = 0.5 V <sub>s</sub><br>See Notes 5, 6, a | $I_N = I_D$ , and 7     | T <sub>C</sub> = 85°C,                |     | 250  |     | mA   |
| lnov                 | Off-state drain current                 | V <sub>DS</sub> = 40 V                                        |                         |                                       |     | 0.05 | 1   |      |
| IDSX                 | On-state drain current                  | V <sub>DS</sub> = 40 V,                                       | T <sub>C</sub> = 125°C  |                                       |     | 0.15 | 5   | μΑ   |
|                      |                                         | I <sub>D</sub> = 250 mA,                                      | V <sub>CC</sub> = 4.5 V |                                       |     | 1.3  | 2   |      |
| rDS(on)              | Static drain-source on-state resistance | I <sub>D</sub> = 250 mA,<br>V <sub>CC</sub> = 4.5 V           | T <sub>C</sub> = 125°C, | See Notes 5 and 6 and Figures 8 and 9 |     | 2    | 3.2 | Ω    |
|                      |                                         | I <sub>D</sub> = 500 mA,                                      | V <sub>CC</sub> = 4.5 V | ]                                     |     | 1.3  | 2   |      |

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_{C} = 25^{\circ}\text{C}$

|                 | PARAMETER                                               | TEST CONDITIONS                                             | MIN | TYP | MAX | UNIT |  |
|-----------------|---------------------------------------------------------|-------------------------------------------------------------|-----|-----|-----|------|--|
| tPLH            | Propagation delay time, low-to-high-level output from D |                                                             |     | 625 |     | ns   |  |
| tPHL            | Propagation delay time, high-to-low-level output from D | $C_L = 30 \text{ pF}, \qquad I_D = 250 \text{ mA},$         |     | 140 |     | ns   |  |
| t <sub>r</sub>  | Rise time, drain output                                 | See Figures 1, 2, and 10                                    |     | 650 |     | ns   |  |
| t <sub>f</sub>  | Fall time, drain output                                 |                                                             |     | 400 |     | ns   |  |
| ta              | Reverse-recovery-current rise time                      | $I_F = 250 \text{ mA}, 	 di/dt = 20 \text{ A/}\mu\text{s},$ |     | 100 |     | no   |  |
| t <sub>rr</sub> | Reverse-recovery time                                   | See Notes 5 and 6 and Figure 3                              |     | 300 |     | ns   |  |

NOTES: 3. Pulse duration  $\leq 100 \,\mu\text{s}$ , duty cycle  $\leq 2\%$ 

- 5. Technique should limit  $T_J T_C$  to 10°C maximum.
- 6. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.
- 7. Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at T<sub>C</sub> = 85°C.

#### thermal resistance

|                 | PARAMETER                              |            | TEST CONDITIONS                 | MIN | MAX | UNIT  |  |
|-----------------|----------------------------------------|------------|---------------------------------|-----|-----|-------|--|
| D               |                                        | DW package | All C custoute with equal power |     | 111 | °C/W  |  |
| $R_{\theta JA}$ | Thermal resistance junction-to-ambient | N package  | All 8 outputs with equal power  |     | 108 | -C/vv |  |



#### PARAMETER MEASUREMENT INFORMATION



**Figure 1. Typical Operation Mode** 



Figure 2. Test Circuit, Switching Times, and Voltage Waveforms

NOTES: A. The word generator has the following characteristics:  $t_{\Gamma} \le 10$  ns,  $t_{W} = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_{O} = 50 \ \Omega$ .

B. C<sub>L</sub> includes probe and jig capacitance.



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The VGG amplitude and RG are adjusted for di/dt = 20 A/ $\mu$ s. A VGG double-pulse train is used to set IF = 0.25 A, where  $t_1$  = 10  $\mu$ s,  $t_2$  = 7  $\mu$ s, and  $t_3$  = 3  $\mu$ s.
  - B. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.

Figure 3. Reverse-Recovery-Current Test Circuit and Waveforms of Source-Drain Diode



- NOTES: A. The pulse generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $z_0 = 50 \ \Omega$ .
  - B. Input pulse duration,  $t_W$ , is increased until peak current  $I_{AS} = 1$  A. Energy test level is defined as  $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 75$  mJ.

Figure 4. Single-Pulse Avalanche Energy Test Circuit and Waveforms

#### TYPICAL CHARACTERISTICS



#### MAXIMUM PEAK DRAIN CURRENT OF EACH OUTPUT vs

#### NUMBER OF OUTPUTS CONDUCTING SIMULTANEOUSLY



Figure 7

#### TYPICAL CHARACTERISTICS

### STATIC DRAIN-SOURCE ON-STATE RESISTANCE

## **DRAIN CURRENT** <code>rDS(on)</code> – Static Drain-Source On-State Resistance – $\Omega$ V<sub>CC</sub> = 5 V 3.5 See Note A 3 $T_C = 125^{\circ}C$ 2.5 2 $T_C = 25^{\circ}C$ 1.5 1 $T_C = -40^{\circ}C$ 0.5 0.25 0.5 0.75 1.25 1.5 ID - Drain Current - A

## STATIC DRAIN-SOURCE ON-STATE RESISTANCE



Figure 8 Figure 9

#### **SWITCHING TIME**



Figure 10

NOTE A: Technique should limit T<sub>J</sub> – T<sub>C</sub> to 10°C maximum.







10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPIC6259DW       | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TPIC6259                | Samples |
| TPIC6259DWG4     | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM |              | TPIC6259                | Samples |
| TPIC6259DWR      | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TPIC6259                | Samples |
| TPIC6259DWRG4    | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM |              | TPIC6259                | Samples |
| TPIC6259N        | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | -40 to 125   | TPIC6259N               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jul-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC6259DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TPIC6259DWRG4 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 5-Jul-2019



#### \*All dimensions are nominal

| Device        | Package Type | Package Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|------------------------------|----|------|-------------|------------|-------------|
| TPIC6259DWR   | SOIC         | DW                           | 20 | 2000 | 350.0       | 350.0      | 43.0        |
| TPIC6259DWRG4 | SOIC         | DW                           | 20 | 2000 | 350.0       | 350.0      | 43.0        |

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated