## High Performance Current Mode Controllers The UC3842B, UC3843B series are high performance fixed frequency current mode controllers. They are specifically designed for Off-Line and DC-DC converter applications offering the designer a cost-effective solution with minimal external components. These integrated circuits feature a trimmed oscillator for precise duty cycle control, a temperature compensated reference, high gain error amplifier, current sensing comparator, and a high current totem pole output ideally suited for driving a power MOSFET. Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, programmable output deadtime, and a latch for single pulse metering. These devices are available in an 8-pin dual-in-line and surface mount (SOIC-8) plastic package as well as the 14-pin plastic surface mount (SOIC-14). The SOIC-14 package has separate power and ground pins for the totem pole output stage. The UCX842B has UVLO thresholds of 16 V (on) and 10 V (off), ideally suited for off-line converters. The UCX843B is tailored for lower voltage applications having UVLO thresholds of 8.5 V (on) and 7.6 V (off). #### **Features** - Trimmed Oscillator for Precise Frequency Control - Oscillator Frequency Guaranteed at 250 kHz - Current Mode Operation to 500 kHz - Automatic Feed Forward Compensation - Latching PWM for Cycle-By-Cycle Current Limiting - Internally Trimmed Reference with Undervoltage Lockout - High Current Totem Pole Output - Undervoltage Lockout with Hysteresis - Low Startup and Operating Current - This is a Pb-Free and Halide-Free Device Pin numbers in parenthesis are for the D suffix SOIC-14 package. Figure 1. Simplified Block Diagram ## ON Semiconductor® http://onsemi.com PDIP-8 N SUFFIX CASE 626 SOIC-14 D SUFFIX CASE 751A Compensation 1 SOIC-8 D1 SUFFIX CASE 751 8 V<sub>ref</sub> #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet. ## **DEVICE MARKING INFORMATION** See general marking information in the device marking section on page 19 of this data sheet. #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------| | Bias and Driver Voltages (Zero Series Impedance, see also Total Device spec) | $V_{CC}, V_{C}$ | 30 | V | | Total Power Supply and Zener Current | $(I_{CC} + I_{Z})$ | 30 | mA | | Output Current, Source or Sink | Ιο | 1.0 | Α | | Output Energy (Capacitive Load per Cycle) | W | 5.0 | μJ | | Current Sense, Voltage Feedback, V <sub>ref</sub> and Rt/Ct Inputs | V <sub>in</sub> | – 0.3 to + 5.5 | V | | Compensation | $V_{comp}$ | - 0.3 to + 7.2 | V | | Output | Vo | - 0.3 to V <sub>CC</sub> or V <sub>C</sub> + 0.3 | V | | Error Amp Output Sink Current | Ιο | 10 | mA | | Power Dissipation and Thermal Characteristics D Suffix, Plastic Package, SOIC-14 Case 751A Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air D1 Suffix, Plastic Package, SOIC-8 Case 751 Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air N Suffix, Plastic Package, Case 626 Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Air | P <sub>D</sub><br>R <sub>θJA</sub><br>P <sub>D</sub><br>R <sub>θJA</sub><br>P <sub>D</sub><br>R <sub>θJA</sub> | 862<br>145<br>702<br>178<br>1.25<br>100 | mW<br>°C/W<br>mW<br>°C/W<br>W<br>°C/W | | Operating Junction Temperature | TJ | +150 | °C | | Operating Ambient Temperature UC3842B, UC3843B UC2842B, UC2843B UC2843D UC3842BV, UC3843BV | T <sub>A</sub> | 0 to 70<br>- 25 to + 85<br>-40 to +85<br>-40 to +105 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 65 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC Standard JESD22-A114B Machine Model Method 200 V per JEDEC Standard JESD22-A115-A <sup>2.</sup> This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78 $\,$ **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 15 V [Note 3], $R_T$ = 10 k, $C_T$ = 3.3 nF. For typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies [Note 4], unless otherwise noted.) | | | UC28 | 4XB, UC | 2843D | UC | 384XB, > | (BV | | |--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|----------------|-----------------|-------------------|----------------|-------------------|-------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | REFERENCE SECTION | | | | | | | | | | Reference Output Voltage (I <sub>O</sub> = 1.0 mA, T <sub>J</sub> = 25°C) | V <sub>ref</sub> | 4.95 | 5.0 | 5.05 | 4.9 | 5.0 | 5.1 | V | | Line Regulation (V <sub>CC</sub> = 12 V to 25 V) | Reg <sub>line</sub> | - | 2.0 | 20 | - | 2.0 | 20 | mV | | Load Regulation (I <sub>O</sub> = 1.0 mA to 20 mA) | Reg <sub>load</sub> | - | 3.0 | 25 | _ | 3.0 | 25 | mV | | Temperature Stability | T <sub>S</sub> | _ | 0.2 | - | _ | 0.2 | _ | mV/°C | | Total Output Variation over Line, Load, and Temperature UC284XB UC2843D | V <sub>ref</sub> | 4.9<br>4.82 | -<br>- | 5.1<br>5.18 | 4.82 | - | 5.18 | V | | Output Noise Voltage (f = 10 Hz to 10 kHz, T <sub>J</sub> = 25°C) | V <sub>n</sub> | - | 50 | - | - | 50 | - | μV | | Long Term Stability (T <sub>A</sub> = 125°C for 1000 Hours) | S | _ | 5.0 | _ | _ | 5.0 | _ | mV | | Output Short Circuit Current | I <sub>SC</sub> | - 30 | - 85 | -180 | - 30 | - 85 | -180 | mA | | OSCILLATOR SECTION | | | | | | | | | | $Frequency \\ T_J = 25^{\circ}C \\ T_A = T_{low} \text{ to } T_{high} \\ T_J = 25^{\circ}C \text{ (R}_T = 6.2 \text{ k, } C_T = 1.0 \text{ nF)}$ | fosc | 49<br>48<br>225 | 52<br>-<br>250 | 55<br>56<br>275 | 49<br>48<br>225 | 52<br>-<br>250 | 55<br>56<br>275 | kHz | | Frequency Change with Voltage (V <sub>CC</sub> = 12 V to 25 V) | $\Delta f_{OSC}/\Delta V$ | - | 0.2 | 1.0 | - | 0.2 | 1.0 | % | | Frequency Change with Temperature, $T_A = T_{low}$ to $T_{high}$ | $\Delta f_{OSC}/\Delta T$ | - | 1.0 | - | - | 0.5 | _ | % | | Oscillator Voltage Swing (Peak-to-Peak) | Vosc | - | 1.6 | - | - | 1.6 | _ | V | | Discharge Current ( $V_{OSC}$ = 2.0 V)<br>$T_J$ = 25°C, $T_A$ = $T_{low}$ to $T_{high}$<br>UC284XB, UC384XB<br>UC2843D, UC384XBV | I <sub>dischg</sub> | 7.8<br>7.5<br>– | 8.3<br>-<br>- | 8.8<br>8.8<br>– | 7.8<br>7.6<br>7.2 | 8.3<br>-<br>- | 8.8<br>8.8<br>8.8 | mA | | ERROR AMPLIFIER SECTION | | | | | | | | | | Voltage Feedback Input (V <sub>O</sub> = 2.5 V) UC284XB UC2843D | V <sub>FB</sub> | 2.45<br>2.42 | 2.5<br>2.5 | 2.55<br>2.58 | 2.42 | 2.5 | 2.58 | V | | Input Bias Current (V <sub>FB</sub> = 5.0 V) | I <sub>IB</sub> | - | - 0.1 | -1.0 | _ | - 0.1 | - 2.0 | μΑ | | Open Loop Voltage Gain (V <sub>O</sub> = 2.0 V to 4.0 V) | A <sub>VOL</sub> | 65 | 90 | - | 65 | 90 | _ | dB | | Unity Gain Bandwidth (T <sub>J</sub> = 25°C) | BW | 0.7 | 1.0 | - | 0.7 | 1.0 | - | MHz | | Power Supply Rejection Ratio (V <sub>CC</sub> = 12 V to 25 V) | PSRR | 60 | 70 | - | 60 | 70 | - | dB | | Output Current Sink ( $V_O = 1.1 \text{ V}$ , $V_{FB} = 2.7 \text{ V}$ ) Source ( $V_O = 5.0 \text{ V}$ , $V_{FB} = 2.3 \text{ V}$ ) | I <sub>Sink</sub><br>I <sub>Source</sub> | 2.0<br>- 0.5 | 12<br>-1.0 | -<br>- | 2.0<br>- 0.5 | 12<br>-1.0 | -<br>- | mA | | Output Voltage Swing High State ( $R_L$ = 15 k to ground, $V_{FB}$ = 2.3 V) Low State ( $R_L$ = 15 k to $V_{ref}$ , $V_{FB}$ = 2.7 V) UC284XB, UC384XB | V <sub>OH</sub><br>V <sub>OL</sub> | 5.0 | 6.2<br>0.8 | -<br>1.1 | 5.0<br>- | 6.2<br>0.8 | 1.1 | V | | UC2843D, UC384XBV | | - | _ | _ | - | 0.8 | 1.2 | | Adjust V<sub>CC</sub> above the Startup threshold before setting to 15 V. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. T<sub>low</sub> = 0°C for UC3842B, UC3843B; -25°C for UC2842B, UC2843B; -40°C for UC3842BV, UC3843BV, UC2843D T<sub>high</sub> = +70°C for UC3842B, UC3843B; +85°C for UC2842B, UC2843B, UC2843D; +105°C for UC3842BV, UC3843BV **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 15 V [Note 7], $R_T$ = 10 k, $C_T$ = 3.3 nF. For typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies [Note 8], unless otherwise noted.) | | | UC284 | 4XB, UC | 2843D | UC | 384XB, X | (BV | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------|--------------------------------------|---------------------------|---------------------------|-----------------------------------|-----------------------------|----------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | CURRENT SENSE SECTION | | | | | | | | | | Current Sense Input Voltage Gain (Notes 5 and 6) UC2843D, UC284XB, UC384XB UC384XBV | A <sub>V</sub> | 2.85<br>- | 3.0 | 3.15<br>- | 2.85<br>2.85 | 3.0<br>3.0 | 3.15<br>3.25 | V/V | | Maximum Current Sense Input Threshold (Note 5) UC2843D, UC284XB, UC384XB UC384XBV | V <sub>th</sub> | 0.9 | 1.0 | 1.1 | 0.9<br>0.85 | 1.0<br>1.0 | 1.1<br>1.1 | V | | Power Supply Rejection Ratio (V <sub>CC</sub> = 12 V to 25 V, Note 5) | PSRR | _ | 70 | - | _ | 70 | - | dB | | Input Bias Current | I <sub>IB</sub> | - | - 2.0 | -10 | - | - 2.0 | -10 | μΑ | | Propagation Delay (Current Sense Input to Output) | t <sub>PLH(In/Out)</sub> | - | 150 | 300 | - | 150 | 300 | ns | | OUTPUT SECTION | | | | ı | | | ı | ı | | Output Voltage Low State (I <sub>Sink</sub> = 20 mA) (I <sub>Sink</sub> = 200 mA) UC284XB, UC384XB UC384XBV, UC2843D UC284XB, UC384XB UC384XBV, UC2843D UC284XB, UC384XB UC384XBV, UC2843D | V <sub>OL</sub> | -<br>-<br>-<br>13<br>-<br>12 | 0.1<br>1.6<br>-<br>13.5<br>-<br>13.4 | 0.4<br>2.2<br>-<br>-<br>- | -<br>-<br>-<br>13<br>12.9 | 0.1<br>1.6<br>1.6<br>13.5<br>13.5 | 0.4<br>2.2<br>2.3<br>-<br>- | V | | Output Voltage with UVLO Activated (V <sub>CC</sub> = 6.0 V, I <sub>Sink</sub> = 1.0 mA) | V <sub>OL(UVLO)</sub> | _ | 0.1 | 1.1 | _ | 0.1 | 1.1 | V | | Output Voltage Rise Time (C <sub>L</sub> = 1.0 nF, T <sub>J</sub> = 25°C) | t <sub>r</sub> | _ | 50 | 150 | _ | 50 | 150 | ns | | Output Voltage Fall Time ( $C_L = 1.0 \text{ nF}, T_J = 25^{\circ}\text{C}$ ) | t <sub>f</sub> | _ | 50 | 150 | _ | 50 | 150 | ns | | UNDERVOLTAGE LOCKOUT SECTION | • | | • | | • | | | | | Startup Threshold (V <sub>CC</sub> ) UCX842B, BV UCX843B, BV, D | V <sub>th</sub> | 15<br>7.8 | 16<br>8.4 | 17<br>9.0 | 14.5<br>7.8 | 16<br>8.4 | 17.5<br>9.0 | V | | Minimum Operating Voltage After Turn-On (V <sub>CC</sub> ) UCX842B, BV UCX843B, BV, D | V <sub>CC(min)</sub> | 9.0<br>7.0 | 10<br>7.6 | 11<br>8.2 | 8.5<br>7.0 | 10<br>7.6 | 11.5<br>8.2 | V | | PWM SECTION | | | | _ | | | _ | _ | | Duty Cycle Maximum UC284XB, UC384XB, UC2843D UC384XBV Minimum | DC <sub>(max)</sub> | 94<br>-<br>- | 96<br>-<br>- | -<br>-<br>0 | 94<br>93<br>- | 96<br>96<br>- | -<br>-<br>0 | % | | TOTAL DEVICE | 1 | l | <u> </u> | <u> </u> | <u> </u> | l | <u> </u> | <u> </u> | | Power Supply Current Startup (V <sub>CC</sub> = 6.5 V for UCX843B, UC2843D V <sub>CC</sub> 14 V for UCX842B, BV) (Note 7) | I <sub>CC</sub> + I <sub>C</sub> | - | 0.3 | 0.5<br>17 | - | 0.3 | 0.5 | mA | | Power Supply Zener Voltage (I <sub>CC</sub> = 25 mA) | V <sub>7</sub> | 30 | 36 | _ | 30 | 36 | _ | V | | This parameter is measured at the latch trip point with V 0. | _ | 00 | | | 00 | 00 | | ٧ | <sup>5.</sup> This parameter is measured at the latch trip point with $V_{FB}$ = 0 V. <sup>6.</sup> Comparator gain is defined as: A<sub>V</sub> ΔV Output Compensation ΔV Current Sense Input <sup>7.</sup> Adjust V<sub>CC</sub> above the Startup threshold before setting to 15 V. 8. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. $T_{low} = 0^{\circ}\text{C}$ for UC3842B, UC3843B; -25°C for UC2842B, UC2843B; -40°C for UC3842BV, UC3843BV, UC2843D $T_{high} = +70^{\circ}\text{C}$ for UC3842B, UC3843B; +85°C for UC2842B, UC2843B, UC2843D; +105°C for UC3842BV, UC3843BV Figure 2. Timing Resistor versus Oscillator Frequency Figure 3. Output Deadtime versus Oscillator Frequency Figure 4. Oscillator Discharge Current versus Temperature Figure 5. Maximum Output Duty Cycle versus Timing Resistor Figure 6. Error Amp Small Signal Transient Response Figure 7. Error Amp Large Signal Transient Response Figure 8. Error Amp Open Loop Gain and Phase versus Frequency Figure 9. Current Sense Input Threshold versus Error Amp Output Voltage Figure 10. Reference Voltage Change versus Source Current Figure 11. Reference Short Circuit Current versus Temperature Figure 12. Reference Load Regulation Figure 13. Reference Line Regulation Figure 14. Output Saturation Voltage versus Load Current Figure 15. Output Waveform Figure 16. Output Cross Conduction Figure 17. Supply Current versus Supply Voltage ## PIN FUNCTION DESCRIPTION | 8-Pin | 14-Pin | Function | Description | |-------|--------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | Compensation | This pin is the Error Amplifier output and is made available for loop compensation. | | 2 | 3 | Voltage<br>Feedback | This is the inverting input of the Error Amplifier. It is normally connected to the switching power supply output through a resistor divider. | | 3 | 5 | Current<br>Sense | A voltage proportional to inductor current is connected to this input. The PWM uses this information to terminate the output switch conduction. | | 4 | 7 | R <sub>T</sub> /C <sub>T</sub> | The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor $R_T$ to $V_{ref}$ and capacitor $C_T$ to ground. Operation to 500 kHz is possible. | | 5 | | GND | This pin is the combined control circuitry and power ground. | | 6 | 10 | Output | This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced and sunk by this pin. | | 7 | 12 | V <sub>CC</sub> | This pin is the positive supply of the control IC. | | 8 | 14 | $V_{ref}$ | This is the reference output. It provides charging current for capacitor $C_T$ through resistor $R_T$ . | | | 8 | Power<br>Ground | This pin is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry. | | | 11 | V <sub>C</sub> | The Output high state (V <sub>OH</sub> ) is set by the voltage applied to this pin. With a separate power source connection, it can reduce the effects of switching transient noise on the control circuitry. | | | 9 | GND | This pin is the control circuitry ground return and is connected back to the power source ground. | | | 2,4,6,1<br>3 | NC | No connection. These pins are not internally connected. | ## **OPERATING DESCRIPTION** The UC3842B, UC3843B series are high performance, fixed frequency, current mode controllers. They are specifically designed for Off-Line and DC-to-DC converter applications offering the designer a cost-effective solution with minimal external components. A representative block diagram is shown in Figure 19. #### Oscillator The oscillator frequency is programmed by the values chosen for the timing components R<sub>T</sub> and C<sub>T</sub>. It must also be noted that the value of R<sub>T</sub> uniquely determines the maximum duty ratio of UC384xx. The oscillator configuration depicting the connection of the timing components to the R<sub>T</sub>/C<sub>T</sub> pin of the controller is shown in Figure 18. Capacitor C<sub>T</sub> gets charged from the V<sub>ref</sub> source, through resistor R<sub>T</sub> to its peak threshold V<sub>RT/CT(peak)</sub>, typically 2.8 V. Upon reaching this peak threshold volage, an internal 8.3 mA current source, Idische, is enabled and the voltage across C<sub>T</sub> begins to decrease. Once the voltage across C<sub>T</sub> reaches its valley threshold, V<sub>RT/CT(valley)</sub>, typically 1.2 V, I<sub>dischg</sub> turns off. This allows capacitor C<sub>T</sub> to charge up again from V<sub>ref</sub>. This entire cycle repeats, and the resulting waveform on the R<sub>T</sub>/C<sub>T</sub> pin has a sawtooth shape. Typical waveforms are shown in Figure 20. The oscillator thresholds are temperature compensated to within $\pm 6\%$ at 50 kHz. Considering the general industry trend of operating switching controllers at higher frequencies, the UC384xx is guaranteed to operate within $\pm 10\%$ at 250 kHz. These internal circuit refinements minimize variations of oscillator frequency and maximum duty ratio. The charging and discharging times of the timing capacitor $C_T$ are calculated using Equations 1 and 2. These equations do not take into account the propagation delays of the internal comparator. Hence, at higher frequencies, the calculated value of the oscillator frequency differs from the actual value. $$t_{RT/CT(chg)} = R_T C_T ln \left( \frac{V_{RT/CT(valley)} - V_{ref}}{V_{RT/CT(peak)} - V_{ref}} \right)$$ (eq. 1) $$t_{\text{RT/CT(dischg)}} = R_{\text{T}}C_{\text{T}}\text{In} \left( \frac{R_{\text{T}}I_{\text{dischg}} + V_{\text{RT/CT(peak)}} - V_{\text{ref}}}{R_{\text{T}}I_{\text{dischg}} + V_{\text{RT/CT(valley)}} - V_{\text{ref}}} \right) \tag{eq. 2}$$ The maximum duty ratio, $D_{max}$ is given by Equation 3. $$D_{\text{max}} = \frac{t_{\text{RT/CT(chg)}}}{t_{\text{RT/CT(chg)}} + t_{\text{RT/CT(dischg)}}}$$ (eq. 3) Substituting Equations 1 and 2 into Equation 3, and after algebraic simplification, we obtain $$D_{max} = \frac{In \left( \frac{V_{RT/CT(valley)} - V_{ref}}{V_{RT/CT(peak)} - V_{ref}} \right)}{In \left( \frac{V_{RT/CT(valley)} - V_{ref}}{V_{RT/CT(peak)} - V_{ref}} \cdot \frac{R_T^I_{dischg} + V_{RT/CT(peak)} - V_{ref}}{R_T^I_{dischg} + V_{RT/CT(valley)} - V_{ref}} \right)}{(eq. 4)}$$ Clearly, the maximum duty ratio is determined by the timing resistor $R_T$ . Therefore, $R_T$ is chosen such as to achieve a desired maximum duty ratio. Once $R_T$ has been selected, $C_T$ can now be chosen to obtain the desired switching frequency as per Equation 5. $$f = \frac{1}{R_T C_T \ln \left( \frac{V_{RT/CT(valley)} - V_{ref}}{V_{RT/CT(peak)} - V_{ref}} \cdot \frac{R_T I_{dischg} + V_{RT/CT(peak)} - V_{ref}}{R_T I_{dischg} + V_{RT/CT(valley)} - V_{ref}} \right)}$$ (eq. 5) Figure 2 shows the frequency and maximum duty ratio variation versus $R_T$ for given values of $C_T$ . Care should be taken to ensure that the absolute minimum value of $R_T$ should not be less than 542 $\Omega$ . However, considering a 10% tolerance for the timing resistor, the nearest available standard resistor of 680 $\Omega$ is the absolute minimum that can be used to guarantee normal oscillator operation. If a timing resistor smaller than this value is used, then the charging current through the $R_T$ , $C_T$ path will exceed the pulldown (discharge) current and the oscillator will get permanently locked/latched to an undefined state. In many noise-sensitive applications it may be desirable to frequency-lock the converter to an external system clock. This can be accomplished by applying a clock signal to the circuit shown in Figure 22. For reliable synchronization, the free-running oscillator frequency should be set about 10% less than the clock frequency. A method for multi-unit synchronization is shown in Figure 23. By tailoring the clock waveform, accurate Output duty ratio clamping can be achieved. Figure 18. Oscillator Configuration #### **Error Amplifier** A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical DC voltage gain of 90 dB, and a unity gain bandwidth of 1.0 MHz with 57 degrees of phase margin (Figure 8). The non–inverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current is $-2.0~\mu\text{A}$ which can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance. The Error Amp Output (Pin 1) is provided for external loop compensation (Figure 33). The output voltage is offset by two diode drops ( $\approx 1.4~\rm V$ ) and divided by three before it connects to the non–inverting input of the Current Sense Comparator. This guarantees that no drive pulses appear at the Output (Pin 6) when pin 1 is at its lowest state ( $\rm V_{OL}$ ). This occurs when the power supply is operating and the load is removed, or at the beginning of a soft–start interval (Figures 25, 26). The Error Amp minimum feedback resistance is limited by the amplifier's source current (0.5 mA) and the required output voltage ( $\rm V_{OH}$ ) to reach the comparator's 1.0 V clamp level: $$R_{f(min)} \approx \frac{3.0 (1.0 V) + 1.4 V}{0.5 mA} = 8800 \Omega$$ #### **Current Sense Comparator and PWM Latch** The UC3842B, UC3843B operate as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier Output/Compensation (Pin 1). Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator PWM Latch configuration used ensures that only a single pulse appears at the Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting the ground–referenced sense resistor $R_{\rm S}$ in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 3) and compared to a level derived from the Error Amp Output. The peak inductor current under normal operating conditions is controlled by the voltage at pin 1 where: $$I_{pk} = \frac{V_{(Pin 1)} - 1.4 V}{3 R_{S}}$$ Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 1.0 V. Therefore the maximum peak switch current is: $$I_{pk(max)} = \frac{1.0 \text{ V}}{R_S}$$ When designing a high power switching regulator it becomes desirable to reduce the internal clamp voltage in order to keep the power dissipation of $R_S$ to a reasonable level. A simple method to adjust this voltage is shown in Figure 24. The two external diodes are used to compensate the internal diodes, yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the $I_{pk(max)}$ clamp voltage. A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the power transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense Input with a time constant that approximates the spike duration will usually eliminate the instability (refer to Figure 28). Figure 19. Representative Block Diagram Figure 20. Timing Diagram #### **Undervoltage Lockout** Two undervoltage lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stage is enabled. The positive power supply terminal $(V_{CC})$ and the reference output $(V_{ref})$ are each monitored by separate comparators. Each has built-in hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The V<sub>CC</sub> comparator upper and lower thresholds are 16 V/10 V for the UCX842B, and 8.4 V/7.6 V for the UCX843B. The $V_{ref}$ comparator upper and lower thresholds are 3.6 V/3.4 V. The large hysteresis and low startup current of the UCX842B makes it ideally suited in off-line converter applications where efficient bootstrap startup techniques are required (Figure 35). The UCX843B is intended for lower voltage DC-to-DC converter applications. A 36 V Zener is connected as a shunt regulator from V<sub>CC</sub> to ground. Its purpose is to protect the IC from excessive voltage that can occur during system startup. The minimum operating voltage (V<sub>CC</sub>) for the UCX842B is 11 V and 8.2 V for the UCX843B. These devices contain a single totem pole output stage that was specifically designed for direct drive of power MOSFETs. It is capable of up to $\pm 1.0$ A peak drive current and has a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Output in a sinking mode whenever an undervoltage lockout is active. This characteristic eliminates the need for an external pull-down resistor. The SOIC–14 surface mount package provides separate pins for $V_{\rm C}$ (output supply) and Power Ground. Proper implementation will significantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the $I_{\rm pk(max)}$ clamp level. The separate $V_{\rm C}$ supply input allows the designer added flexibility in tailoring the drive voltage independent of $V_{\rm CC}$ . A Zener clamp is typically connected to this input when driving power MOSFETs in systems where $V_{\rm CC}$ is greater than 20 V. Figure 27 shows proper power and control ground connections in a current–sensing power MOSFET application. #### Reference The 5.0 V bandgap reference is trimmed to $\pm 1.0\%$ tolerance at $T_J = 25^{\circ}\text{C}$ on the UC284XB, and $\pm 2.0\%$ on the UC384XB. Its primary purpose is to supply charging current to the oscillator timing capacitor. The reference has short-circuit protection and is capable of providing in excess of 20 mA for powering additional control system circuitry. #### **Design Considerations** Do not attempt to construct the converter on wire-wrap or plug-in prototype boards. High frequency circuit layout techniques are imperative to prevent pulse-width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feedback inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low-current signal and high-current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1 μF) connected directly to V<sub>CC</sub>, V<sub>C</sub>, and V<sub>ref</sub> may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage divider should be located close to the IC and as far as possible from the power switch and other noise-generating components. Current mode converters can exhibit subharmonic oscillations when operating at a duty cycle greater than 50% with continuous inductor current. This instability is independent of the regulator's closed loop characteristics and is caused by the simultaneous operating conditions of fixed frequency and peak current detecting. Figure 21A shows the phenomenon graphically. At to, switch conduction begins, causing the inductor current to rise at a slope of m<sub>1</sub>. This slope is a function of the input voltage divided by the inductance. At t1, the Current Sense Input reaches the threshold established by the control voltage. This causes the switch to turn off and the current to decay at a slope of m<sub>2</sub>, until the next oscillator cycle. The unstable condition can be shown if a perturbation is added to the control voltage, resulting in a small $\Delta I$ (dashed line). With a fixed oscillator period, the current decay time is reduced, and the minimum current at switch turn-on (t<sub>2</sub>) is increased by $\Delta I + \Delta I \text{ m}_2/\text{m}_1$ . The minimum current at the next cycle (t<sub>3</sub>) decreases to $(\Delta I + \Delta I m_2/m_1) (m_2/m_1)$ . This perturbation is multiplied by $m_2/m_1$ on each succeeding cycle, alternately increasing and decreasing the inductor current at switch turn-on. Several oscillator cycles may be required before the inductor current reaches zero causing the process to commence again. If m<sub>2</sub>/m<sub>1</sub> is greater than 1, the converter will be unstable. Figure 21B shows that by adding an artificial ramp that is synchronized with the PWM clock to the control voltage, the $\Delta I$ perturbation will decrease to zero on succeeding cycles. This compensating ramp (m<sub>3</sub>) must have a slope equal to or slightly greater than m<sub>2</sub>/2 for stability. With $m_2/2$ slope compensation, the average inductor current follows the control voltage, yielding true current mode operation. The compensating ramp can be derived from the oscillator and added to either the Voltage Feedback or Current Sense inputs (Figure 34). Figure 21. Continuous Current Waveforms The diode clamp is required if the Sync amplitude is large enough to cause the bottom side of $C_T$ to go more than 300 mV below ground. Figure 22. External Clock Synchronization Figure 23. External Duty Cycle Clamp and Multi-Unit Synchronization Figure 24. Adjustable Reduction of Clamp Level Figure 25. Soft-Start Circuit Figure 26. Adjustable Buffered Reduction of Clamp Level with Soft-Start Virtually lossless current sensing can be achieved with the implementation of a SENSEFET power switch. For proper operation during over–current conditions, a reduction of the $I_{pk(\max)}$ clamp level must be implemented. Refer to Figures 24 and 26. Figure 27. Current Sensing Power MOSFET The addition of the RC filter will eliminate instability caused by the leading edge spike on the current waveform. Figure 28. Current Waveform Spike Suppression Series gate resistor $\rm R_{\rm g}$ will damp any high frequency parasitic oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate–source circuit. Figure 29. MOSFET Parasitic Oscillations The totem pole output can furnish negative base current for enhanced transistor turn-off, with the addition of capacitor $C_1$ . Figure 30. Bipolar Transistor Drive Figure 31. Isolated MOSFET Drive The MCR101 SCR must be selected for a holding of < 0.5 mA @ $T_{A(min)}$ . The simple two transistor circuit can be used in place of the SCR as shown. All resistors are 10 k. Figure 32. Latched Shutdown Error Amp compensation circuit for stabilizing any current mode topology except for boost and flyback converters operating with continuous inductor current. Error Amp compensation circuit for stabilizing current mode boost and flyback topologies operating with continuous inductor current. Figure 33. Error Amplifier Compensation The buffered oscillator ramp can be resistively summed with either the voltage feedback or current sense inputs to provide slope compensation. Figure 34. Slope Compensation of 1.0 mH | Test | Conditions | Results | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Line Regulation: 5.0 V ±12 V | V <sub>in</sub> = 95 to 130 Vac | $\Delta = 50 \text{ mV or } \pm 0.5\%$ $\Delta = 24 \text{ mV or } \pm 0.1\%$ | | Load Regulation: 5.0 V ±12V | $\begin{aligned} &V_{in} = 115 \ Vac, \\ &I_{out} = 1.0 \ A \ to \ 4.0 \ A \\ &V_{in} = 115 \ Vac, \\ &I_{out} = 100 \ mA \ to \ 300 \ mA \end{aligned}$ | $\Delta$ = 300 mV or $\pm$ 3.0% $\Delta$ = 60 mV or $\pm$ 0.25% | | Output Ripple: 5.0 V<br>±12 V | V <sub>in</sub> = 115 Vac | 40 mV <sub>pp</sub><br>80 mV <sub>pp</sub> | | Efficiency | V <sub>in</sub> = 115 Vac | 70% | All outputs are at nominal load currents, unless otherwise noted ## **ORDERING INFORMATION** | Device | Operating Temperature Range | Package | Shipping <sup>†</sup> | |---------------|-----------------------------------------------------|----------------------|-----------------------| | UC2842BDG | | SOIC-14<br>(Pb-Free) | 55 Units/Rail | | UC2842BD1G | T | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | JC2842BD1R2G | $T_A = -25^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | JC2842BNG | | PDIP-8<br>(Pb-Free) | 1000 Units/Rail | | JC3842BNG | | PDIP-8<br>(Pb-Free) | 1000 Units/Rail | | JC3842BDG | | SOIC-14<br>(Pb-Free) | 55 Units/Rail | | JC3842BDR2G | T <sub>A</sub> = 0° to +70°C | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | JC3842BD1G | | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | JC3842BD1R2G | | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | JC3842BVDR2G | | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | JC3842BVD1G | T <sub>A</sub> = -40° to +105°C | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | UC3842BVD1R2G | | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | JC2843BDG | | SOIC-14<br>(Pb-Free) | 55 Units/Rail | | JC2843BDR2G | T <sub>A</sub> = -25° to +85°C | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | JC2843BD1G | | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | JC2843BD1R2G | | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | JC2843BNG | $T_A = -25^{\circ} \text{ to } +85^{\circ}\text{C}$ | PDIP-8<br>(Pb-Free) | 1000 Units/Rail | | JC2843DD1R2G | | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | JC2843DDR2G | $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **ORDERING INFORMATION** | Device | Operating Temperature Range | Package | Shipping <sup>†</sup> | |---------------|---------------------------------|----------------------|-----------------------| | UC3843BDG | | SOIC-14<br>(Pb-Free) | 55 Units/Rail | | UC3843BDR2G | | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | UC3843BD1G | T. 001 T000 | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | UC3843BD1R2G | T <sub>A</sub> = 0° to +70°C | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | UC3843BDR2G | | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | UC3843BNG | | PDIP-8<br>(Pb-Free) | 1000 Units/Rail | | UC3843BVDG | | SOIC-14<br>(Pb-Free) | 55 Units/Rail | | UC3843BVDR2G | | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel | | UC3843BVD1G | T <sub>A</sub> = -40° to +105°C | SOIC-8<br>(Pb-Free) | 98 Units/Rail | | UC3843BVD1R2G | | SOIC-8<br>(Pb-Free) | 2500 Tape & Reel | | UC3843BVNG | | PDIP-8<br>(Pb-Free) | 1000 Units/Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **MARKING DIAGRAMS** SOIC-14 D SUFFIX CASE 751A x = 2 or 3 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or = Pb-Free Package PDIP-8 CASE 626-05 ISSUE P **DATE 22 APR 2015** NOTE 5 STYLE 1: PIN 1. AC IN 2. DC + IN 3. DC - IN 4. AC IN 5. GROUND 6. OUTPUT 7. AUXILIARY 8. V<sub>CC</sub> #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK- - AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. - DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. - 6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE - LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. - PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE | | INC | HES | MILLIM | ETERS | |-----|-------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.355 | 0.400 | 9.02 | 10.16 | | D1 | 0.005 | | 0.13 | | | Е | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 | BSC | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | ## **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from the Document R<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | PDIP-8 | | PAGE 1 OF 1 | | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | 7 BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | ## **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED of the control | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## SOIC-8 NB CASE 751-07 ISSUE AK ## DATE 16 FEB 2011 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | | PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2 | PIN 1. SOURCE<br>2. SOURCE | | 6. BIAS 2<br>7. INPUT<br>8. GROUND | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1 | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 5 8. COMMON ANODE/GND | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 7. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. CATHODE 8. CATHODE 8. MIRROR 1 9IN 1. LINE 1 IN 2. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 8. LINE 1 OUT STYLE 26: PIN 1. GND 1. LINE 1 OUT STYLE 26: PIN 1. GND 2. dw/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 6. SOURCE 7. SOURCE 8. VCC STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** #### 0.25 0.50 0.010 0.019 0.40 1.25 0.016 0.049 NOTES: 1. DIMENSIONING AND TOLERANCING PER 5. MAXIMUM MOLD PROTRUSION 0.15 PER INCHES MIN MAX 0.050 BSC 0.25 0.004 0.010 0.25 0.008 0.010 0.49 0.014 8.75 0.337 3.80 4.00 0.150 0.157 0.068 0.019 MILLIMETERS MIN MAX 1.27 BSC 0.19 8.55 SIDE Α A1 0.10 АЗ b 0.35 D E e H h ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. **GENERIC** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year = Work Week WW G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " ■". may or may not be present. ### **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS ## **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## SOIC-14 CASE 751A-03 ISSUE L ## DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## **ON Semiconductor:** UC2842BDR2G UC2842BD UC2842BD1 UC2842BD1G UC2842BD1R2 UC2842BD1R2G UC2842BDG UC2842BN UC2842BNG UC2843BD UC2843BD1 UC2843BD1G UC2843BD1R2 UC2843BD1R2G UC2843BDG UC2843BDR2 UC2843BDR2G UC2843BN UC2843BNG UC3842BD UC3842BD1 UC3842BD1G UC3842BD1R2 UC3842BD1R2G UC3842BDG UC3842BDR2 UC3842BDR2G UC3842BN UC3842BNG UC3842BVD1 UC3842BVD1G UC3842BVD1R2 UC3842BVD1R2G UC3842BVDR2 UC3842BVDR2G UC3843BD UC3843BD1 UC3843BD1G UC3843BD1R2 UC3843BD1R2G UC3843BDG UC3843BDR2 UC3843BDR2G UC3843BN UC3843BNG UC3843BVD UC3843BVD1 UC3843BVD1G UC3843BVD1R2 UC3843BVD1R2G UC3843BVDG UC3843BVDR2 UC3843BVDR2G UC3843BVN UC3843BVNG