### MAX17691A/MAX17691B

# 4.2V-60V No-Opto Isolated Flyback Converter with Integrated FET

### **General Description**

Maxim's Rainier family of isolated power devices enable cooler, smaller, and simpler power-supply solutions. The MAX17691A/B is a high efficiency no-opto integrated nMOSFET flyback converter that uses fixed frequency peak current mode control. The device senses the isolated output voltage directly from the primary-side flyback waveform during the off-time of the integrated nMOSFET. No secondary-side error amplifier and optocoupler are required to provide an accurate, isolated, regulated output voltage, saving up to 20% of PCB space normally required for a traditional flyback converter.

The MAX17691A/B features a low  $R_{DS(ON)}$ , 76V, 170m $\Omega$  integrated nMOSFET primary switch and is designed to operate over a wide supply range from 4.2V to 60V. The switching frequency of the device is programmable from 100kHz to 350kHz. An EN/UVLO feature allows the user to turn ON/OFF the power converter precisely at the desired input voltage. Input overvoltage protection can be implemented using the OVI pin (MAX17691A only). Softstart limits inrush current at startup. The MAX17691A/B supports external clock synchronization to avoid low-frequency "beats" on the input bus in systems with multiple converters. The device also has programmable frequency dithering for low-EMI, spread-spectrum operation.

The MAX17691A/B allows temperature compensation for variations in the output rectifier diode forward voltage drop. The MAX17691A is internally compensated for loop stability, while the MAX17691B offers external loop compensation flexibility. The MAX17691A/B has robust hiccup-protection and thermal protection schemes, and is available in a space-saving 12-pin, 3mm x 3mm TDFN package with a temperature range from -40°C to +125°C.

### **Applications**

- Isolated Power Supplies
- PLC I/O Modules
- IGBT Gate Drive Supplies
- Industrial and Telecom Applications

### **Benefits and Features**

- Reduces External Components and Total Cost
  - Eliminates the Optocoupler and Secondary-Side Error Amplifier
  - Up to 20% Space Savings
  - 76V, Low R<sub>DS(ON)</sub> Integrated nMOSFET
  - Internal Loop Compensation (MAX17691A)
  - Built-In Soft-Start
- Reduces Power Dissipation
  - > 90% Efficiency
  - · Delivers up to 7.5W Output Power
  - Frequency Fold-Back Enables Enhanced Light-Load Efficiency
  - 2.5µA Shutdown Current
- Supports Key System-Level Design Requirements
  - Frequency Dithering Supports Low-EMI, Spread-Spectrum Operation
  - Switching Frequency Synchronization
  - · Compliant with CISPR22 ClassB EMI Requirements
- Operates Reliably in Adverse Environments
  - Optional Output Voltage Temperature Compensation
  - · Hiccup Current-Limit Protection
  - · Programmable EN/UVLO Threshold
  - Input Overvoltage (OVI) Protection (MAX17691A)
  - Overtemperature Protection
  - High Industrial -40°C to +125°C Ambient Operating Temperature Range/ -40°C to +150°C Junction Temperature Range

Ordering Information appears at end of data sheet.

## **Typical Application Circuit**



### **Absolute Maximum Ratings**

| V <sub>IN</sub> , EN/UVLO to GND0.3V to +70V                         | Continuous Power Dissipation (Single-Layer Board) (T <sub>A</sub> = +70°C, |
|----------------------------------------------------------------------|----------------------------------------------------------------------------|
| LX to GND0.3V to +80V                                                | Derate 15.9mW/°C above +70°C)1269.80mW                                     |
| V <sub>IN</sub> to FB0.3V to +0.3V                                   | Continuous Power Dissipation (Multilayer Board) (T <sub>A</sub> = +70°C,   |
| V <sub>CC</sub> to GND0.3V to +16V                                   | derate 24.4mW/°C above +70°C)1951.20mW                                     |
| OVI (MAX17691A)                                                      | Operating Temperature Range (Note 1)40°C to +125°C                         |
| COMP (MAX17691B)0.3V to +6V                                          | Junction Temperature+150°C                                                 |
| RT, SYNC/DITHER, SS, SET, and TC/V <sub>CM</sub> to GND -0.3V to +6V | Storage Temperature Range65°C to +150°C                                    |
| LX RMS Current+1.72A                                                 | Soldering Temperature (reflow)+260°C                                       |

**Note 1:** Junction temperature greater than +125°C degrades operating lifetimes.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### **12 TDFN**

| Package Code                                           | TD1233+1C      |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|
| Outline Number                                         | <u>21-0664</u> |  |  |  |
| Land Pattern Number                                    | 90-0397        |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                 |                |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 63°C/W         |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 8.5°C/W        |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |                |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 41°C/W         |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 8.5°C/W        |  |  |  |
|                                                        |                |  |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{IN} = V_{FB} = V_{EN/UVLO} = 24V, V_{OVI} = 0V \text{ (MAX17691A)}, COMP = OPEN \text{ (MAX17691B)}, C_{VCC} = 2.2 \mu\text{F to GND}; V_{GND} = V_{TC/VCM} = V_{SYNC/DITHER} = 0V, RT, LX, SS = OPEN, R_{SET} = 10 k\Omega, T_{A} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at T_{A} = +25 ^{\circ}\text{C}. All voltages are referenced to GND, unless otherwise noted.) (Note 2)$ 

| PARAMETER                            | SYMBOL               | CONDITIONS                                                    | MIN  | TYP   | MAX  | UNITS |  |
|--------------------------------------|----------------------|---------------------------------------------------------------|------|-------|------|-------|--|
| INPUT                                |                      |                                                               |      |       |      |       |  |
| Input-Voltage Range                  | $V_{IN}$             |                                                               | 4.2  |       | 60   | V     |  |
| Input-Supply Shutdown<br>Current     | lin_shdn             | EN/UVLO = GND                                                 |      | 2.5   |      | μA    |  |
| Input-Supply Current                 | IQ                   | No Load                                                       |      | 0.95  |      | mA    |  |
| EN/UVLO                              |                      |                                                               |      |       |      |       |  |
| ENIARA O Three hald                  | V <sub>ENR</sub>     | V <sub>EN</sub> Rising                                        | 1.19 | 1.215 | 1.24 |       |  |
| EN/UVLO Threshold                    | V <sub>ENF</sub>     | V <sub>EN</sub> Falling                                       | 1.07 | 1.1   | 1.12 | V     |  |
| True Shutdown EN/<br>UVLO Threshold  | V <sub>ENSHDN</sub>  |                                                               |      | 0.8   |      | V     |  |
| EN/UVLO Input<br>Leakage Current     | I <sub>ENLKG</sub>   | V <sub>EN</sub> = 2V, T <sub>A</sub> = T <sub>J</sub> = +25°C | -100 |       | +100 | nA    |  |
| V <sub>CC</sub>                      |                      |                                                               |      |       |      |       |  |
| V <sub>CC</sub> Regulation Voltage   | $V_{CC}$             | $V_{IN} = 7V$ , $100\mu A \le I_{VCC} \le 5mA$                | 5.56 | 5.77  | 5.9  | V     |  |
| VCC Regulation voltage               | vcc                  | $7V \le V_{IN} \le 60V$ , $I_{VCC} = 100 \mu A$               | 5.56 | 5.77  | 5.9  | V     |  |
| V <sub>CC</sub> Current Limit        | I <sub>VCC_MAX</sub> | V <sub>IN</sub> = 7V, V <sub>VCC</sub> = 4.3V                 | 9.5  | 15    | 30   | mA    |  |
| V <sub>CC</sub> Dropout              | $V_{DO}$             | V <sub>IN</sub> = 4.5V, I <sub>VCC</sub> = 3.5mA              |      | 120   | 240  | mV    |  |
| V 11V1 O                             | V <sub>VCC-UVR</sub> | Rising                                                        | 3.9  | 4.0   | 4.1  | .,    |  |
| V <sub>CC</sub> UVLO                 | V <sub>VCC-UVF</sub> | Falling                                                       | 3.7  | 3.8   | 3.9  | V     |  |
| OVI (MAX17691A)                      |                      |                                                               | •    |       |      |       |  |
| OV/I Throohold                       | V <sub>OVI_R</sub>   | OVI Rising                                                    | 1.19 | 1.215 | 1.24 | V     |  |
| OVI Threshold                        | V <sub>OVI_F</sub>   | OVI Falling                                                   | 1.07 | 1.1   | 1.12 | ]     |  |
| OVI Response Time                    |                      | V <sub>OVI</sub> step from 1V to 1.245V (30mV Overdrive)      |      | 2     |      | μs    |  |
| OVI Input-Leakage<br>Current         | I <sub>OVI</sub>     | V <sub>OVI</sub> = 2V, T <sub>A</sub> = T <sub>J</sub> = 25°C | -100 |       | +100 | nA    |  |
| RT                                   |                      |                                                               |      |       |      |       |  |
| Switching-Frequency<br>Range         | f <sub>SW</sub>      |                                                               | 100  |       | 350  | kHz   |  |
| Switching-Frequency<br>Accuracy      |                      | f <sub>SW</sub> = 100kHz to 350kHz                            | -6   |       | +6   | %     |  |
| Default Switching<br>Frequency       |                      | RT = OPEN                                                     |      | 200   |      | kHz   |  |
| SYNC/DITHER                          |                      |                                                               | •    |       |      |       |  |
| Synchronization Logic-<br>High Input | V <sub>IH</sub>      |                                                               | 2.1  |       |      | V     |  |
| Synchronization Logic-<br>Low Input  | V <sub>IL</sub>      |                                                               |      |       | 0.8  | V     |  |
| Synchronization Pulse-<br>Width      |                      |                                                               | 100  |       |      | ns    |  |

## **Electrical Characteristics (continued)**

 $(V_{IN} = V_{FB} = V_{EN/UVLO} = 24V, V_{OVI} = 0V \ (MAX17691A), COMP = OPEN \ (MAX17691B), C_{VCC} = 2.2 \mu F \ to \ GND; V_{GND} = V_{TC/VCM} = V_{SYNC/DITHER} = 0V, RT, LX, SS = OPEN, R_{SET} = 10 k\Omega, T_A = -40 ^{\circ}C \ to +125 ^{\circ}C, unless otherwise noted. Typical values are at <math>T_A = +25 ^{\circ}C$ . All voltages are referenced to GND, unless otherwise noted.) (Note 2)

| PARAMETER                                          | SYMBOL                                   | CONDITIONS                                      | MIN   | TYP   | MAX   | UNITS |
|----------------------------------------------------|------------------------------------------|-------------------------------------------------|-------|-------|-------|-------|
| Dithering Ramp<br>Charging Current                 |                                          |                                                 |       | 21    |       | μА    |
| Dithering Ramp<br>Discharging Current              |                                          |                                                 |       | 21    |       | μА    |
| Dithering Ramp–High<br>Trip Point                  |                                          |                                                 |       | 2     |       | V     |
| Dithering Ramp–Low<br>Trip Point                   |                                          |                                                 |       | 0.4   |       | V     |
| SS                                                 |                                          |                                                 | ·     |       |       |       |
| Soft-Start Charging<br>Current                     | I <sub>SS</sub>                          |                                                 | 4.75  | 5     | 5.25  | μА    |
| Default Soft-Start Time                            | t <sub>SS</sub>                          |                                                 | 3.8   | 5.0   | 6.5   | ms    |
| LX                                                 |                                          |                                                 | ·     |       |       |       |
| Maximum Duty Cycle                                 | D <sub>MAXOSC</sub>                      | (Note 3)                                        | 65    | 68    | 71    | %     |
| Minimum LX On-Time                                 | ton_min                                  |                                                 | 150   | 180   | 210   | ns    |
| Minimum LX Off-Time<br>To Sample Output<br>Voltage | toff_min                                 |                                                 | 300   | 340   | 380   | ns    |
| Internal MOSFET On<br>Resistance                   | R <sub>DSON</sub>                        | I <sub>LX</sub> = 300mA                         |       | 170   | 325   | mΩ    |
| CURRENT LIMIT (I <sub>LIM</sub> )                  |                                          |                                                 | ·     |       |       |       |
| Peak Current Limit                                 | I <sub>LX-PEAK-MAX</sub>                 | MAX17691A/B                                     | 2.8   | 3.0   | 3.2   | Α     |
| Runaway Current Limit                              | I <sub>LX-RUNAWAY</sub>                  | MAX17691A/B                                     | 3.4   | 3.6   | 3.8   | Α     |
| Overcurrent Hiccup<br>Timeout                      |                                          |                                                 |       | 16384 |       | CYCLE |
| Minimum Peak Current                               | I <sub>LX-PEAK-MIN</sub>                 | MAX17691A/B                                     | 0.42  | 0.5   | 0.58  | Α     |
| SET                                                |                                          |                                                 |       |       |       |       |
| SET Regulation Voltage                             | V <sub>SET</sub>                         |                                                 | 0.988 | 1     | 1.012 | V     |
| TC/V <sub>CM</sub>                                 |                                          |                                                 |       |       |       |       |
| TC/V <sub>CM</sub> Pin Bias<br>Voltage             | V <sub>TC-BIAS</sub>                     | $T_A = T_J = 25^{\circ}C$                       |       | 0.55  |       | V     |
| Temperature<br>Compensation<br>Coefficient         | $\frac{\partial V_{TC/VCM}}{\partial T}$ |                                                 |       | +1.85 |       | mV/°C |
| COMP (MAX17691B)                                   |                                          |                                                 |       |       |       |       |
| Error Amplifier<br>Transconductance                | Gm                                       |                                                 |       | 660   |       | μS    |
| COMP Source Current                                | ICOMP_SOUR<br>CE                         | V <sub>COMP</sub> = 2V, V <sub>SET</sub> = 0.8V |       | 55    |       | μА    |
| COMP Sink Current                                  | I <sub>COMP</sub> _SINK                  | V <sub>COMP</sub> = 2V, V <sub>SET</sub> = 1.2V |       | 55    |       | μA    |

### **Electrical Characteristics (continued)**

 $(V_{IN}=V_{FB}=V_{EN/UVLO}=24V, V_{OVI}=0V \ (MAX17691A), COMP=OPEN \ (MAX17691B), C_{VCC}=2.2\mu F \ to \ GND; V_{GND}=V_{TC/VCM}=V_{SYNC/DITHER}=0V, RT, LX, SS=OPEN, R_{SET}=10k\Omega, T_{A}=-40^{\circ}C \ to +125^{\circ}C, unless otherwise noted. Typical values are at <math>T_{A}=+25^{\circ}C$ . All voltages are referenced to GND, unless otherwise noted.) (Note 2)

| PARAMETER                      | SYMBOL           | CONDITIONS | MIN | TYP | MAX | UNITS |
|--------------------------------|------------------|------------|-----|-----|-----|-------|
| THERMAL SHUTDOWN               | THERMAL SHUTDOWN |            |     |     |     |       |
| Thermal Shutdown<br>THreshold  | T <sub>SH</sub>  |            |     | 160 |     | °C    |
| Thermal Shutdown<br>Hysteresis |                  |            |     | 10  |     | °C    |

Note 2: Electrical specifications are production tested at  $T_A$  = +25°C. Specifications over the entire operating temperature range are guaranteed by design and characterization.

Note 3: Maximum duty cycle (D<sub>MAXOSC</sub>) is not valid when an external clock is applied to the SYNC/DITHER pin. During external clock synchronization the minimum off-time on LX is decided by the internal oscillator frequency, which is set by R<sub>RT</sub>. (See the External Clock Synchronization and Switching Frequency Dithering (SYNC / DITHER) section for more details.)

## **Typical Operating Characteristics**

 $(V_{IN} = V_{EN/UVLO} = 24V, V_{OVI} = V_{GND} = 0V, C_{IN} = 10\mu F, C_{VCC} = 2.2\mu F, T_A = +25^{\circ}C$  unless otherwise noted. )



## **Typical Operating Characteristics (continued)**



## **Typical Operating Characteristics (continued)**

 $(V_{IN} = V_{EN/UVLO} = 24V, \ V_{OVI} = V_{GND} = 0V, \ C_{IN} = 10\mu\text{F}, \ C_{VCC} = 2.2\mu\text{F}, \ T_A = +25^{\circ}\text{C} \ unless otherwise noted.})$ 









## **Pin Configuration**

### MAX17691A/MAX17691B



## **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>IN</sub> | Input Supply Voltage Pin. The input supply voltage range is 4.2V to 60V. This pin acts as a reference pin for the feedback resistor connected to the FB pin. Connect a minimum of $1\mu$ F ceramic capacitor between the $V_{\text{IN}}$ pin and GND.                                                                                                                                                                                                                             |
| 2   | GND             | Ground Pin. Connect GND to the primary side ground plane. See the MAX17691A/MAX17691B EV kit for a sample PCB layout.                                                                                                                                                                                                                                                                                                                                                             |
| 3   | V <sub>CC</sub> | Linear Regulator Output Pin. Connect a of $2.2\mu F$ (min) bypass capacitor from the $V_{CC}$ pin to GND and place close to the MAX17691A/MAX17691B.                                                                                                                                                                                                                                                                                                                              |
| 4   | SYNC/<br>DITHER | Frequency Dithering or External Clock Synchronization Pin. For spread-spectrum frequency dithering, connect a capacitor to GND and a resistor to RT. Connect SYNC/DITHER to an external clock source for synchronization. When the SYNC/DITHER function is not used, this pin should be connected to ground for proper operation. See the <a href="External Clock Synchronization">External Clock Synchronization and Switching Frequency Dithering</a> section for more details. |
| 5   | RT              | Switching Frequency Programming Pin. Connect a resistor R <sub>RT</sub> from the RT pin to GND to set the PWM switching frequency. Leave this pin open to select 200kHz as a default switching frequency. See the <i>Switching Frequency</i> section for appropriate R <sub>RT</sub> resistor selection.                                                                                                                                                                          |

## **Pin Description (continued)**

| PIN | NAME                   | FUNCTION                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | TC/V <sub>CM</sub>     | Dual Function Pin. The TC/V <sub>CM</sub> pin is used for programming the output-diode forward-voltage temperature compensation and selecting an appropriate common-mode voltage setting. See the <u>Selection of Temperature Compensation Resistor (R<sub>TCVCM</sub>)</u> section to select an appropriate resistor for this pin. |
| 7   | SS                     | Soft-Start Pin. Connect a capacitor $C_{SS}$ from the SS pin to GND to program the soft-start time above 5ms. Leave the SS pin open for a 5ms default soft-start time.                                                                                                                                                              |
| 8   | SET                    | SET Pin. Connect a $10k\Omega$ resistor with 1% or better tolerance from this pin to GND and place as close as possible to MAX17691A/B.                                                                                                                                                                                             |
| 9   | OVI<br>(MAX17691A<br>) | Input Overvoltage Protection Pin. Connect a resistor-divider between the input supply, OVI, and GND to set the input overvoltage threshold. The MAX17691A stops switching when the voltage at the OVI pin exceeds 1.215V and resumes switching when the voltage at the OVI pin falls below 1.1V.                                    |
| 9   | COMP<br>(MAX17691B     | Error Amplifier Output Pin. Connect a frequency compensation network between the COMP pin and GND. See the <i>Loop Compensation (MAX17691B only)</i> section for more details.                                                                                                                                                      |
| 10  | EN/UVLO                | Enable/Undervoltage Lockout Pin. Connect a resistor-divider between the input supply, EN/UVLO, and GND to set the input turn-on threshold. The MAX17691A/B starts switching when the voltage at the EN/UVLO pin exceeds 1.215V and stops switching when the voltage at the EN/UVLO pin falls below 1.1V                             |
| 11  | FB                     | Feedback Input Pin. The FB pin is used for sensing the reflected output voltage during a flyback period. A resistor connected between this pin and the LX node is used to program the output voltage. See the <a href="Output Voltage Setting">Output Voltage Setting</a> section for more details.                                 |
| 12  | LX                     | Switching Node. This node is connected to the drain of the integrated n-channel power MOSFET. Connect LX to the primary-side switching node of the flyback transformer.                                                                                                                                                             |
| _   | EP                     | Exposed Pad. Connect EP to the primary side GND plane with thermal vias. Refer to the MAX17691A and MAX17691B EV kits for an example layout.                                                                                                                                                                                        |

## **Functional Diagrams**

### MAX17691A/MAX17691B



### **Detailed Description**

For low- and medium-power applications, the flyback converter is the preferred choice due to its simplicity and low cost. However, in isolated applications, the use of an optocoupler with secondary-side error amplifiers or auxiliary winding for voltage feedback across the isolation boundary increases the number of components and design complexity. The MAX17691A/MAX17691B eliminates these components implements an innovative algorithm to sample and regulate the output voltage by primary-side sensing. During the flyback period, the reflected voltage across the primary winding is proportional to the sum of the output voltage, diode forward voltage, and the drop across transformer parasitic elements. By sampling and regulating this reflected voltage when the secondary current is close to zero, the algorithm minimizes the effect of transformer parasitic elements and the diode forward voltage on the output voltage regulation. The MAX17691A/MAX17691B also integrates the nMOSFET, further simplifying the converter design and layout.

### **Supply Voltage**

The MAX17691A/MAX17691B supports a wide operating input-voltage range from 4.2V to 60V. The converter regulates the voltage across the primary winding by maintaining FB pin voltage close to  $V_{\text{IN}}$  pin of the IC. Therefore, the  $V_{\text{IN}}$  pin should be directly connected to the power supply connection of the primary winding.

### LDO Output (V<sub>CC</sub>)

The regulated output of the internal LDO is available at the  $V_{CC}$  pin. The LDO output voltage is 5.77V (typ). Connect a 2.2 $\mu$ F (min) ceramic capacitor between the  $V_{CC}$  and GND pins for stable operation over the full temperature range. Ceramic capacitors have a DC-bias derating effect that should be considered. The derated capacitance should be higher than  $1\mu$ F over temperature. Place this capacitor as close as possible to the IC.

In case of high input voltage applications, overall system efficiency can be improved by overdriving  $V_{CC}$  using an additional auxiliary winding on the power transformer. While the converter is enabled, the winding output voltage on  $C_{VCC}$  should be higher than maximum  $V_{CC}$  regulation voltage (5.9V) to disable the internal LDO. Also, to avoid the internal LDO body diode conduction, the  $C_{VCC}$  voltage should be less than the input-supply voltage. Typically the auxiliary winding should be designed to output a voltage between 6.5V and 14V to ensure that the internal LDO turns off and the IC is supplied from the auxiliary winding output. The typical circuit for overdriving the  $V_{CC}$  is shown in Figure 1.



Figure 1. V<sub>CC</sub> Pin Overdrive Configuration

### Enable/Undervoltage Lockout (EN/UVLO) and Overvoltage Protection(OVI)

The EN/UVLO pin serves as an enable/disable input, as well as an accurate programmable input under-voltage lockout threshold (UVLO) pin. The MAX17691A/B do not commence switching operation until the EN/UVLO pin voltage exceeds 1.215V (typ). The MAX17691A/B turns off if the EN/UVLO pin voltage falls below 1.1V (typ). A resistor-divider from  $V_{IN}$  to GND can be used to divide and apply a fraction of the input voltage ( $V_{IN}$ ) to the EN/UVLO pin as shown in Figure 2. The values of the resistor-divider can be selected such that the EN/UVLO pin voltage exceeds the EN/UVLO turn-on threshold at the desired input supply voltage.

For the MAX17691B, choose  $R_{EN1}$  to be  $3.3M\Omega$  (max) and then calculate  $R_{EN2}$  as follows:

$$R_{\text{EN2}} = \frac{1.215 \times R_{\text{EN1}}}{V_{\text{START}} - 1.215}$$

where,

V<sub>START</sub> = Minimum input voltage at which the device is required to turn on.

R<sub>FN1</sub> = Top resistor of EV/UVLO voltage divider.

 $R_{FN2}$  = Bottom resistor of EV/UVLO voltage divider.

For the MAX17691A, the resistor-divider is modified with an additional resistor ( $R_{OVI}$ ) to implement input overvoltage protection in addition to EN/UVLO function as shown in <u>Figure 3</u>. When the voltage at the OVI pin exceeds 1.215V (typ), the device stops switching. The device resumes switching only if the voltage at the OVI pin falls below 1.1V (typ). For given values of minimum input voltage for startup ( $V_{START}$ ) and input overvoltage protection voltage ( $V_{OVI}$ ) in MAX17691A, the resistor values for the divider can be calculated as follows,

$$R_{\text{ENB}} = R_{\text{OVI}} \times \left[ \frac{V_{\text{OVI}}}{V_{\text{START}}} - 1 \right]$$

$$R_{\text{ENU}} = \left[ R_{\text{OVI}} + R_{\text{ENB}} \right] \times \left[ \frac{V_{\text{START}}}{1.215} - 1 \right]$$

where, V<sub>OVI</sub> is the maximum input voltage at which the device is required to turn-off.

If the OVI feature is not used,  $R_{ENB}$  and  $R_{ENU}$  should be calculated using a procedure similar to that outlined in the MAX17691B equation above, and OVI should be connected to GND.



Figure 2. Programming EN/UVLO in MAX17691B



Figure 3. Programming EN/UVLO and OVI in MAX17691A

#### **Soft-Start Time**

The soft-start feature reduces input inrush current during startup. During the soft-start time, the soft-start ramp on the reference input of the error amplifier increases the output voltage at the desired rate and limits current into the output capacitor. With SS open, the MAX17691A/B offers a default 5ms (typ) soft-start time. The soft-start time can also be programmed to more than 5ms by placing a capacitor C<sub>SS</sub> from SS to GND.

Css can be calculated using following equation.

$$C_{SS} = 5 \times t_{SS}$$

where.

 $C_{SS}$  = Soft-start capacitor in nF.

 $t_{SS}$  = Soft-start time in ms.

### **Switching Frequency**

The switching frequency of the MAX17691A/B is programmable between 100kHz to 350kHz using a resistor RRT connected between RT and GND. Also, the MAX17691A/B offers a default 200kHz switching frequency when the RT pin is left open.

Use the following equation to determine the appropriate value of RRT needed to generate the desired switching frequency (f<sub>SW</sub>):

$$R_{\rm RT} = \frac{10^7}{f_{\rm SW}}$$

where.

 $R_{RT} = RT$  pin resistor in  $k\Omega$ .

f<sub>SW</sub> = Switching frequency in Hz.

### External Clock Synchronization and Switching Frequency Dithering (SYNC/DITHER)

The SYNC/DITHER pin of the MAX17691A/B can be used for either external clock synchronization or switching frequency dithering. Connect a resistor, RDITHER from the RT pin to SYNC/DITHER, and a capacitor CDITHER from SYNC/DITHER to GND as shown in Figure 4 for switching frequency dithering.

When the dithering function is not used, an external clock can be directly connected to the SYNC/DITHER pin as shown in Figure 5. To synchronize the internal oscillator frequency to an external clock frequency. When both external clock synchronization and switching frequency dithering is not used, SYNC/DITHER should be connected to GND for proper converter operation.

Frequency dithering spreads the energy at the switching frequency and its harmonics over a wider frequency band; thus, reducing their peaks and helping to meet stringent EMI goals. The MAX17691A/B offers spread-spectrum frequency dithering in the range of  $\pm 4\%$  to  $\pm 12\%$  of the switching frequency. A 21µA current source from V<sub>CC</sub> charges the C<sub>DITHER</sub> capacitor to 2V (typ). Upon reaching 2V, a sink current of 21µA to GND discharges C<sub>DITHER</sub> to 0.4V (typ). The charging and discharging of the C<sub>DITHER</sub> capacitor generates a triangular waveform of frequency (f<sub>TRI</sub>) on the SYNC/DITHER pin with magnitude levels at 2V and 0.4V, respectively. Since the RT pin is regulated to 1.215V (typ) internally, a resistor R<sub>DITHER</sub> connected from SYNC/DITHER to RT linearly modulates the nominal switching frequency due to the triangular waveform generated on the SYNC/DITHER pin.

For the desired dithering, calculate the appropriate values for C<sub>DITHER</sub> and R<sub>DITHER</sub> using the procedure given below.

$$C_{\text{DITHER}} = \frac{21 \times 10^{-6}}{3.2 \times f_{\text{TRI}}}$$

where,  $f_{TRI}$  is the frequency of the triangular waveform on the SYNC/DITHER pin. The programmable range for  $f_{TRI}$  is 100Hz to 1kHz.

$$R_{\text{DITHER}} = \frac{66 \times R_{\text{RT}}}{\% \text{ DITHER}}$$

where.

R<sub>RT</sub> = Switching frequency programmable resistor.

%DITHER = Amount of dither expressed as a percentage of nominal switching frequency.

For example, setting RDITHER to 10 times of RRT generates ±6.6% dithering.

The internal oscillator can be synchronized to an external clock( $f_{SYNC}$ ) by applying the external clock to the SYNC/DITHER pin directly. The external clock is detected at the rising edge of the 9th consecutive clock cycle. Depending on the timing of 9th pulse rising edge during one time period of the internal oscillator, the switching is synchronized to the external clock frequency either on the 10th or 11th pulse of the external clock. Refer to the <u>Electrical Characteristics</u> table for recommended magnitude and pulse-width of the external clock.

The allowable external clock frequency range is from 1.1x to 1.32x the internal oscillator frequency. When external clock synchronization is used, choose  $R_{RT}$  so that the programmed nominal oscillator frequency ( $f_{RT}$ ) is 10% below the minimum external clock frequency, i.e.,  $f_{RT}$  = 0.9 x  $f_{SYNC}$ .

With external clock synchronization, the minimum off-time on LX is decided by the internal oscillator frequency, set by  $R_{RT}$ . Hence, during synchronization, the allowable maximum duty cycle ( $D_{MAXSYNC}$ ) that can be used in an application is reduced and is given by:

$$D_{\text{MAXSYNC}} = 1 - \frac{f_{\text{SYNC}}}{f_{\text{RT}}} \times (1 - D_{\text{MAXOSC}})$$

where,  $D_{MAXOSC}$  = Oscillator maximum duty cycle.



Figure 4. Switching Frequency Dithering Configuration



Figure 5. External Clock Synchronization Configuration

### **Output Voltage Setting (SET and FB)**

The MAX17691A/B uses the current in the feedback resistor ( $R_{FB}$ ) placed between FB and LX to sense the reflected output voltage during the output rectifier conduction time as shown in <u>Figure 6</u>. This current through the  $R_{FB}$  resistor also flows through the  $R_{SET}$  resistor placed between SET and GND and produces a ground referenced voltage. The voltage across the  $R_{SET}$  resistor is sampled using a sample-and-hold circuit when the secondary current is close to zero. The sampled voltage ( $V_{FB}$ ) feeds the inverting input terminal of internal error amplifier, with its noninverting input terminal fed by the internal reference voltage  $V_{REF}$ . The control loop regulates the sampled voltage ( $V_{FB}$ ) to internal reference voltage  $V_{REF}$ . The above operation can be expressed as:

$$\frac{V_{\text{OUT}} + V_D}{K} \times \frac{R_{\text{SET}}}{R_{\text{FB}}} = V_{\text{REF}}$$

where.

 $V_{OUT}$  = Output voltage.

 $V_D$  = Output diode forward voltage drop.

K = Transformer secondary-to-primary turns-ratio (N<sub>S</sub>/N<sub>P</sub>).

V<sub>REF</sub> = Internal reference voltage.



Figure 6. FB and SET Pin Configuration

### Temperature Compensation and Common-Mode Voltage Setting (TC/V<sub>CM</sub>)

 $TC/V_{CM}$  is a dual function pin. This pin is used to select an appropriate common-mode voltage range for proper operation of internal blocks based on the operating conditions of the converter as well as to implement temperature compensation for the output diode. The setting on the  $TC/V_{CM}$  pin is detected during power-up and latched. The  $TC/V_{CM}$  pin can be used to implement any one of two common-mode voltage settings ( $K_{VCM}$ ), with or without temperature compensation (Figure 7). The temperature compensation for the output diode can be programmed in the range of -1mV/°C to -2mV/°C. A current ( $I_{PTAT}$ ) that depends on the resistor ( $R_{TC/VCM}$ ) connected to the  $TC/V_{CM}$  pin is applied at the SET pin to provide temperature compensation for changes in the MAX17691A/B junction temperature. This scheme assumes that the output diode temperature change tracks the MAX17691A/B junction temperature. Resistor values outside of those indicated in Figure 7 are not allowed. The <u>Selection of  $TC/V_{CM}$  Resistor</u> section details the design procedure for the  $K_{VCM}$  and  $TC/V_{CM}$  resistor.



Figure 7. TC/V<sub>CM</sub> Pin Configuration

### **Overcurrent Protection/Hiccup Mode**

The MAX17691A/B provides a robust overcurrent protection scheme that protects the device in overload and output short-circuit conditions. A cycle-by-cycle current limit turns the power MOSFET off whenever the primary winding current exceeds an internal peak current limit. Either one occurrence of the runaway current limit event or 16 consecutive peak current limit events triggers a hiccup mode that protects the converter by immediately suspending switching for a period of 16,384 clock cycles. Once the hiccup time-out expires, soft-start is attempted again. Refer to the *Electrical Characteristics* table for peak current and runaway current-limit values of MAX17691A/B.

### **Applications Information**

### **Transformer Design Considerations**

The MAX17691A/B is optimized for implementing discontinuous mode flyback converters. The transformer design involves selecting a proper magnetizing inductance and transformer turns ratio along with the target switching frequency to meet the internal sampling algorithm requirements of the MAX17691A/B. Consider a design specification of minimum input voltage (V<sub>INMIN</sub>), typical input voltage (V<sub>INTYP</sub>), maximum input voltage (V<sub>INMAX</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>).

The first step in the transformer design is to arrive at the secondary to primary turns ratio K ( $N_S/N_P$ ). The minimum turns ratio K<sub>MIN</sub> is constrained by the maximum operating voltage rating of the integrated nMOSFET (76V). The maximum voltage stress is experienced at the LX node (drain of integrated nMOSFET) when the integrated nMOSFET turns Off and energy is transferred to the output. The voltage stress at LX is the sum of the maximum operating input voltage ( $V_{INMAX}$ ), the reflected output voltage and the voltage spike due to energy stored in the leakage inductance ( $V_{LKG}$ ) of the transformer, given by the following equation:

$$V_{LX} = V_{INMAX} + \frac{(V_{OUT} + V_D)}{K} + V_{LKG}$$

where, V<sub>D</sub> is the output diode forward voltage at full load.

The leakage Inductance voltage spike is limited at 1 to 1.5 times ( $K_S$ ) the reflected voltage using a Zener-diode (ZD) clamp. Refer to the <u>Voltage Clamp Design</u> section for details.

$$V_{\text{LXMAX}} = V_{\text{INMAX}} + \frac{\left(V_{\text{OUT}} + V_{D}\right)}{K_{\text{MIN}}} + \frac{K_{S} \times \left(V_{\text{OUT}} + V_{D}\right)}{K_{\text{MIN}}} \le 76V$$

$$K_{\text{MIN}} = \frac{\left(1 + K_{S}\right) \times \left(V_{\text{OUT}} + V_{D}\right)}{76 - V_{\text{INMAX}}}$$

Leakage Inductance should be specified and minimized to within 1% to 2% of the primary magnetizing Inductance of the transformer.

The maximum duty cycle of a flyback converter to DCM operation at minimum input voltage is given by,

$$D_{\text{MAX}} = \frac{V_{\text{OUT}} + V_{D}}{V_{\text{OUT}} + V_{D} + (K_{\text{MIN}} \times V_{\text{INMIN}})}$$

For the MAX17691A/B, the maximum duty cycle should be limited to  $D_{MAXOSC} = 0.65$ . If the calculated  $D_{MAX}$  for  $K_{MIN}$  in the above equation is less than the maximum duty cycle limit ( $D_{MAXOSC}$ ), then  $K = K_{MIN}$ .

If the calculated  $D_{MAX}$  for  $K_{MIN}$  in the above equation exceeds the maximum duty cycle limit ( $D_{MAXOSC}$ ), then the turns ratio should be recalculated using  $D_{MAX\_IC}$  = 0.65 in the following equation:

$$K = \frac{\overline{(V_{\text{OUT}} + V_D) \times (1 - D_{\text{MAX}})}}{D_{\text{MAXOSC}} \times V_{\text{INMIN}}} = \frac{(V_{\text{OUT}} + V_D) \times 0.538}{V_{\text{INMIN}}}$$

Once the turns ratio K is determined, the maximum operating duty cycle of the converter D<sub>VINMIN</sub> is given by:

$$D_{\text{VINMIN}} = \frac{V_{\text{OUT}} + V_{D}}{V_{\text{OUT}} + V_{D} + (K \times V_{\text{INMIN}})}$$

The next step is to calculate the required primary magnetizing inductance ( $L_{MAG}$ ) of the transformer. The MAX17691A/B obtains output voltage information from the reflected output voltage on the LX node during the secondary rectifier conduction period. To ensure proper sampling, the secondary winding needs to conduct current for a specified minimum time. The following equation gives the minimum required magnetizing inductance that satisfies the recommended 490ns minimum off-time requirements.

### MAX17691A/MAX17691B

## 4.2V–60V No-Opto Isolated Flyback Converter with Integrated FET

$$L_{\text{MAG\_TFF}} = 490 \times 10^{-9} \times \frac{\left(V_{\text{OUT}} + V_{D}\right)}{0.42 \times K}$$

where, L<sub>MAG</sub> TOFF = Minimum magnetizing inductance that satisfies the 490ns off-time.

The MAX17691A/B implements a minimum on time (t<sub>ONMIN</sub>) of 210ns (max) to blank the leading-edge current spike that occurs when the integrated nMOSFET turns On. The following equation gives the minimum required magnetizing inductance that satisfies the recommended 490ns (min) off-time requirements.

$$L_{\text{MAG\_TON}} = \frac{210 \times 10^{-9}}{0.58} \times V_{\text{INMAX}}$$

where,  $L_{MAG-TON}$  = Minimum magnetizing inductance that satisfies the  $t_{ONMIN}$ .

The selected magnetizing inductance ( $L_{MAG\_SEL}$ ) should be higher than both  $L_{MAG\_TOFF}$  and  $L_{MAG\_TON}$ . The manufacturer tolerance for the magnetizing inductance can be in the range of  $\pm 10\%$  to  $\pm 20\%$ . This variation should be considered in the following equation to specify the proper magnetizing inductance to ensure correct output-voltage sampling.

$$L_{MAG} = L_{MAGSEL} \times (1 + TOL)$$

where, TOL = 0.1 for 10% tolerance and 0.2 for 20% tolerance in the magnetizing inductance.

In a DCM flyback converter, the energy stored in the primary inductance of the flyback transformer is delivered entirely to the output. The maximum switching frequency for which the converter remains in DCM (f<sub>SWDCM</sub>) at all operating conditions can be calculated as:

$$f_{\text{SWDCM}} = \frac{\left(D_{\text{VINMIN}} \times V_{\text{INMIN}}\right)^{2} \times \eta}{2 \times V_{\text{OUT}} \times I_{\text{OUT}} \times L_{\text{MAG}} \times (1 + \text{TOL})}$$

where,  $\eta$  is the converter target efficiency assumed to be in the range of 0.8 to 0.9. Note that the minimum programmable switching frequency is 100kHz (typ).

The primary winding peak current at full load (IPEAKDCM) can be specified using the below equation:

$$I_{\text{PEAKDCM}} = \sqrt{\frac{2 \times V_{\text{OUT}} \times I_{\text{OUT}}}{L_{\text{MAG}} \times f_{\text{SWDCM}} \times \eta}}$$

The I<sub>PEAKDCM</sub> should be lower than the minimum value of the peak current limit (I<sub>LX-PEAK-MAX</sub>) set in the part, which is 2.8A to deliver the required full specified power.

### Selecting a Secondary Rectifier

In a flyback converter, since the secondary rectifier is reverse-biased when the integrated nMOSFET is conducting, the voltage stress on the rectifier is the sum of the output voltage and the reflected input voltage. Choose the rectifier with enough margin for reverse blocking voltage as indicated in the below equation.

$$V_{\text{SEC RECT}} = K_{\text{RSF}} \times (K \times V_{\text{INMAX}} + V_{\text{OUT}})$$

where,  $K_{RSF}$  is the safety factor to account for additional voltage stress on the diode due to leakage inductance. It is recommended to choose  $K_{RSF}$  in the range of 1.5-2. Select a schottky diode with low forward-voltage drop and low junction capacitance to minimize power loss.

In applications which target high efficiency, an nMOSFET can be used as a rectifier to minimize power loss. The MAX17606, secondary-side synchronous MOSFET driver is an excellent choice to implement a DCM synchronous flyback design with MAX17691A/B. For more information, go to the design resource tab on the MAX17691A/B and MAX17606 product pages.

### Selection of Temperature Compensation Resistor (R<sub>TC/VCM</sub>)

The output diode forward voltage ( $V_D$ ) in the  $V_{OUT}$  equation has a significant negative temperature coefficient ( $-1mV/^{\circ}C$  to  $-2mV/^{\circ}C$ ), which produces approximately 2% to 5% variation on the output voltage across temperatures in low output-voltage applications, such as 3.3V and 5V. To compensate for this variation, a positive temperature coefficient current is internally added to the SET pin by programming the  $TC/V_{CM}$  pin with a resistor  $R_{TC/VCM}$ . Follow the steps below to select the appropriate  $R_{TC/VCM}$ :

1) From Table 1, select the factor (m<sub>f</sub>) for the selected switching frequency (f<sub>SWDCM</sub>).

Table 1. Factor mf Selection

| SWITCHING FREQUENCY (kHz)      | m <sub>f</sub> |
|--------------------------------|----------------|
| 100 ≤ f <sub>SWDCM</sub> < 108 | 39000          |
| 108 ≤ f <sub>SWDCM</sub> < 162 | 58600          |
| 162 ≤ f <sub>SWDCM</sub> < 240 | 91100          |
| 240 ≤ f <sub>SWDCM</sub> ≤ 350 | 136700         |

2) Calculate the common mode voltage setting ( $K_{\mbox{VCM}}$ ) with the following equation:

$$K_{\text{VCM}} = m_f \times \frac{V_{\text{OUT}}}{K} \times \frac{1 - D_{\text{VINMIN}}}{f_{\text{SWDCM}}}$$

3) Calculate the TC/V<sub>CM</sub> resistor (R<sub>TC/VCM</sub>) based on following equations. For  $K_{VCM} \ge 2.5$ ,

$$R_{\text{TC/VCM}} = 1.2 \times R_{\text{SET}} \times \left[ 0.55 + \frac{\left( V_{\text{OUT}} + V_D \right) \times \left( \frac{\partial V_{\text{TC/VCM}}}{\partial T} \right)}{\left( \frac{\partial V_D}{\partial T} \right)} \right]$$

For K<sub>VCM</sub> < 2.5,

$$R_{\text{TC/VCM}} = 0.15 \times R_{\text{SET}} \times \left[ 0.55 + \frac{\left( V_{\text{OUT}} + V_D \right) \times \left( \frac{\partial V_{\text{TC/VCM}}}{\partial T} \right)}{\left( \frac{\partial V_D}{\partial T} \right)} \right]$$

where,

 $R_{TC/VCM}$  = Temperature compensation resistor in  $\Omega$ . Resistor values outside of those indicated in <u>Figure 7</u> are not allowed.

V<sub>D</sub> = Forward voltage drop of the secondary rectifier diode in Volts.

 $\partial V_D/\partial T$  = Temperature coefficient of the secondary rectifier diode in mV/°C, which can be obtained from the data sheet of a secondary rectifier diode. For example, if the variation in  $V_D$  is -1.5mV/°C, then  $\partial V_D/\partial T$  = 1.5mV/°C should be used in the equation above.

 $\partial V_{TC/VCM}/\partial T$  = Internal temperature compensation coefficient (equals 1.85mV/°C).

For applications that do not require temperature compensation,

For K<sub>VCM</sub> ≥ 2.5, leave TC/V<sub>CM</sub> unconnected.

For  $K_{VCM}$  < 2.5, short TC/ $V_{CM}$  to GND.

#### Selection of SET and FB Resistors

The MAX17691A/B uses the current in the feedback resistor ( $R_{FB}$ ) placed between the FB pin and the LX node of the integrated nMOSFET to sense the reflected output voltage during the primary turn-off time.  $R_{SET}$  should be set to  $10k\Omega$  for a  $100\mu$ A nominal current in  $R_{FB}$ .

When temperature compensation is not needed, the equation for the feedback resistor (RFB) is:

$$R_{\text{FB}} = R_{\text{SET}} \times \frac{V_{\text{OUT}} + V_{D}}{K}$$

When temperature compensation is needed,

$$R_{\text{FB}} = \frac{V_{\text{OUT}} + V_{D}}{K} \times \frac{1}{\left(\frac{1}{R_{\text{SET}}} - \frac{0.66}{R_{\text{TC}/\text{VCM}}}\right)} \text{For} K_{\text{VCM}} \ge 2.5$$

$$R_{\text{FB}} = \frac{V_{\text{OUT}} + V_{D}}{K} \times \frac{1}{\left(\frac{1}{R_{\text{SET}}} - \frac{0.0825}{R_{\text{TC}/\text{VCM}}}\right)} \text{For} K_{\text{VCM}} < 2.5$$

In practice, the regulated output voltage can differ slightly from the desired output voltage due to secondary leakage-inductance voltage drop and differences in output-diode-voltage drop, and can require an R<sub>FB</sub> adjustment.

#### **Minimum Load Considerations**

The MAX17691A/B samples the reflected output voltage information on the primary winding during the time when the integrated nMOSFET is turned-off, and energy stored during the on-time is being delivered to the output. It is therefore mandatory for the MAX17691A/B to switch the integrated nMOSFET to sample the reflected output voltage. Hence, a minimum packet of energy needs to be delivered to the output even during light-load conditions. This minimum deliverable energy creates a minimum load requirement on the output that depends on the minimum primary peak current. For a discontinuous-mode flyback converter, the minimum deliverable load power (POUT\_FSW) at fSWDCM is given by:

$$P_{\text{OUT\_FSW}} = \frac{1}{2} \times L_{\text{MAG}} \times l^2_{\text{LX-PEAK\_MIN}} \times f_{\text{SWDCM}} \times \eta$$

At lower power levels less than  $P_{OUT\_FSW}$ , the MAX17691A/B modulates the switching frequency between  $f_{SW}$ /4 and  $f_{SW}$  to regulate the output voltage. As the load decreases further, MAX17691A/B completely transitions to operation at  $f_{SW}$ /4 at a load ( $P_{OUT\_FSW}$ ) given by:

$$P_{\text{OUT FSW}/4} = \frac{1}{8} \times L_{\text{MAG}} \times I^2_{\text{LX - PEAK - MIN}} \times f_{\text{SWDCM}} \times \eta$$

As the load is decreased further, MAX17691A/B modulates the switching frequency between  $f_{SW}/4$  and  $f_{SW}/16$ , until the device completely settles down at  $f_{SW}/16$  at a load ( $P_{OUTMIN\ FSW/16}$ ) given by:

$$P_{\text{OUTMIN FSW/16}} = \frac{1}{32} \times L_{\text{MAG}} \times l^2 LX - PEAK - MIN \times f_{\text{SWDCM}} \times \eta$$

At this point, the MAX17691A/B has reached its minimum load condition and cannot regulate the output voltage without this minimum load connected to the output. In the absence of a minimum load, or a load less than the "minimum load," the output voltage rises to higher values. To protect for this condition, a Zener diode of an appropriate breakdown voltage rating can be installed on the output. Care should be taken to ensure that the Zener breakdown voltage is outside the output voltage envelope in both steady-state and transient conditions. For MAX17691A/B, the guaranteed maximum for  $I_{I X-PFAK-MIN}$  is 0.58A.

### Input Capacitor Selection

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the converter switching. Use low-ESR ceramic capacitors with high-ripple-current capability at the input. X7R capacitors are recommended in industrial applications for their temperature stability. Calculate the input capacitance using the following equations to limit the ripple voltage amplitude  $\Delta V_{IN}$  to less than 5% of the input voltage when operating at nominal input voltage,

$$C_{\mathsf{IN}} \ge \frac{I_{\mathsf{PEAKDCM}} \times D_{\mathsf{VINMIN}} \times \left(1 - \frac{D_{\mathsf{VINMIN}}}{2}\right)^{2}}{2 \times f_{\mathsf{SWDCM}} \times \Delta V_{\mathsf{IN}}}$$

where,

C<sub>IN</sub> = Input capacitance in Farads.

D<sub>VINMIN</sub> = Maximum duty cycle.

 $\Delta V_{IN}$  = Target value of input voltage ripple in Volts.

In applications where the source is located distant from the device input, an electrolytic capacitor should be added in parallel to the ceramic capacitor to provide necessary damping for potential oscillations caused by the inductance of the longer input power path and input ceramic capacitor.

### **Output Capacitor Selection**

X7R ceramic output capacitors are preferred in industrial applications due to their stability over temperature. It should be noted that dielectric materials used in ceramic capacitors exhibit capacitance loss due to DC bias levels and should be appropriately derated to ensure the required output capacitance is obtained in the application.

The MAX17691A implements internal loop compensation for the converter stability. Based on the internal compensation, the minimum output capacitance required for stable converter operation is given by:

$$C_{\text{OUTMIN}} = \frac{9 \times V_{\text{OUT}} \times I_{\text{OUT}}}{\sqrt{\eta} \times f_C \times I_{\text{PEAKDCM}} \times V_{\text{OUT}}^2}$$

where,

 $\eta$  = Target efficiency of the converter.

C<sub>OUTMIN</sub> = Minimum derated output capacitance in Farads.

f<sub>C</sub> = Target closed-loop bandwidth in Hz to be selected as 1/15 of the f<sub>SWDCM</sub> and below 10kHz.

For the target output ripple, the output capacitance required is given by:

$$C_{\text{OUT}}(\text{Ripple}) \ge \frac{I_{\text{OUT}} \times (I_{\text{PEAKDCM}} - K \times I_{\text{OUT}})^2}{I_{\text{PEAKDCM}}^2 \times I_{\text{SWDCM}} \times I_{\text{OUT}}}$$

where.

 $C_{OLIT}(Ripple)$  = Derated output capacitance in F.

f<sub>SWDCM</sub> = Switching frequency in Hz.

V<sub>OUT RIPP</sub> = Target value of output voltage ripple in V.

The output capacitance ( $C_{OUTSTEP}$ ) for a given load step ( $I_{STEP}$ ), required output voltage deviation ( $\Delta V_{OUT}$ ) can be estimated as:

$$C_{\text{OUTSTEP}} = \frac{l_{\text{STEP}} \times t_{\text{RESPONSE}}}{2 \times \Delta V_{\text{OUT}}}$$
$$t_{\text{RESPONSE}} \cong \left(\frac{0.33}{f_{\text{C}}} + \frac{1}{f_{\text{SW}}}\right)$$

where,

I<sub>STEP</sub> = Load step in Amperes.

tresponse = Response time of the converter.

 $\Delta V_{OUT}$  = Allowable output voltage dip in Volts.

f<sub>C</sub> = Target closed-loop bandwidth.

The output capacitance for MAX17691A should be selected to be the larger of  $C_{OUTMIN}$ ,  $C_{OUT}$  (Ripple), or  $C_{OUTSTEP}$ . For stability reasons, the maximum allowed output capacitance for the MAX17691A is up to 3 x  $C_{OUTMIN}$ . If the required capacitance to meet the specifications exceeds 3 x  $C_{OUTMIN}$ , the MAX17691B with external loop compensation should be used. The output capacitance for MAX17691B should be selected to be the larger of  $C_{OUT}$  (Ripple) and  $C_{OUTSTEP}$ .

### Loop Compensation (MAX17691B only)

While the MAX17691A provides ease of design and a low component count, the MAX17691B provides the designer with the flexibility of tailoring the loop compensation according to system needs.

The MAX17691B is compensated using an external frequency compensation network on the COMP pin as shown in <u>Figure 8</u>. The loop compensation values are calculated as follows,

$$R_Z = 1590 \times \left(\frac{f_C}{f_P}\right) \times \sqrt{\frac{V_{\text{OUT}} \times I_{\text{OUT}}}{2 \times L_{\text{MAGDCM}} \times f_{\text{SWDCM}}}}$$

$$C_Z = \frac{1}{2\pi \times R_Z \times f_P}$$

$$C_P = \frac{1}{\pi \times R_Z \times f_{\text{SWDCM}}}$$

where,

$$f_P = \frac{1}{\pi \times \frac{V_{\text{OUT}}}{I_{\text{OUT}}} \times C_{\text{OUT}}}$$

where.

C<sub>OUT</sub> = Output capacitance in Farads selected in <u>Output Capacitor Selection</u> section.

f<sub>C</sub> = Target closed loop bandwidth.



Figure 8. MAX17691B Loop Compensation Arrangement

### Voltage Clamp Design

Ideally, the integrated nMOSFET experiences a drain-source voltage stress equal to the sum of the input voltage and reflected output voltage across the primary winding when it turns Off. In practice, voltage stress at LX is the sum of the maximum operating input voltage ( $V_{INMAX}$ ), the reflected output voltage and the voltage spike due to energy stored in the leakage inductance ( $V_{IKG}$ ) of the transformer.

$$V_{LX} = V_{INMAX} + \frac{V_{OUT} + V_{D}}{\kappa} + V_{LKG}$$

It is recommended to limit the leakage Inductance voltage spike to 1 to 1.5 times ( $K_S$ ) the reflected voltage using a voltage clamp circuit across the transformer primary winding. Therefore, the clamp voltage across the primary winding during the off time is given by,

$$V_{\mathsf{CLAMP}} = (1 + K_S) \times \frac{(V_{\mathsf{OUT}} + V_D)}{K}$$

A simple Zener diode (ZD) clamp can be used as a voltage clamp circuit. <u>Figure 9</u> shows the operating waveform of the Zener diode clamp.

Ideally, the Zener diode breakdown voltage should be selected same as the  $V_{CLAMP}$ . However, in practice, the Zener diode breakdown voltage should be 5V to 10V below the  $V_{CLAMP}$  to accommodate any additional voltage spike due to parasitic inductance in the clamp circuit path, such that the LX voltage does not exceed 76V.

Select a schottky diode with a minimum reverse voltage rating (V<sub>D</sub>) as a clamp diode (D):

$$V_D = V_{\text{INMAX}} + V_{\text{ZENER}}$$

The ZD clamp circuit only limits maximum voltage stress on the integrated nMOSFET. LX node oscillations are still present due to the interaction between leakage inductance (LLK) and the LX node capacitance (CPAR). The MAX17691A/B uses the LX node voltage information to sample the output voltage and the earliest sampling instant is 300ns from the rising edge of the LX node. Therefore, it is important to damp the LX node ringing within 300ns.

For designs with ringing on the LX node after 300ns, an additional RC snubber across the transformer primary winding is required. Use the following steps for designing an effective RC snubber:

1) Measure the ringing time period (t<sub>1</sub>) for the oscillations on the LX node immediately after the clamp period.

$$t_1 = 2\pi \sqrt{L_{IK} \times C_{PAR}}$$

2) Add a test capacitance on the LX node until the time period of this ringing is increased to 1.5 to 2 times of  $t_1$ . Start with a 100pF capacitor. With the added capacitance ( $C_D$ ) measure the new ringing time period ( $t_2$ ),

$$t_2 = 2\pi\sqrt{L_{\rm LK} \times (C_{\rm PAR} + C_D)}$$

3) Use the following formula to calculate the LX node capacitance (CPAR),

$$C_{\text{PAR}} = \frac{C_D}{\left(\left(\frac{t_2}{t_1}\right)^2 - 1\right)}$$

4) Use the following formula to calculate the leakage inductance,

$$L_{LK} = \frac{{t_1}^2}{\left(4 \times \pi^2 \times C_{PAR}\right)}$$

5) Now, use the following equations to calculate the RC snubber values,

$$R_C = \sqrt{\frac{L_{LK}}{C_{PAR}}}$$

$$1.5 \times C_{PAR} \le C_C \le 2 \times C_{PAR}$$



Figure 9. Voltage Clamp Circuit

#### **Thermal Considerations**

It should be ensured that the junction temperature of the devices does not exceed +125°C under all operating conditions specified for the power supply.

The total power loss in the devices can be calculated from the following equation:

$$P_{LOSS} = P_{Q} + P_{COND} + P_{CAP}$$

where.

P<sub>Q</sub> = Converter quiescent power loss.

P<sub>COND</sub> = Integrated nMOSFET conduction loss.

P<sub>CAP</sub> = Switching loss.

The converter quiescent power loss can be calculated using the following equation:

$$P_{O} = V_{O} \times I_{O}$$

where.

 $V_Q$  = Bias voltage when  $V_{CC}$  is overdriven, or  $V_Q = V_{IN}$ , when  $V_{CC}$  is not overdriven,.

I<sub>O</sub> = V<sub>IN</sub> supply current at no load.

The conduction loss in the integrated nMOSFET can be calculated as:

$$P_{\text{COND}} = l^2_{\text{PRIRMS}} \times R_{\text{DSON}}$$

where,

$$I_{PRIRMS} = I_{PEAKDCM} \times \sqrt{\frac{L_{MAG} \times I_{PEAKDCM} \times f_{SWDCM}}{3 \times V_{INMIN}}}$$

The switching loss is estimated as:

$$P_{\text{CAP}} = 40 \times V_{\text{Q}} \times f_{\text{SWDCM}} \times \left[10 \times V_{\text{CC}} + 2 \times \left[V_{\text{IN}} + \frac{V_{\text{O}} + V_{\text{D}}}{K}\right]\right] \times 10^{-12}$$

## MAX17691A/MAX17691B

## 4.2V-60V No-Opto Isolated Flyback Converter with Integrated FET

For multilayer boards, the junction-ambient thermal resistance ( $\theta_{JA}$ ) for the MAX17691A/B is given by:

$$\theta_{JA} = 41^{\circ}C/W$$

The junction-temperature rise of the devices can be estimated at any given maximum ambient temperature (TAMAX) from the following equation:

$$T_{JMAX} = T_{AMAX} + (\theta_{JA} \times P_{LOSS})$$

### **Design Example:**

The following industrial specification is used to demonstrate the design calculations for the MAX17691A/B-based flyback converter,

Input voltage range: 18V to 36V

Output voltage: 5V Load current: 1.5A

#### 1. Selection of Turns-Ratio

Plug-in the  $V_{INMAX}$ ,  $V_{OUT}$  from the above specification and use  $K_S = 1.2$ ,  $V_D = 0.3V$  in the formula below to calculate the minimum require turns-ratio (K<sub>MIN</sub>):

$$K_{\text{MIN}} = \frac{(1 + K_{\text{S}})^* (V_{\text{OUT}} + V_{D})}{76 - V_{\text{INMAX}}} = 0.29$$

For the present application, the K is chosen as 0.33.

Use the following equation to calculate the maximum duty cycle of the converter for the selected turns-ratio:

$$D_{\text{MAX}} = \frac{V_{\text{OUT}} + V_{D}}{V_{\text{OUT}} + V_{D} + K \times V_{\text{INMIN}}} = 0.47$$

Since  $D_{MAX}$  < 0.66, for the present design,  $D_{VINMIN}$  = 0.47.

### 2. Magnetizing Inductance and Switching Frequency

Use the below formula established earlier in this data sheet to calculate the minimum magnetizing inductance (L<sub>MAG</sub>):

$$L_{\text{MAG\_TON}} = \frac{210 \times 10^{-9}}{0.58} \times V_{\text{INMAX}} = 13 \mu \text{H}$$
  
 $L_{\text{MAG\_TOFF}} = 490 \times 10^{-9} \times \frac{V_{\text{OUT}} + V_{D}}{0.42 x K} = 19 \mu \text{H}$ 

For the present application, the magnetizing inductance (L<sub>MAG</sub>) is selected as 22µH allowing ±10% tolerance.

The maximum switching frequency (f<sub>SWDCM</sub>) can be calculated from the following equation with a target efficiency of η = 85%.

In this design the output power is increased by 10% for the charging output capacitor during soft-start time.

$$f_{\text{SWDCM}} = \frac{\left(D_{\text{VINMIN}} \times V_{\text{INMIN}}\right)^{2} \times \eta}{2 \times V_{\text{OUT}} \times I_{\text{OUT}} \times L_{\text{MAG}} \times (1 + \text{TOL})}$$
$$f_{\text{SWDCM}} = \frac{\left(0.47 \times 18\right)^{2} \times 0.85}{2 \times 5 \times 1.65 \times 22 \times 10^{-6} \times (1 + 0.1)} = 153 \text{kHz}$$

Hence, the f<sub>SWDCM</sub> is selected to be 150kHz.

The R<sub>RT</sub> is calculated for the selected f<sub>SWDCM</sub> is:

$$R_{\rm RT} = \frac{10^7}{f_{\rm SWDCM}} = 66.6 \text{k}\Omega$$

A standard resistor of  $66.5k\Omega$  is selected for R<sub>RT</sub>

The transformer primary peak current value depends on the output power, L<sub>MAG</sub> and the f<sub>SWDCM</sub>. Use the below formula

to calculate the peak current:

$$I_{PEAKDCM} = \sqrt{\frac{2 \times V_{OUT} \times I_{OUT} \times 1.1}{L_{MAG} \times f_{SWDCM} \times \eta}}$$

$$I_{PEAKDCM} = \sqrt{\frac{2 \times 8.25}{22 \times 10^{-6} \times 150000 \times 0.85}} = 2.41A$$

#### 3. Selection of Secondary Diode

The output diode reverse-voltage rating must be higher than the sum of the output voltage and the reflected input voltage.

$$V_{\text{SEC\_RECT}} = 1.5 \times (K \times V_{\text{INMAX}} + V_{\text{OUT}})$$
  
 $V_{\text{SEC\_RECT}} = 1.5 \times (0.33 \times 36 + 5) = 25.5V$ 

The current rating of the secondary diode should be selected so that the power loss in the diode is small and the junction temperature is within limits. For the present design, SBR8U60P5 is selected.

### 4. R<sub>TC/VCM</sub> Resistor Selection

By referring to Table 1, use the factor  $m_f = 58600$ , and the calculate the common mode voltage setting  $K_{VCM}$ :

$$K_{\text{VCM}} = m_f \times \frac{V_{\text{OUT}}}{K} \times \frac{1 - D_{\text{VINMIN}}}{f_{\text{SWDCM}}}$$

$$K_{\text{VCM}} = \frac{58600 \times 5 \times 0.53}{0.33 \times 150000} = 3.14$$

With K<sub>VCM</sub> ≥ 2.5, design R<sub>TC/VCM</sub> based on following equation for an output diode temperature coefficient of -1.2mV/°C:

$$R_{\text{TC/VCM}} = 1.2 \times R_{\text{SET}} \times \left( 0.55 + \frac{(V_{\text{OUT}} + V_D) \times (\frac{\delta V_{\text{TC/VCM}}}{\delta T})}{\frac{\delta V_D}{\delta T}} \right)$$

$$R_{\text{TC/VCM}} = 1.2 \times 10000 \times \left( 0.55 + \frac{(5 + 0.3) \times 1.85 \times 10^{-3}}{1.2 \times 10^{-3}} \right) = 105 \text{k}\Omega$$

A standard resistor of  $105k\Omega$  is selected for  $R_{TC/VCM}$ 

### 5. R<sub>SET</sub> ,R<sub>FB</sub> Resistor Selection

With  $R_{SET} = 10k\Omega$ ,  $R_{TC/VCM} = 105k\Omega$ ,  $K_{VCM} \ge 2.5$  calculate the  $R_{FB}$  as below:

$$R_{\text{FB}} = \frac{\left(V_{\text{OUT}} + V_{D}\right)}{K} \times \left[\frac{1}{\frac{1}{R_{\text{SET}}} - \frac{0.66}{R_{\text{TC/VCM}}}}\right]$$

$$R_{\text{FB}} = \left(\frac{5+0.3}{0.33}\right) \left(\frac{1}{\frac{1}{10000} - \frac{0.66}{105000}}\right) = 171 \text{k}\Omega$$

A standard resistor of  $169k\Omega$  is selected for R<sub>FB</sub>.

#### 6. Input Capacitor Selection

The input capacitor is chosen to have 3% ripple at a nominal 24V input voltage.

$$C_{\text{IN}} \ge \frac{I_{\text{PEAKDCM}} \times D_{\text{VINMIN}} \times \left(1 - \frac{D_{\text{VINMIN}}}{2}\right)^{2}}{2 \times f_{\text{SWDCM}} \times \Delta V_{\text{IN}}}$$

$$C_{\text{IN}} \ge \frac{2.41 \times 0.47 \times \left(1 - \frac{0.47}{2}\right)^{2}}{2 \times 150000 \times 24 \times 0.03} = 3.1 \mu\text{F}$$

Select a 10µF, 50V, 1210 ceramic capacitor with a derated capacitance of 5.5µF at 24V.

#### 7. Output Capacitor Selection

For a target bandwidth of 10kHz in MAX17691A,

$$C_{\text{OUT}} = \frac{9 \times V_{\text{OUT}} \times I_{\text{OUT}}}{\sqrt{\eta} \times I_{\text{C}} \times I_{\text{PEAKDCM}} \times V^{2}_{\text{OUT}}}$$

$$C_{\text{OUT}} = \frac{9 \times 5 \times 1.5}{\sqrt{0.85} \times 10000 \times 2.41 \times 5^{2}} \times 10^{-6} = 122 \mu \text{F}$$

The output capacitance required for 1% output ripple is

$$C_{\text{OUT}}(\text{Ripple}) \ge \frac{I_{\text{OUT}} \times (I_{\text{PEAKDCM}} - K \times I_{\text{OUT}})^2}{I_{\text{PEAKDCM}}^2 \times I_{\text{SWDCM}} \times V_{\text{OUT}} \times I_{\text{RIPP}}}$$

$$C_{\text{OUT}}(\text{Ripple}) \ge \frac{1.5 \times (2.41 - 0.33 \times 1.5)^2}{2.41^2 \times 150000 \times 50 \times 10^{-3}} = 126 \mu \text{F}$$

Select two  $100\mu F$ , 6.3V, 1210 ceramic capacitors (JMK325AC7107MM-P) with an effective derated capacitance of  $120\mu F$  at 5V.

For MAX17691B, the output capacitor is selected to limit output-voltage deviation within 3% of the rated voltage for a 50% load step. With a target bandwidth of 10kHz,

$$t_{\mathsf{RESPONSE}} \cong \left(\frac{0.33}{f_{\mathsf{C}}} + \frac{1}{f_{\mathsf{SW}}}\right)$$

$$t_{\mathsf{RESPONSE}} \cong \left(\frac{0.33}{10000} + \frac{1}{150000}\right) = 40 \, \mu \mathrm{s}$$

$$C_{\mathsf{OUTSTEP}} = \frac{{}^{\prime} \mathsf{STEP} \times t_{\mathsf{RESPONSE}}}{2 \times \Delta V_{\mathsf{OUT}}}$$

$$C_{\mathsf{OUTSTEP}} = \frac{0.75 \times 40 \, \mu}{2 \times 5 \times 0.03} = 100 \, \mu \mathrm{F}$$

Select two  $100\mu F$ , 6.3V, 1210 ceramic capacitors (JMK325AC7107MM-P) with an effective derated capacitance of  $120\mu F$  at 5V.

Hence,  $C_{OUT}$  = 120 $\mu$ F for the MAX17691B design.

### 8. Loop Compensation for MAX17691B

The loop compensation values for MAX17691B are calculated as follows

$$R_{Z} = 1590 \times \left(\frac{f_{C}}{f_{P}}\right) \times \sqrt{\frac{V_{OUT} \times I_{OUT}}{2 \times L_{MAG} \times f_{SWDCM}}}$$
Loadpole,  $f_{P} = \frac{1}{\pi \times \frac{V_{OUT}}{I_{OUT}} \times C_{OUT}}$ 

$$f_{P} = \frac{1}{\pi \times \frac{5}{1.5} \times 120 \times 10^{-6}} = 796 \text{Hz}$$

$$R_{Z} = 1590 \times \left(\frac{8000}{796}\right) \times \sqrt{\frac{5 \times 1.5}{2 \times 22 \times 10^{-6} \times 150000}} = 17k$$

A standard 17.4k $\Omega$  is selected.

$$C_Z = \frac{1}{2\pi \times R_Z \times f_P} = 11.5 \text{nF}$$

$$C_P = \frac{1}{\pi \times R_Z \times f_{SW}} = 122 \text{pF}$$

The standard 10nF and 120pF are selected.

### MAX17691A/MAX17691B

## 4.2V–60V No-Opto Isolated Flyback Converter with Integrated FET

### **PCB Layout Guildlines**

Careful PCB layout is critical to achieve clean and stable operation. Follow the below guidelines for good PCB layout:

- 1) Keep the loop area of paths carrying the pulsed currents as small as possible. In flyback design, the high frequency current path from the  $V_{\text{IN}}$  bypass capacitor through the primary-side winding and the internal MOSFET switch is a critical loop.
- 2) A V<sub>CC</sub> bypass capacitor should be connected right across the V<sub>CC</sub> and GND pins of the IC.
- 3) A bypass capacitor should be connected across to the V<sub>IN</sub> and GND pins, and should be placed close to the IC.
- 4) The exposed pad of the IC should be directly connected to the GND pin of the IC.
- 5) When routing the circuitry around the IC, the analog small-signal ground and the power ground for switching currents must be kept separate. They should be connected together at a point where switching activity is at a minimum, typically the return terminal of the V<sub>CC</sub> bypass capacitor.
- 6) The RFB resistor trace length should be kept as small as possible.
- 7) To see the actual implementation of above guidelines, refer to the <u>MAX17691A/B EV kit</u> layouts, also available at the <u>MAX17691A/B</u> product page under the Design Resource tab.

## **Typical Application Circuits**

### 24V to 5V, 1.5A MAX17691A No-Opto Flyback Application Circuit



Figure 10. 24V to 5V, 1.5A MAX17691A No-Opto Flyback Application Circuit

### 24V to 5V, 1.5A MAX17691B No-Opto Flyback Application Circuit



Figure 11. 24V to 5V, 1.5A MAX17691B No-Opto Flyback Application Circuit

## **Typical Application Circuits (continued)**

### 24V to 5V, 1A MAX17691A No-Opto Synchronous Flyback Application Circuit



Figure 12. 24V to 5V, 1A MAX17691A No-Opto Synchronous Flyback Application Circuit

## **Ordering Information**

| PART NUMBER     | TEMP RANGE      | PIN PACKAGE |
|-----------------|-----------------|-------------|
| MAX17691AATC+   | -40°C to +125°C | 12 TDFN     |
| MAX17691AATC+T  | -40°C to +125°C | 12 TDFN     |
| MAX17691BATC+*  | -40°C to +125°C | 12 TDFN     |
| MAX17691BATC+T* | -40°C to +125°C | 12 TDFN     |

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

T Denotes tape-and reel.

<sup>\*</sup>Future product—contact factory for availability.

## MAX17691A/MAX17691B

# 4.2V–60V No-Opto Isolated Flyback Converter with Integrated FET

## **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 4/20     | Initial release | _       |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.