# KSZ8081MLX



10Base-T/100Base-TX Physical Layer Transceiver

### **Revision 1.3**

### **General Description**

The KSZ8081MLX is a single-supply 10Base-T/ 100Base-TX Ethernet physical-layer transceiver for transmission and reception of data over standard CAT-5 unshielded twisted pair (UTP) cable.

The KSZ8081MLX is a highly-integrated, compact solution. It reduces board cost and simplifies board layout by using on-chip termination resistors for the differential pairs, by integrating a low-noise regulator to supply the 1.2V core, and by offering 1.8/2.5/3.3V digital I/O interface support.

The KSZ8081MLX offers the Media Independent Interface (MII) for direct connection with MII-compliant Ethernet MAC processors and switches.

The KSZ8081MLX provides diagnostic features to facilitate system bring-up and debugging in production testing and in product deployment. Parametric NAND tree support enables fault detection between KSZ8081MLX I/Os and the board. Micrel LinkMD<sup>®</sup> TDR-based cable diagnostics identify faulty copper cabling.

The KSZ8081MLX is available in the 48-pin, lead-free LQFP package (see "Ordering Information"). Datasheets and support documentation are available on website at: <u>www.micrel.com</u>.

### Features

- Single-chip 10Base-T/100Base-TX IEEE 802.3 compliant Ethernet transceiver
- MII interface support
- Back-to-back mode support for 100Mbps copper repeater
- MDC/MDIO management interface for PHY register configuration
- Programmable interrupt output
- LED outputs for link, activity, and speed status indication
- On-chip termination resistors for the differential pairs
- Baseline wander correction
- HP Auto MDI/MDI-X to reliably detect and correct straight-through and crossover cable connections with disable and enable option
- Auto-negotiation to automatically select the highest linkup speed (10/100Mbps) and duplex (half/full)
- · Power-down and power-saving modes
- LinkMD TDR-based cable diagnostics to identify faulty copper cabling
- Parametric NAND Tree support for fault detection between chip I/Os and the board
- HBM ESD rating (6kV)

### **Functional Diagram**



LinkMD is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Features (Continued)

- Loopback modes for diagnostics
- Single 3.3V power supply with VDD I/O options for 1.8V, 2.5V, or 3.3V
- Built-in 1.2V regulator for core
- Available in 48-pin 7mm x 7mm LQFP package

# Applications

- Game consoles
- IP phones
- IP set-top boxes
- IP TVs
- LOM
- Printers

## **Ordering Information**

| Ordering Part Number        | Temperature<br>Range | Package         Lead         Description           Finish         Description         Description |         | Description                                                                                  |
|-----------------------------|----------------------|---------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------|
| KSZ8081MLXCA                | 0°C to 70°C          | 48-Pin LQFP Pb-Free MII, Commercial Temperature                                                   |         | MII, Commercial Temperature.                                                                 |
| KSZ8081MLXIA <sup>(1)</sup> | –40°C to 85°C        | 48-Pin LQFP                                                                                       | Pb-Free | MII, Industrial Temperature.                                                                 |
| KSZ8081MLX-EVAL             |                      |                                                                                                   |         | KSZ8081MLX Evaluation Board<br>(Mounted with KSZ8081MLX device in<br>commercial temperature) |

#### Note:

1. Contact factory for lead time.

# **Revision History**

| Date     | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Revision |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 11/5/12  | Initial release of new product datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.0      |
| 2/6/14   | Removed copper-wire bonding part numbers from Ordering Information.<br>Added note for TXC (Pin 33) and Register 16h, Bit [15] regarding a Reserved Factory Mode.<br>Removed TXC and RXC clock connections for MII Back-to-Back mode. This is a datasheet correction.<br>There is no change to the silicon.<br>Added series resistance and load capacitance for the crystal selection criteria.                                                                                                                                                                    | 1.1      |
| 11/25/14 | Added silver-wire bonding part numbers to Ordering Information.<br>Updated Ordering Information to include Ordering Part Number and Device Marking.                                                                                                                                                                                                                                                                                                                                                                                                               | 1.2      |
| 08/19/15 | Updated pin configuration drawing, updated descriptions for pin 44 and NAND tree I/O testing section.<br>Add Max frequency for MDC in MII Management (MIIM) Interface section.<br>Updated Table 14 and Table 16.<br>Updated ordering information table for silver wire device as normal part number.<br>Updated pin 33 TXC and register 16h bit [15] description.<br>Updated description and add an equation in LinkMD section.<br>Add a note for Table 18.<br>Updated description for Figure 18.<br>Add a note for Figure 19.<br>Add HBM ESD rating in Features. | 1.3      |

## Contents

| List of Figures<br>List of Tables<br>Pin Configuration<br>Pin Description<br>Strapping Options<br>Functional Description: 10Base-T/100Base-TX Transceiver |          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 100Base-TX Transmit.                                                                                                                                      |          |
| 100Base-TX Receive                                                                                                                                        | 14       |
| Scrambler/De-Scrambler (100Base-TX Only)                                                                                                                  | 14       |
| 10Base-T Transmit                                                                                                                                         | 14       |
| 10Base-T Receive                                                                                                                                          | 15       |
| SQE and Jabber Function (10Base-T Only)                                                                                                                   | 15       |
| PLL Clock Synthesizer                                                                                                                                     | 15       |
| Auto-Negotiation                                                                                                                                          | 15       |
| MII Interface<br>MII Signal Definition                                                                                                                    |          |
| Transmit Clock (TXC)                                                                                                                                      | 17       |
| Transmit Enable (TXEN)                                                                                                                                    | 17       |
| Transmit Data[3:0] (TXD[3:0])                                                                                                                             |          |
| Receive Clock (RXC)                                                                                                                                       |          |
| Receive Data Valid (RXDV)                                                                                                                                 |          |
| Receive Data[3:0] (RXD[3:0])                                                                                                                              |          |
| Receive Error (RXER)                                                                                                                                      |          |
| Carrier Sense (CRS)                                                                                                                                       |          |
| Collision (COL)                                                                                                                                           |          |
| MII Signal Diagram                                                                                                                                        |          |
| Back-to-Back Mode – 100Mbps Copper Repeater<br>MII Back-to-Back Mode                                                                                      | 20<br>20 |
| MII Management (MIIM) Interface<br>Interrupt (INTRP)<br>HP Auto MDI/MDI-X                                                                                 | 21<br>21 |
| Straight Cable                                                                                                                                            |          |
|                                                                                                                                                           |          |
| Loopback Mode<br>Local (Digital) Loopback                                                                                                                 |          |
| Remote (Analog) Loopback                                                                                                                                  |          |
| LinkMD <sup>®</sup> Cable Diagnostic<br>Usage                                                                                                             | 26<br>26 |
| NAND Tree Support<br>NAND Tree I/O Testing                                                                                                                |          |
| Power Management<br>Power-Saving Mode                                                                                                                     |          |
| Energy-Detect Power-Down Mode                                                                                                                             | 29       |

| Power-Down Mode                                                                                         |          |
|---------------------------------------------------------------------------------------------------------|----------|
| Slow-Oscillator Mode                                                                                    |          |
| Reference Circuit for Power and Ground Connections<br>Typical Current/Power Consumption<br>Register Map |          |
| Register Description<br>Absolute Maximum Ratings<br>Operating Ratings                                   | 34<br>44 |
| Electrical Characteristics<br>Timing Diagrams                                                           |          |
| MII Transmit Timing (10Base-T)                                                                          | 47       |
| MII Receive Timing (10Base-T)                                                                           |          |
| MII Transmit Timing (100Base-TX)                                                                        | 49       |
| MII Receive Timing (100Base-TX)                                                                         | 50       |
| Auto-Negotiation Timing                                                                                 | 51       |
| MDC/MDIO Timing                                                                                         | 52       |
| Power-Up/Reset Timing                                                                                   | 53       |
| Reset Circuit                                                                                           |          |
| Reference Circuits – LED Strap-In Pins<br>Reference Clock – Connection and Selection                    |          |
| Magnetic - Connection and Selection                                                                     | 57       |
| Package Information and Recommended Land Pattern                                                        | 59       |

# List of Figures

| Figure 1. Auto-Negotiation Flow Chart                                           |    |
|---------------------------------------------------------------------------------|----|
| Figure 1. Auto-Negotiation Flow Chart<br>Figure 2. KSZ8081MLX MII Interface     |    |
| Figure 3. KSZ8081MLX to KSZ8081MLX Back-to-Back Copper Repeater                 |    |
| Figure 4. Typical Straight Cable Connection                                     |    |
| Figure 5. Typical Crossover Cable Connection                                    |    |
| Figure 6. Local (Digital) Loopback                                              |    |
| Figure 7. Remote (Analog) Loopback                                              |    |
| Figure 8. KSZ8081MLX Power and Ground Connections                               |    |
| Figure 9. MII SQE Timing (10Base-T)                                             |    |
| Figure 10. MII Transmit Timing (10Base-T)                                       |    |
| Figure 11. MII Receive Timing (10Base-T)                                        |    |
| Figure 12. MII Transmit Timing (100Base-TX)                                     |    |
| Figure 13. MII Receive Timing (100Base-TX).                                     |    |
| Figure 14. Auto-Negotiation Fast Link Pulse (FLP) Timing                        |    |
| Figure 15. MDC/MDIO Timing                                                      |    |
| Figure 16. Power-Up/Reset Timing                                                |    |
| Figure 17. Recommended Reset Circuit                                            | 54 |
| Figure 18. Recommended Reset Circuit for Interfacing with CPU/FPGA Reset Output | 54 |
| Figure 19. Reference Circuits for LED Strapping Pins                            |    |
| Figure 20. 25MHz Crystal/Oscillator Reference Clock Connection                  |    |
| Figure 21. Typical Magnetic Interface Circuit                                   | 57 |

# List of Tables

| Table 1.  | MII Signal Definition                                                        | 17 |
|-----------|------------------------------------------------------------------------------|----|
| Table 2.  | MII Signal Connection for MII Back-to-Back Mode (100Base-TX Copper Repeater) | 20 |
|           | MII Management Frame Format for the KSZ8081MLX                               |    |
|           | MDI/MDI-X Pin Definition                                                     |    |
| Table 5.  | NAND Tree Test Pin Order for KSZ8081MLX                                      | 27 |
|           | KSZ8081 Power Pin Description                                                |    |
| Table 7.  | Typical Current/Power Consumption (VDDA_3.3 = 3.3V, VDDIO = 3.3V)            | 31 |
| Table 8.  | Typical Current/Power Consumption (VDDA_3.3 = 3.3V, VDDIO = 2.5V)            | 31 |
| Table 9.  | Typical Current/Power Consumption (VDDA_3.3 = 3.3V, VDDIO = 1.8V)            |    |
| Table 10. | MII SQE Timing (10Base-T) Parameters                                         |    |
|           | MII Transmit Timing (10Base-T) Parameters                                    |    |
| Table 12. | MII Receive Timing (10Base-T) Parameters                                     |    |
| Table 13. | MII Transmit Timing (100Base-TX) Parameters                                  |    |
| Table 14. | MII Receive Timing (100Base-TX) Parameters                                   | 50 |
|           | Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters                     |    |
| Table 16. | MDC/MDIO Timing Parameters                                                   |    |
| Table 17. | Power-Up/Reset Timing Parameters                                             | 53 |
| Table 18. | 25MHz Crystal / Reference Clock Selection Criteria                           |    |
| Table 19. | Magnetics Selection Criteria                                                 | 58 |
| Table 20. | Compatible Single-Port 10/100 Magnetics                                      | 58 |

## **Pin Configuration**



48-Pin 7mm × 7mm LQFP

### **Pin Description**

| Pin Number | Pin Name        | Type <sup>(2)</sup> | Pin Function                                                                                                                                                                                                      |  |
|------------|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | GND             | GND                 | Ground.                                                                                                                                                                                                           |  |
| 2          | GND             | GND                 | Ground.                                                                                                                                                                                                           |  |
| 3          | GND             | GND                 | Ground.                                                                                                                                                                                                           |  |
| 4          | VDD_1.2         | Р                   | 1.2V Core $V_{DD}$ (power supplied by KSZ8081MLX). Decouple with 2.2µF and 0.1µF capacitors to ground, and join with Pin 31 by power trace or plane.                                                              |  |
| 5          | NC              | -                   | No Connect. This pin is not bonded and can be left floating.                                                                                                                                                      |  |
| 6          | NC              | -                   | No Connect. This pin is not bonded and can be left floating.                                                                                                                                                      |  |
| 7          | VDDA_3.3        | Р                   | 3.3V Analog V <sub>DD</sub> .                                                                                                                                                                                     |  |
| 8          | NC              | -                   | No Connect. This pin is not bonded and can be left floating.                                                                                                                                                      |  |
| 9          | RXM             | I/O                 | Physical Receive or Transmit Signal (– differential).                                                                                                                                                             |  |
| 10         | RXP             | I/O                 | Physical Receive or Transmit Signal (+ differential).                                                                                                                                                             |  |
| 11         | ТХМ             | I/O                 | Physical Transmit or Receive Signal (– differential).                                                                                                                                                             |  |
| 12         | TXP             | I/O                 | Physical Transmit or Receive Signal (+ differential).                                                                                                                                                             |  |
| 13         | GND             | Gnd                 | Ground.                                                                                                                                                                                                           |  |
| 14         | хо              | 0                   | Crystal Feedback for 25MHz Crystal. This pin is a no connect if an oscillator or external clock source is used.                                                                                                   |  |
| 15         | XI              | I                   | Crystal / Oscillator / External Clock Input (25MHz ±50ppm).                                                                                                                                                       |  |
| 16         | REXT            | I                   | Set PHY Transmit Output Current. Connect a $6.49k\Omega$ resistor to ground on this pin.                                                                                                                          |  |
| 17         | GND             | GND                 | Ground.                                                                                                                                                                                                           |  |
| 18         | MDIO            | lpu/Opu             | Management Interface (MII) Data I/O. This pin has a weak pull-up, is open-drain, and requires an external 1.0k $\Omega$ pull-up resistor.                                                                         |  |
| 19         | MDC             | lpu                 | Management Interface (MII) Clock Input. This clock pin is synchronous to the MDIO data pin.                                                                                                                       |  |
| 20         | RXD3/<br>PHYAD0 | lpu/O               | MII Mode: MII Receive Data Output[3] <sup>(3)</sup><br>Config. Mode: The pull-up/pull-down value is latched as PHYADDR[0] at the de-<br>assertion of reset. See the <i>Strapping Options</i> section for details. |  |
| 21         | RXD2/<br>PHYAD1 | lpd/O               | MII Mode: MII Receive Data Output[2] <sup>(3)</sup><br>Config. Mode: The pull-up/pull-down value is latched as PHYADDR[1] at the de-<br>assertion of reset. See the <i>Strapping Options</i> section for details. |  |

#### Notes:

2. P = Power supply.

GND = Ground.

I = Input.

O = Output.

I/O = Bi-directional.

Ipu = Input with internal pull-up (see *Electrical Characteristics* for value).

Ipd = Input with internal pull-down (see *Electrical Characteristics* for value).

Ipu/O = Input with internal pull-up (see *Electrical Characteristics* for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see *Electrical Characteristics* for value) during power-up/reset; output pin otherwise.

lpu/Opu = Input with internal pull-up (see Electrical Characteristics for value) and output with internal pull-up (see Electrical Characteristics for value).

3. MII RX Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC.

# Pin Description (Continued)

| Pin Number | Pin Name             | Type <sup>(2)</sup> | Pin Function                                                                                                                                                                                                                                                                                                       |  |
|------------|----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22         | RXD1/<br>PHYAD2      | lpd/O               | MII Mode: MII Receive Data Output[1] <sup>(3)</sup> .<br>Config. Mode: The pull-up/pull-down value is latched as PHYADDR[2] at the de-<br>assertion of reset. See the <i>Strapping Options</i> section for details.                                                                                                |  |
| 23         | RXD0/<br>DUPLEX      | lpu/O               | MII Mode: MII Receive Data Output[0] <sup>(3)</sup><br>Config. Mode: The pull-up/pull-down value is latched as DUPLEX at the de-assertion<br>of reset. See the <i>Strapping Options</i> section for details.                                                                                                       |  |
| 24         | GND                  | Gnd                 | Ground.                                                                                                                                                                                                                                                                                                            |  |
| 25         | VDDIO                | Р                   | 3.3V, 2.5V, or 1.8V Digital V <sub>DD</sub> .                                                                                                                                                                                                                                                                      |  |
| 26         | NC                   | -                   | No Connect. This pin is not bonded and can be left floating.                                                                                                                                                                                                                                                       |  |
| 27         | RXDV/<br>CONFIG2     | lpd/O               | MII Mode: MII Receive Data Valid Output.<br>Config. Mode: The pull-up/pull-down value is latched as CONFIG2 at the de-assertion<br>of reset. See the <i>Strapping Options</i> section for details.                                                                                                                 |  |
| 28         | RXC/<br>B-CAST_OFF   | lpd/O               | MII Mode: MII Receive Clock Output.<br>Config. Mode: The pull-up/pull-down value is latched as B-CAST_OFF at the de-<br>assertion of reset. See the <i>Strapping Options</i> section for details.                                                                                                                  |  |
| 29         | RXER/<br>ISO         | lpd/O               | MII Mode: MII Receive Error output<br>Config. Mode: The pull-up/pull-down value is latched as ISOLATE at the de-assertion<br>of reset See the <i>Strapping Options</i> section for details.                                                                                                                        |  |
| 30         | GND                  | Gnd                 | Ground.                                                                                                                                                                                                                                                                                                            |  |
| 31         | VDD_1.2              | Р                   | 1.2V Core $V_{DD}$ (power supplied by KSZ8081MLX). Decouple with 0.1µF capacitor to ground, and join with Pin 4 by power trace or plane.                                                                                                                                                                           |  |
| 32         | INTRP/<br>NAND_Tree# | lpu/Opu             | Interrupt Output: Programmable interrupt output.<br>This pin has a weak pull-up, is open drain, and requires an external 1.0kΩ pull-up resistor.<br>Config. Mode: The pull-up/pull-down value is latched as NAND Tree# at the de-<br>assertion of reset. See the <i>Strapping Options</i> section for details.     |  |
| 33         | TXC                  | lpd/O               | MII Mode: MII Transmit Clock Output.<br>At the de-assertion of reset, this pin needs to latch in a pull-down value for normal<br>operation. If MAC side pulls this pin high, see Register 16h, Bit [15] for solution. It is<br>better having an external pull-down resistor to avoid MAC side pulls this pin high. |  |
| 34         | TXEN                 | Ι                   | MII Mode: MII Transmit Enable input.                                                                                                                                                                                                                                                                               |  |

## **Pin Description (Continued)**

|    | Pin Name        | Type <sup>(2)</sup> | Pin Function                                                                                                                                                                                 |                                                                                                                                                                                                 |                   |  |  |
|----|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|
| 35 | TXD0            | I                   | MII Mode: MII Tra                                                                                                                                                                            | MII Mode: MII Transmit Data Input[0] <sup>(4)</sup>                                                                                                                                             |                   |  |  |
| 36 | TXD1            | I                   | MII Mode: MII Tra                                                                                                                                                                            | MII Mode: MII Transmit Data Input[1] <sup>(4)</sup>                                                                                                                                             |                   |  |  |
| 37 | GND             | GND                 | Ground.                                                                                                                                                                                      |                                                                                                                                                                                                 |                   |  |  |
| 38 | TXD2            | I                   | MII Mode: MII Tra                                                                                                                                                                            | MII Mode: MII Transmit Data Input[2] <sup>(4)</sup>                                                                                                                                             |                   |  |  |
| 39 | TXD3            | I                   | MII Mode: MII Tra                                                                                                                                                                            | nsmit Data Input[3                                                                                                                                                                              | 8] <sup>(4)</sup> |  |  |
| 40 | COL/<br>CONFIG0 | lpd/O               | Config. Mode: The                                                                                                                                                                            | MII Mode: MII Collision Detect output<br>Config. Mode: The pull-up/pull-down value is latched as CONFIG0 at the de-assertion<br>of reset. See the <i>Strapping Options</i> section for details. |                   |  |  |
| 41 | CRS/<br>CONFIG1 | lpd/O               | MII Mode: MII Carrier Sense Output<br>Config. Mode: The pull-up/pull-down value is latched as CONFIG1 at the de-assertion<br>of reset. See the <i>Strapping Options</i> section for details. |                                                                                                                                                                                                 |                   |  |  |
| 42 | LED0/<br>NWAYEN | lpu/O               | assertion of reset.                                                                                                                                                                          | ched as auto-nego<br>See the Strapping<br>rogrammable usin                                                                                                                                      | •                 |  |  |

Note:

4. MII TX Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] presents valid data from the MAC.

## **Pin Description (Continued)**

| Pin Number | Pin Name       | Type <sup>(1)</sup> | Pin Function                                                 |                                                                                                                                                         |                                                                                                                                                 |                           |  |
|------------|----------------|---------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| 43         | LED1/<br>SPEED | lpu/O               | Config. Mode: La<br>See the <i>Strappin</i>                  | g Options section for orgrammable usin         00]         Pin State         High         Low         01]         Pin State         High         Toggle | Register 0h, Bit [13]) at the<br>for details.<br>Ing Register 1Fh Bits [5:4<br>LED Definition<br>OFF<br>ON<br>LED Definition<br>OFF<br>Blinking |                           |  |
| 44         | TEST/NC        | lpd                 | No Connect for n                                             | ormal operation, a                                                                                                                                      | n external pull-up resisto                                                                                                                      | or for NAND tree testing. |  |
| 45         | NC             | -                   | No Connect. This                                             | pin is not bonded                                                                                                                                       | and can be left floating.                                                                                                                       |                           |  |
| 46         | NC             | -                   | No Connect. This                                             | pin is not bonded                                                                                                                                       | and can be left floating.                                                                                                                       |                           |  |
| 47         | RST#           | lpu                 | Chip Reset (activ                                            | Chip Reset (active low)                                                                                                                                 |                                                                                                                                                 |                           |  |
| 48         | NC             | -                   | No Connect. This pin is not bonded and can be left floating. |                                                                                                                                                         |                                                                                                                                                 |                           |  |

# **Strapping Options**

The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to unintended high/low states. In this case, external pull-ups ( $4.7k\Omega$ ) or pull-downs ( $1.0k\Omega$ ) should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly.

| Pin Number | Pin Name | Type <sup>(5)</sup> | Pin Function                                                                                                                                                                                                                                                  |                                            |        |  |
|------------|----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|--|
| 22         | PHYAD2   | lpd/O               | The PHY address is latched at de-assertion of reset and is configurable to any value from 0 to 7. The default PHY address is 00001. PHY address 00000 is enabled only if the B-CAST_OFF strapping pin is pulled high. PHY address Bits [4:3] are set to 00 by |                                            |        |  |
| 21         | PHYAD1   | lpd/O               |                                                                                                                                                                                                                                                               |                                            |        |  |
| 20         | PHYAD0   | lpu/O               | default.                                                                                                                                                                                                                                                      |                                            |        |  |
|            |          |                     | The CONFIG[2:0] strap-                                                                                                                                                                                                                                        | in pins are latched at the de-assertion of | reset. |  |
| 27         | CONFIG2  | lpd/O               | CONFIG[2:0]                                                                                                                                                                                                                                                   | Mode                                       |        |  |
| 41         | CONFIG1  | Ipd/O               | 000MII (default)110MII back-to-back                                                                                                                                                                                                                           |                                            |        |  |
| 40         | CONFIG0  | Ipd/O               |                                                                                                                                                                                                                                                               |                                            |        |  |
|            |          |                     | 001 – 101, 111                                                                                                                                                                                                                                                | Reserved – not used                        |        |  |

Note:

5. Ipu/O = Input with internal pull-up (see *Electrical Characteristics* for value) during power-up/reset; output pin otherwise.

Ipd/O = Input with internal pull-down (see *Electrical Characteristics* for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input with internal pull-up (see *Electrical Characteristics* for value) and output with internal pull-up (see *Electrical Characteristics* for value).

# **Strapping Options (Continued)**

| Pin Number | Pin Name   | Type <sup>(5)</sup>                                                                                                                                                                                            | Pin Function                                                                        |
|------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
|            |            |                                                                                                                                                                                                                | Isolate Mode:                                                                       |
| 29 ISO     | ISO        | lpd/O                                                                                                                                                                                                          | Pull-up = Enable                                                                    |
| 29         | 130        | ipu/O                                                                                                                                                                                                          | Pull-down (default) = Disable                                                       |
|            |            |                                                                                                                                                                                                                | At the de-assertion of reset, this pin value is latched into Register 0h, Bit [10]. |
|            |            |                                                                                                                                                                                                                | Speed Mode:                                                                         |
|            |            |                                                                                                                                                                                                                | Pull-up (default) = 100Mbps                                                         |
| 43         | SPEED      | lpu/O                                                                                                                                                                                                          | Pull-down = 10Mbps                                                                  |
|            | ipu/O      | At the de-assertion of reset, this pin value is latched into Register 0h, Bit [13] as the speed select, and also is latched into Register 4h (auto-negotiation advertisement) as the speed capability support. |                                                                                     |
|            |            | L Ipu/O                                                                                                                                                                                                        | Duplex Mode:                                                                        |
| 23         | DUPLEX     |                                                                                                                                                                                                                | Pull-up (default) = Half-duplex                                                     |
| 25         | DOILEX     |                                                                                                                                                                                                                | Pull-down = Full-duplex                                                             |
|            |            |                                                                                                                                                                                                                | At the de-assertion of reset, this pin value is latched into Register 0h, Bit [8].  |
|            |            |                                                                                                                                                                                                                | Nway Auto-Negotiation Enable:                                                       |
| 42         | NWAYEN     | lpu/O                                                                                                                                                                                                          | Pull-up (default) = Enable auto-negotiation                                         |
| 72         | NWAIEN     | ipu/O                                                                                                                                                                                                          | Pull-down = Disable auto-negotiation                                                |
|            |            |                                                                                                                                                                                                                | At the de-assertion of reset, this pin value is latched into Register 0h, Bit [12]. |
|            |            |                                                                                                                                                                                                                | Broadcast Off – for PHY Address 0:                                                  |
| 28         | B-CAST_OFF | lpd/O                                                                                                                                                                                                          | Pull-up = PHY Address 0 is set as an unique PHY address                             |
| 20         | B-0401_011 | ipu/O                                                                                                                                                                                                          | Pull-down (default) = PHY Address 0 is set as a broadcast PHY address               |
|            |            |                                                                                                                                                                                                                | At the de-assertion of reset, this pin value is latched by the chip.                |
|            |            |                                                                                                                                                                                                                | NAND Tree Mode:                                                                     |
| 32         | NAND_Tree# | lpu/Opu                                                                                                                                                                                                        | Pull-up (default) = Disable                                                         |
| 52         |            |                                                                                                                                                                                                                | Pull-down = Enable                                                                  |
|            |            |                                                                                                                                                                                                                | At the de-assertion of reset, this pin value is latched by the chip.                |

### Functional Description: 10Base-T/100Base-TX Transceiver

The KSZ8081MLX is an integrated single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3 Specification, and reduces board cost and simplifies board layout by using on-chip termination resistors for the two differential pairs and by integrating the regulator to supply the 1.2V core.

On the copper media side, the KSZ8081MLX supports 10Base-T and 100Base-TX for transmission and reception of data over a standard CAT-5 unshielded twisted pair (UTP) cable, and HP Auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables.

On the MAC processor side, the KSZ8081MLX offers the Media Independent Interface (MII) for direct connection with MII compliant Ethernet MAC processors and switches.

The MII management bus option gives the MAC processor complete access to the KSZ8081MLX control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change.

#### 100Base-TX Transmit

The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B encoding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit stream. The data and control stream is then converted into 4B/5B coding and followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by an external  $6.49k\Omega \ 1\%$  resistor for the 1:1 transformer ratio.

The output signal has a typical rise/fall time of 4ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10Base-T output is also incorporated into the 100Base-TX transmitter.

#### 100Base-TX Receive

The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Because the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC-restoration and data-conversion block. The DC-restoration circuit compensates for the effect of baseline wander and improves the dynamic range. The differential data-conversion circuit converts MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock-recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into NRZ format. This signal is sent through the de-scrambler, then the 4B/5B decoder. Finally, the NRZ serial data is converted to MII format and provided as the input data to the MAC.

#### Scrambler/De-Scrambler (100Base-TX Only)

The scrambler spreads the power spectrum of the transmitted signal to reduce electromagnetic interference (EMI) and baseline wander. The de-scrambler recovers the scrambled signal.

#### 10Base-T Transmit

The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetic. The drivers perform internal wave-shaping and pre-emphasis, and output 10Base-T signals with typical amplitude of 2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

#### 10Base-T Receive

On the receive side, input buffer and level detecting squelch circuits are used. A differential input receiver circuit and a phase-locked loop (PLL) performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400mV, or with short pulse widths, to prevent noise at the RXP and RXM inputs from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8081MLX decodes a data frame. The receive clock is kept active during idle periods between data receptions.

### SQE and Jabber Function (10Base-T Only)

In 10Base-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE test is needed to test the 10Base-T transmit/receive path. If transmit enable (TXEN) is high for more than 20ms (jabbering), the 10Base-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250ms, the 10Base-T transmitter is re-enabled and COL is de-asserted (returns to low).

#### PLL Clock Synthesizer

The KSZ8081MLX generates all internal clocks and all external clocks for system timing from an external 25MHz crystal, oscillator, or reference clock.

#### Auto-Negotiation

The KSZ8081MLX conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 Specification.

Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation.

During auto-negotiation, link partners advertise capabilities across the UTP link to each other and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation.

The following list shows the speed and duplex operation mode from highest to lowest priority.

- Priority 1: 100Base-TX, full-duplex
- Priority 2: 100Base-TX, half-duplex
- Priority 3: 10Base-T, full-duplex
- Priority 4: 10Base-T, half-duplex

If auto-negotiation is not supported or the KSZ8081MLX link partner is forced to bypass auto-negotiation, then the KSZ8081MLX sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8081MLX to establish a link by listening for a fixed signal protocol in the absence of the auto-negotiation advertisement protocol.

Auto-negotiation is enabled by either hardware pin strapping (NWAYEN, Pin 42) or software (Register 0h, Bit [12]).

By default, auto-negotiation is enabled after power-up or hardware reset. After that, auto-negotiation can be enabled or disabled by Register 0h, Bit [12]. If auto-negotiation is disabled, the speed is set by Register 0h, Bit [13], and the duplex is set by Register 0h, Bit [8].

The auto-negotiation link-up process is shown in Figure 1.



Figure 1. Auto-Negotiation Flow Chart

### **MII Interface**

The Media Independent Interface (MII) is compliant with the IEEE 802.3 Specification. It provides a common interface between MII PHYs and MACs, and has the following key characteristics:

- Pin count is 15 pins (6 pins for data transmission, 7 pins for data reception, and 2 pins for carrier and collision indication).
- 10Mbps and 100Mbps data rates are supported at both half- and full-duplex.
- Data transmission and reception are independent and belong to separate signal groups.
- Transmit data and receive data are each 4 bits wide, a nibble.

By default, the KSZ8081MLX is configured to MII mode after it is powered up or hardware reset with the following:

- A 25MHz crystal connected to XI, XO (Pins 15, 14), or an external 25MHz clock source (oscillator) connected to XI.
- The CONFIG[2:0] strapping pins (Pins 27, 41, 40) set to 000 (default setting).

#### **MII Signal Definition**

 Table 1 describes the MII signals. Refer to Clause 22 of the IEEE 802.3 Specification for detailed information.

| Table | 1 | мι    | Signal | Definition |
|-------|---|-------|--------|------------|
| Iable |   | IAIII | Signai | Demition   |

| MII Signal Name | Direction<br>(with respect to PHY,<br>KSZ8081MLX signal) | Direction<br>(with respect to MAC) | Description                                              |
|-----------------|----------------------------------------------------------|------------------------------------|----------------------------------------------------------|
| тхс             | Output                                                   | Input                              | Transmit Clock<br>(2.5MHz for 10Mbps; 25MHz for 100Mbps) |
| TXEN            | Input                                                    | Output                             | Transmit Enable                                          |
| TXD[3:0]        | Input                                                    | Output                             | Transmit Data[3:0]                                       |
| RXC             | Output                                                   | Input                              | Receive Clock<br>(2.5MHz for 10Mbps; 25MHz for 100Mbps)  |
| RXDV            | Output                                                   | Input                              | Receive Data Valid                                       |
| RXD[3:0]        | Output                                                   | Input                              | Receive Data[3:0]                                        |
| RXER            | Output                                                   | Input, or (not required)           | Receive Error                                            |
| CRS             | Output                                                   | Input                              | Carrier Sense                                            |
| COL             | Output                                                   | Input                              | Collision Detection                                      |

### Transmit Clock (TXC)

TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0].

TXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation.

#### Transmit Enable (TXEN)

TXEN indicates that the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII. It is negated before the first TXC following the final nibble of a frame.

TXEN transitions synchronously with respect to TXC.

#### Transmit Data[3:0] (TXD[3:0])

When TXEN is asserted, TXD[3:0] are the data nibbles accepted by the PHY for transmission. TXD[3:0] is 00 to indicate idle when TXEN is de-asserted.

TXD[3:0] transitions synchronously with respect to TXC.

#### Receive Clock (RXC)

RXC provides the timing reference for RXDV, RXD[3:0], and RXER.

In 10Mbps mode, RXC is recovered from the line while the carrier is active. RXC is derived from the PHY's reference clock when the line is idle or the link is down.

In 100Mbps mode, RXC is continuously recovered from the line. If the link is down, RXC is derived from the PHY's reference clock.

RXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation.

#### Receive Data Valid (RXDV)

RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0].

In 10Mbps mode, RXDV is asserted with the first nibble of the start-of-frame delimiter (SFD), 5D, and remains asserted until the end of the frame.

In 100Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame.

RXDV transitions synchronously with respect to RXC.

#### Receive Data[3:0] (RXD[3:0])

RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY.

#### Receive Error (RXER)

RXER is asserted for one or more RXC periods to indicate that a symbol error (for example, a coding error that a PHY can detect that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame being transferred from the PHY.

RXER transitions synchronously with respect to RXC.

#### Carrier Sense (CRS)

CRS is asserted and de-asserted as follows:

In 10Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based on the reception of an end-of-frame (EOF) marker.

In 100Mbps mode, CRS is asserted when a start-of-stream delimiter or /J/K symbol pair is detected. CRS is de-asserted when an end-of-stream delimiter or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R.

#### Collision (COL)

COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This informs the MAC that a collision has occurred during its transmission to the PHY.

COL transitions asynchronously with respect to TXC and RXC.

#### **MII Signal Diagram**

The KSZ8081MLX MII pin connections to the MAC are shown in Figure 2.



Figure 2. KSZ8081MLX MII Interface

### Back-to-Back Mode – 100Mbps Copper Repeater

Two KSZ8081MLX devices can be connected back-to-back to form a 100Base-TX to 100Base-TX copper repeater.



Figure 3. KSZ8081MLX to KSZ8081MLX Back-to-Back Copper Repeater

#### MII Back-to-Back Mode

In MII back-to-back mode, a KSZ8081MLX interfaces with another KSZ8081MLX to provide a complete 100Mbps copper repeater solution.

The KSZ8081MLX devices are configured to MII back-to-back mode after power-up or reset with the following:

Strapping pin CONFIG[2:0] (Pins 27, 41, 40) set to 110

A common 25MHz reference clock connected to XI (Pin 15) of both KSZ8081MLX devices

MII signals connected as shown in Table 2.

#### Table 2. MII Signal Connection for MII Back-to-Back Mode (100Base-TX Copper Repeater)

| KSZ8081MLX (100Base-TX copper)<br>[Device 1] |            |          | KSZ8081MLX (100Base-TX copper)<br>[Device 2] |            |          |
|----------------------------------------------|------------|----------|----------------------------------------------|------------|----------|
| Pin Name                                     | Pin Number | Pin Type | Pin Name                                     | Pin Number | Pin Type |
| RXDV                                         | 27         | Output   | TXEN                                         | 34         | Input    |
| RXD3                                         | 20         | Output   | TXD3                                         | 39         | Input    |
| RXD2                                         | 21         | Output   | TXD2                                         | 38         | Input    |
| RXD1                                         | 22         | Output   | TXD1                                         | 36         | Input    |
| RXD0                                         | 23         | Output   | TXD0                                         | 35         | Input    |
| TXEN                                         | 34         | Input    | RXDV                                         | 27         | Output   |
| TXD3                                         | 39         | Input    | RXD3                                         | 20         | Output   |
| TXD2                                         | 38         | Input    | RXD2                                         | 21         | Output   |
| TXD1                                         | 36         | Input    | RXD1                                         | 22         | Output   |
| TXD0                                         | 35         | Input    | RXD0                                         | 23         | Output   |

### MII Management (MIIM) Interface

The KSZ8081MLX supports the IEEE 802.3 MII management interface, also known as the Management Data Input/Output (MDIO) interface. This interface allows an upper-layer device, such as a MAC processor, to monitor and control the state of the KSZ8081MLX. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. More details about the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification.

The MIIM interface consists of the following:

- A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the physical connection mentioned earlier, which allows the external controller to communicate with one or more PHY devices.
- A set of 16-bit MDIO registers. Supported registers [0:8] are standard registers, and their functions are defined in the IEEE 802.3 Specification. The additional registers are provided for expanded functionality. See the *Register Map* section for details.

As the default, the KSZ8081MLX supports unique PHY addresses 1 to 7, and broadcast PHY address 0. The latter is defined in the IEEE 802.3 Specification, and can be used to read/write to a single KSZ8081MLX device, or write to multiple KSZ8081MLX devices simultaneously.

PHY address 0 can optionally be disabled as the broadcast address by either hardware pin strapping (B-CAST\_OFF, Pin 28) or software (Register 16h, Bit [9]), and assigned as a unique PHY address.

The PHYAD[2:0] strapping pins are used to assign a unique PHY address between 0 and 7 to each KSZ8081MLX device.

The MIIM interface can operates up to a maximum clock speed of 10MHz MAC clock.

Table 3 shows the MII management frame format for the KSZ8081MLX.

|       | Preamble | Start of<br>Frame | Read/Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | ТА | Data<br>Bits [15:0] | ldle |
|-------|----------|-------------------|-----------------------|------------------------------|------------------------------|----|---------------------|------|
| Read  | 32 1's   | 01                | 10                    | 00AAA                        | RRRRR                        | Z0 | DDDDDDD_DDDDDDDD    | Z    |
| Write | 32 1's   | 01                | 01                    | 00AAA                        | RRRRR                        | 10 | DDDDDDD_DDDDDDDD    | Z    |

Table 3. MII Management Frame Format for the KSZ8081MLX

# Interrupt (INTRP)

INTRP (Pin 32) is an optional interrupt signal that is used to inform the external controller that there has been a status update to the KSZ8081MLX PHY Register. Bits [15:8] of Register 1Bh are the interrupt control bits to enable and disable the conditions for asserting the INTRP signal. Bits [7:0] of Register 1Bh are the interrupt status bits to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading Register 1Bh.

Bit [9] of Register 1Fh sets the interrupt level to active high or active low. The default is active low.

The MII management bus option gives the MAC processor complete access to the KSZ8081MLX control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll the PHY for status change.

## HP Auto MDI/MDI-X

HP Auto MDI/MDI-X configuration eliminates the need to decide whether to use a straight cable or a crossover cable between the KSZ8081MLX and its link partner. This feature allows the KSZ8081MLX to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner and assigns transmit and receive pairs of the KSZ8081MLX accordingly.

HP Auto MDI/MDI-X is enabled by default. It is disabled by writing a '1' to Register 1Fh, Bit [13]. MDI and MDI-X mode is selected by Register 1Fh, Bit [14] if HP Auto MDI/MDI-X is disabled.

An isolation transformer with symmetrical transmit and receive data paths is recommended to support Auto MDI/MDI-X.

Table 4 shows how the IEEE 802.3 Standard defines MDI and MDI-X.

#### Table 4. MDI/MDI-X Pin Definition

| MDI       |        | MDI-X     | ζ.     |
|-----------|--------|-----------|--------|
| RJ-45 Pin | Signal | RJ-45 Pin | Signal |
| 1         | TX+    | 1         | RX+    |
| 2         | TX–    | 2         | RX–    |
| 3         | RX+    | 3         | TX+    |
| 6         | RX–    | 6         | TX–    |

#### Straight Cable

A straight cable connects an MDI device to an MDI-X device, or an MDI-X device to an MDI device. Figure 4 shows a typical straight cable connection between a NIC card (MDI device) and a switch or hub (MDI-X device).



Figure 4. Typical Straight Cable Connection

### Crossover Cable

A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. Figure 5 shows a typical crossover cable connection between two switches or hubs (two MDI-X devices).



Figure 5. Typical Crossover Cable Connection

## Loopback Mode

The KSZ8081MLX supports the following loopback operations to verify analog and/or digital data paths.

- Local (digital) loopback
- Remote (analog) loopback

### Local (Digital) Loopback

This loopback mode checks the MII transmit and receive data paths between the KSZ8081MLX and the external MAC, and is supported for both speeds (10/100Mbps) at full-duplex.

The loopback data path is shown in Figure 6.

- 1. The MII MAC transmits frames to the KSZ8081MLX.
- 2. Frames are wrapped around inside the KSZ8081MLX.
- 3. The KSZ8081MLX transmits frames back to the MII MAC.



Figure 6. Local (Digital) Loopback

The following programming action and register settings are used for local loopback mode.

For 10/100Mbps loopback,

Set Register 0h,

- Bit [14] = 1 // Enable local loopback mode
- Bit [13] = 0/1 // Select 10Mbps/100Mbps speed
- Bit [12] = 0 // Disable auto-negotiation
- Bit [8] = 1 // Select full-duplex mode

### Remote (Analog) Loopback

This loopback mode checks the line (differential pairs, transformer, RJ-45 connector, Ethernet cable) transmit and receive data paths between the KSZ8081MLX and its link partner. It is supported for 100Base-TX full-duplex mode only.

The loopback data path is shown in Figure 7.

- 1. The Fast Ethernet (100Base-TX) PHY link partner transmits frames to the KSZ8081MLX.
- 2. Frames are wrapped around inside the KSZ8081MLX.
- 3. The KSZ8081MLX transmits frames back to the Fast Ethernet (100Base-TX) PHY link partner.



Figure 7. Remote (Analog) Loopback

The following programming steps and register settings are used for remote loopback mode:

1. Set Register 0h,

Bits [13] = 1 // Select 100Mbps speed

- Bit [12] = 0 // Disable auto-negotiation
- Bit [8] = 1 // Select full-duplex mode

Or just auto-negotiate and link up at 100Base-TX full-duplex mode with the link partner

2. Set Register 1Fh,

Bit [2] = 1 // Enable remote loopback mode

# LinkMD<sup>®</sup> Cable Diagnostic

The LinkMD function uses time-domain reflectometry (TDR) to analyze the cabling plant for common cabling problems. These include open circuits, short circuits, and impedance mismatches.

LinkMD works by sending a pulse of known amplitude and duration down the MDI or MDI-X pair, then analyzing the shape of the reflected signal to determine the type of fault. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD function processes this TDR information and presents it as a numerical value that can be translated to a cable distance.

LinkMD is initiated by accessing Register 1Dh, the LinkMD Control/Status register, in conjunction with Register 1Fh, the PHY Control 2 register. The latter register is used to disable Auto MDI/MDI-X and to select either MDI or MDI-X as the cable differential pair for testing.

### Usage

The following is a sample procedure for using LinkMD with Registers 1Dh and 1Fh:

- 3. Disable auto MDI/MDI-X by writing a '1' to Register 1Fh, bit [13].
- 4. Start cable diagnostic test by writing a '1' to Register 1Dh, bit [15]. This enable bit is self-clearing.
- 5. Wait (poll) for Register 1Dh, bit [15] to return a '0', and indicating cable diagnostic test is completed.
- 6. Read cable diagnostic test results in Register 1Dh, bits [14:13]. The results are as follows:

00 = normal condition (valid test)

- 01 = open condition detected in cable (valid test)
- 10 = short condition detected in cable (valid test)
- 11 = cable diagnostic test failed (invalid test)

The '11' case, invalid test, occurs when the device is unable to shut down the link partner. In this instance, the test is not run, since it would be impossible for the device to determine if the detected signal is a reflection of the signal generated or a signal from another source.

7. Get distance to fault by concatenating Register 1Dh, bits [8:0] and multiplying the result by a constant of 0.38. The distance to the cable fault can be determined by the following formula:

### D (distance to cable fault) = 0.38 x (Register 1Dh, bits [8:0])

D (distance to cable fault) is expressed in meters.

Concatenated value of Registers 1Dh bits [8:0] should be converted to decimal before multiplying by 0.38. The constant (0.38) may be calibrated for different cabling conditions, including cables with a velocity of propagation that varies significantly from the norm.

## NAND Tree Support

The KSZ8081MLX provides parametric NAND tree support for fault detection between chip I/Os and board. The NAND tree is a chain of nested NAND gates in which each KSZ8081MLX digital I/O (NAND tree input) pin is an input to one NAND gate along the chain. At the end of the chain, the CRS/CONFIG1 pin provides the output for the nested NAND gates.

The NAND tree test process includes:

- Enabling NAND tree mode
- Pulling all NAND tree input pins high
- Driving each NAND tree input pin low, sequentially, according to the NAND tree pin order
- Checking the NAND tree output to make sure there is a toggle high-to-low or low-to-high for each NAND tree input driven low

Table 5 lists the NAND tree pin order.

#### Table 5. NAND Tree Test Pin Order for KSZ8081MLX

| Pin Number | Pin Name  | NAND Tree Description |  |
|------------|-----------|-----------------------|--|
| 18         | MDIO      | Input                 |  |
| 19         | MDC Input |                       |  |
| 20         | RXD3      | Input                 |  |
| 21         | RXD2      | Input                 |  |
| 22         | RXD1      | Input                 |  |
| 23         | RXD0      | Input                 |  |
| 27         | RXDV      | Input                 |  |
| 28         | RXC       | Input                 |  |
| 29         | RXER      | Input                 |  |
| 32         | INTRP     | Input                 |  |
| 33         | TXC       | Input                 |  |
| 34         | TXEN      | Input                 |  |
| 35         | TXD0      | Input                 |  |
| 36         | TXD1      | Input                 |  |
| 38         | TXD2      | Input                 |  |
| 39         | TXD3      | Input                 |  |
| 42         | LED0      | Input                 |  |
| 43         | LED1      | Input                 |  |
| 40         | COL       | Input                 |  |
| 41         | CRS       | Output                |  |

### NAND Tree I/O Testing

Use the following procedure to check for faults on the KSZ8081MLX digital I/O pin connections to the board:

- Enable NAND tree mode using either a hardware strap-in pin (NAND\_Tree#, Pin 32) or software (Register 16h, Bit [5]). Pin 44 TEST/NC has to use a pull-up resistor for normal NAND tree testing.
- 2. Use board logic to drive all KSZ8081MLX NAND tree input pins high.
- 3. Use board logic to drive each NAND tree input pin, in KSZ8081MLX NAND tree pin order, as follows:
  - a. Toggle the first pin (MDIO) from high to low, and verify that the CRS/CONFIG1 pin switches from high to low to indicate that the first pin is connected properly.
  - b. Leave the first pin (MDIO) low.
  - c. Toggle the second pin (MDC) from high to low, and verify that the CRS/CONFIG1 pin switches from low to high to indicate that the second pin is connected properly.
  - d. Leave the first pin (MDIO) and the second pin (MDC) low.
  - e. Toggle the third pin (RXD3) from high to low, and verify that the CRS/CONFIG1 pin switches from high to low to indicate that the third pin is connected properly.
  - f. Continue with this sequence until all KSZ8081MLX NAND tree input pins have been toggled.

Each KSZ8081MLX NAND tree input pin must cause the CRS/CONFIG1 output pin to toggle high-to-low or low-to-high to indicate a good connection. If the CRS pin fails to toggle when the KSZ8081MLX input pin toggles from high to low, the input pin has a fault.

### **Power Management**

The KSZ8081MLX incorporates a number of power-management modes and features that provide methods to consume less energy. These are discussed in the following sections.

#### Power-Saving Mode

Power-saving mode is used to reduce the transceiver power consumption when the cable is unplugged. It is enabled by writing a '1' to Register 1Fh, Bit [10], and is in effect when auto-negotiation mode is enabled and the cable is disconnected (no link).

In this mode, the KSZ8081MLX shuts down all transceiver blocks, except for the transmitter, energy detect, and PLL circuits.

By default, power-saving mode is disabled after power-up.

#### Energy-Detect Power-Down Mode

Energy-detect power-down (EDPD) mode is used to further reduce transceiver power consumption when the cable is unplugged. It is enabled by writing a '0' to Register 18h, Bit [11], and is in effect when auto-negotiation mode is enabled and the cable is disconnected (no link).

EDPD mode works with the PLL off (set by writing a '1' to Register 10h, Bit [4] to automatically turn the PLL off in EDPD mode) to turn off all KSZ8081MLX transceiver blocks, except for the transmitter and energy-detect circuits.

Power can be reduced further by extending the time interval between transmissions of link pulses to check for the presence of a link partner. The periodic transmission of link pulses is needed to ensure two link partners in the same low-power state, with Auto MDI/MDI-X disabled, can wake up when the cable is connected between them.

By default, energy-detect power-down mode is disabled after power-up.

#### Power-Down Mode

Power-down mode is used to power down the KSZ8081MLX device when it is not in use after power-up. It is enabled by writing a '1' to Register 0h, Bit [11].

In this mode, the KSZ8081MLX disables all internal functions except the MII management interface. The KSZ8081MLX exits (disables) power-down mode after Register 0h, Bit [11] is set back to '0'.

#### Slow-Oscillator Mode

Slow-oscillator mode is used to disconnect the input reference crystal/clock on XI (Pin 15) and select the on-chip slow oscillator when the KSZ8081MLX device is not in use after power-up. It is enabled by writing a '1' to Register 11h, Bit [5].

Slow-oscillator mode works in conjunction with power-down mode to put the KSZ8081MLX device in the lowest power state with all internal functions disabled except the MII management interface. To properly exit this mode and return to normal PHY operation, use the following programming sequence:

- 1. Disable slow-oscillator mode by writing a '0' to Register 11h, Bit [5].
- 2. Disable power-down mode by writing a '0' to Register 0h, Bit [11].
- 3. Initiate software reset by writing a '1' to Register 0h, Bit [15].

### **Reference Circuit for Power and Ground Connections**

The KSZ8081MLX is a single 3.3V supply device with a built-in regulator to supply the 1.2V core. The power and ground connections are shown in Figure 8 and Table 6 for 3.3V VDDIO.



Figure 8. KSZ8081MLX Power and Ground Connections

| Power Pin | Pin Number | Description                                                                                                           |
|-----------|------------|-----------------------------------------------------------------------------------------------------------------------|
| VDD_1.2   | 4          | Connect with Pin 31 by power trace or plane. Decouple with 2.2µF and 0.1µF capacitors to ground.                      |
| VDDA_3.3  | 7          | Connect to board's 3.3V supply through a ferrite bead. Decouple with 22 $\mu$ F and 0.1 $\mu$ F capacitors to ground. |
| VDDIO     | 25         | Connect to board's 3.3V supply for 3.3V VDDIO. Decouple with 22 $\mu$ F and 0.1 $\mu$ F capacitors to ground.         |
| VDD_1.2   | 31         | Connect with Pin 4 by power trace or plane. Decouple with 0.1µF capacitor to ground.                                  |

### **Typical Current/Power Consumption**

Table 7, Table 8, and Table 9 show typical values for current consumption by the transceiver (VDDA\_3.3) and digital I/O (VDDIO) power pins and typical values for power consumption by the KSZ8081MLX device for the indicated nominal operating voltages. These current and power consumption values include the transmit driver current and on-chip regulator current for the 1.2V core.

| Transceiver (3.3V), Digital I/Os (3.3V)                                                            |                                                            |      |                  |  |
|----------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------------------|--|
| Condition                                                                                          | 3.3V Transceiver<br>(VDDA_3.3)3.3V Digital I/Os<br>(VDDIO) |      | Total Chip Power |  |
|                                                                                                    | mA                                                         | mA   | mW               |  |
| 100Base-TX Link-up (no traffic)                                                                    | 34                                                         | 12   | 152              |  |
| 100Base-TX Full-duplex @ 100% utilization                                                          | 34                                                         | 13   | 155              |  |
| 10Base-T Link-up (no traffic)                                                                      | 14                                                         | 11   | 82.5             |  |
| 10Base-T Full-duplex @ 100% utilization                                                            | 30                                                         | 11   | 135              |  |
| Power-saving mode (Reg. 1Fh, Bit [10] = 1)                                                         | 14                                                         | 10   | 79.2             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0)                                                                 | 10                                                         | 10   | 66.0             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0) and<br>PLL off (Reg. 10h, Bit [4] = 1)                          | 3.77                                                       | 1.54 | 17.5             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)                                                    | 2.59                                                       | 1.51 | 13.5             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)<br>and slow-oscillator mode (Reg. 11h, Bit [5] =1) | 1.36                                                       | 0.45 | 5.97             |  |

### Table 7. Typical Current/Power Consumption (VDDA\_3.3 = 3.3V, VDDIO = 3.3V)

#### Table 8. Typical Current/Power Consumption (VDDA\_3.3 = 3.3V, VDDIO = 2.5V)

| Transceiver (3.3V), Digital I/Os (2.5V)                                                            |                                                         |      |                  |  |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|------------------|--|
| Condition                                                                                          | 3.3V Transceiver 2.5V Digital I/0<br>(VDDA_3.3) (VDDIO) |      | Total Chip Power |  |
|                                                                                                    | mA                                                      | mA   | mW               |  |
| 100Base-TX Link-up (no traffic)                                                                    | 34                                                      | 11   | 140              |  |
| 100Base-TX Full-duplex @ 100% utilization                                                          | 34                                                      | 12   | 142              |  |
| 10Base-T Link-up (no traffic)                                                                      | 15                                                      | 10   | 74.5             |  |
| 10Base-T Full-duplex @ 100% utilization                                                            | 27                                                      | 10   | 114              |  |
| Power-saving mode (Reg. 1Fh, Bit [10] = 1)                                                         | 15                                                      | 10   | 74.5             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0)                                                                 | 11                                                      | 10   | 61.3             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0) and<br>PLL off (Reg. 10h, Bit [4] = 1)                          | 3.55                                                    | 1.35 | 15.1             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)                                                    | 2.29                                                    | 1.34 | 10.9             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)<br>and slow-oscillator mode (Reg. 11h, Bit [5] =1) | 1.15                                                    | 0.29 | 4.52             |  |

| Transceiver (3.3V), Digital I/Os (1.8V)                                                            |                                |                              |                  |  |
|----------------------------------------------------------------------------------------------------|--------------------------------|------------------------------|------------------|--|
| Condition                                                                                          | 3.3V Transceiver<br>(VDDA_3.3) | 1.8V Digital I/Os<br>(VDDIO) | Total Chip Power |  |
|                                                                                                    | mA                             | mA                           | mW               |  |
| 100Base-TX Link-up (no traffic)                                                                    | 34                             | 11                           | 132              |  |
| 100Base-TX Full-duplex @ 100% utilization                                                          | 34                             | 12                           | 134              |  |
| 10Base-T Link-up (no traffic)                                                                      | 15                             | 9.0                          | 65.7             |  |
| 10Base-T Full-duplex @ 100% utilization                                                            | 27                             | 9.0                          | 105              |  |
| Power-saving mode (Reg. 1Fh, Bit [10] = 1)                                                         | 15                             | 9.0                          | 65.7             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0)                                                                 | 11                             | 9.0                          | 52.5             |  |
| EDPD mode (Reg. 18h, Bit [11] = 0) and<br>PLL off (Reg. 10h, Bit [4] = 1)                          | 4.05                           | 1.21                         | 15.5             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)                                                    | 2.79                           | 1.21                         | 11.4             |  |
| Software power-down mode (Reg. 0h, Bit [11] =1)<br>and slow-oscillator mode (Reg. 11h, Bit [5] =1) | 1.65                           | 0.19                         | 5.79             |  |

### Table 9. Typical Current/Power Consumption (VDDA\_3.3 = 3.3V, VDDIO = 1.8V)

# **Register Map**

| Register Number (Hex) | Description                           |
|-----------------------|---------------------------------------|
| 0h                    | Basic Control                         |
| 1h                    | Basic Status                          |
| 2h                    | PHY Identifier 1                      |
| 3h                    | PHY Identifier 2                      |
| 4h                    | Auto-Negotiation Advertisement        |
| 5h                    | Auto-Negotiation Link Partner Ability |
| 6h                    | Auto-Negotiation Expansion            |
| 7h                    | Auto-Negotiation Next Page            |
| 8h                    | Link Partner Next Page Ability        |
| 9h – Fh               | Reserved                              |
| 10h                   | Digital Reserved Control              |
| 11h                   | AFE Control 1                         |
| 12h – 14h             | Reserved                              |
| 15h                   | RXER Counter                          |
| 16h                   | Operation Mode Strap Override         |
| 17h                   | Operation Mode Strap Status           |
| 18h                   | Expanded Control                      |
| 19h – 1Ah             | Reserved                              |
| 1Bh                   | Interrupt Control/Status              |
| 1Ch                   | Reserved                              |
| 1Dh                   | LinkMD Control/Status                 |
| 1Eh                   | PHY Control 1                         |
| 1Fh                   | PHY Control 2                         |

# **Register Description**

| Address    | Name                         | Description                                                                                                                                                                                                                                                                                                                                            | Mode <sup>(6)</sup> | Default                                                                                                 |
|------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|
| Register 0 | h – Basic Control            |                                                                                                                                                                                                                                                                                                                                                        |                     | ·                                                                                                       |
| 0.15       | Reset                        | <ul> <li>1 = Software reset</li> <li>0 = Normal operation</li> <li>This bit is self-cleared after a '1' is written to it.</li> </ul>                                                                                                                                                                                                                   | RW/SC               | 0                                                                                                       |
| 0.14       | Loopback                     | <ul><li>1 = Loopback mode</li><li>0 = Normal operation</li></ul>                                                                                                                                                                                                                                                                                       | RW                  | 0                                                                                                       |
| 0.13       | Speed Select                 | 1 = 100Mbps<br>0 = 10Mbps<br>This bit is ignored if auto-negotiation is enabled<br>(Register 0.12 = 1).                                                                                                                                                                                                                                                | RW                  | Set by the SPEED strapping pin.<br>See the <i>Strapping Options</i><br>section for details.             |
| 0.12       | Auto-Negotiation<br>Enable   | <ul> <li>1 = Enable auto-negotiation process</li> <li>0 = Disable auto-negotiation process</li> <li>If enabled, the auto-negotiation result overrides the settings in Register 0.13 and 0.8.</li> </ul>                                                                                                                                                | RW                  | Set by the NWAYEN strapping<br>pin.<br>See the <i>Strapping Options</i><br>section for details.         |
| 0.11       | Power-Down                   | <ul> <li>1 = Power-down mode</li> <li>0 = Normal operation</li> <li>If software reset (Register 0.15) is used to exit power-down mode (Register 0.11 = 1), two software reset writes (Register 0.15 = 1) are required. The first write clears power-down mode; the second write resets the chip and relatches the pin strapping pin values.</li> </ul> | RW                  | 0                                                                                                       |
| 0.10       | Isolate                      | <ul><li>1 = Electrical isolation of PHY from MII</li><li>0 = Normal operation</li></ul>                                                                                                                                                                                                                                                                | RW                  | Set by the ISO strapping pin.<br>See the <i>Strapping Options</i><br>section for details.               |
| 0.9        | Restart Auto-<br>Negotiation | <ul> <li>1 = Restart auto-negotiation process</li> <li>0 = Normal operation.</li> <li>This bit is self-cleared after a '1' is written to it.</li> </ul>                                                                                                                                                                                                | RW/SC               | 0                                                                                                       |
| 0.8        | Duplex Mode                  | 1 = Full-duplex<br>0 = Half-duplex                                                                                                                                                                                                                                                                                                                     | RW                  | The inverse of the DUPLEX strapping pin value.<br>See the <i>Strapping Options</i> section for details. |
| 0.7        | Collision Test               | 1 = Enable COL test<br>0 = Disable COL test                                                                                                                                                                                                                                                                                                            | RW                  | 0                                                                                                       |
| 0.6:0      | Reserved                     | Reserved                                                                                                                                                                                                                                                                                                                                               | RO                  | 000_0000                                                                                                |

Note:

6. RW = Read/Write. RO = Read only. SC = Self-cleared. LH = Latch high. LL = Latch low.

# **Register Description (Continued)**

| Address    | Name                         | Description                                                                                                                                  | Mode <sup>(6)</sup> | Default                    |
|------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Register 1 | h – Basic Status             |                                                                                                                                              | ·                   | ·                          |
| 1.15       | 100Base-T4                   | 1 = T4 capable<br>0 = Not T4 capable                                                                                                         | RO                  | 0                          |
| 1.14       | 100Base-TX Full-<br>Duplex   | <ul><li>1 = Capable of 100Mbps full-duplex</li><li>0 = Not capable of 100Mbps full-duplex</li></ul>                                          | RO                  | 1                          |
| 1.13       | 100Base-TX Half-<br>Duplex   | <ul><li>1 = Capable of 100Mbps half-duplex</li><li>0 = Not capable of 100Mbps half-duplex</li></ul>                                          | RO                  | 1                          |
| 1.12       | 10Base-T<br>Full-Duplex      | <ul><li>1 = Capable of 10Mbps full-duplex</li><li>0 = Not capable of 10Mbps full-duplex</li></ul>                                            | RO                  | 1                          |
| 1.11       | 10Base-T<br>Half-Duplex      | <ul><li>1 = Capable of 10Mbps half-duplex</li><li>0 = Not capable of 10Mbps half-duplex</li></ul>                                            | RO                  | 1                          |
| 1.10:7     | Reserved                     | Reserved                                                                                                                                     | RO                  | 000_0                      |
| 1.6        | No Preamble                  | <ul><li>1 = Preamble suppression</li><li>0 = Normal preamble</li></ul>                                                                       | RO                  | 1                          |
| 1.5        | Auto-Negotiation<br>Complete | <ul><li>1 = Auto-negotiation process completed</li><li>0 = Auto-negotiation process not completed</li></ul>                                  | RO                  | 0                          |
| 1.4        | Remote Fault                 | 1 = Remote fault<br>0 = No remote fault                                                                                                      | RO/LH               | 0                          |
| 1.3        | Auto-Negotiation<br>Ability  | <ul><li>1 = Can perform auto-negotiation</li><li>0 = Cannot perform auto-negotiation</li></ul>                                               | RO                  | 1                          |
| 1.2        | Link Status                  | 1 = Link is up<br>0 = Link is down                                                                                                           | RO/LL               | 0                          |
| 1.1        | Jabber Detect                | <ul><li>1 = Jabber detected</li><li>0 = Jabber not detected (default is low)</li></ul>                                                       | RO/LH               | 0                          |
| 1.0        | Extended<br>Capability       | 1 = Supports extended capability registers                                                                                                   | RO                  | 1                          |
| Register 2 | h – PHY Identifier 1         |                                                                                                                                              |                     |                            |
| 2.15:0     | PHY ID Number                | Assigned to the 3rd through 18th bits of the<br>Organizationally Unique Identifier (OUI).<br>KENDIN Communication's OUI is 0010A1<br>(hex).  | RO                  | 0022h                      |
| Register 3 | h – PHY Identifier 2         |                                                                                                                                              |                     |                            |
| 3.15:10    | PHY ID Number                | Assigned to the 19th through 24th bits of the<br>Organizationally Unique Identifier (OUI).<br>KENDIN Communication's OUI is 0010A1<br>(hex). | RO                  | 0001_01                    |
| 3.9:4      | Model Number                 | Six-bit manufacturer's model number                                                                                                          | RO                  | 01_0110                    |
| 3.3:0      | Revision Number              | Four-bit manufacturer's revision number                                                                                                      | RO                  | Indicates silicon revision |

# **Register Description (Continued)**

| Address    | Name                                         | Description                                                                                                                                         | Mode <sup>(6)</sup> | Default                                                                                     |  |  |  |  |  |
|------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
| Register 4 | Register 4h – Auto-Negotiation Advertisement |                                                                                                                                                     |                     |                                                                                             |  |  |  |  |  |
| 4.15       | Next Page                                    | <ul><li>1 = Next page capable</li><li>0 = No next page capability</li></ul>                                                                         | RW                  | 0                                                                                           |  |  |  |  |  |
| 4.14       | Reserved                                     | Reserved                                                                                                                                            | RO                  | 0                                                                                           |  |  |  |  |  |
| 4.13       | Remote Fault                                 | <ul><li>1 = Remote fault supported</li><li>0 = No remote fault</li></ul>                                                                            | RW                  | 0                                                                                           |  |  |  |  |  |
| 4.12       | Reserved                                     | Reserved                                                                                                                                            | RO                  | 0                                                                                           |  |  |  |  |  |
| 4.11:10    | Pause                                        | <ul> <li>[00] = No pause</li> <li>[10] = Asymmetric pause</li> <li>[01] = Symmetric pause</li> <li>[11] = Asymmetric and symmetric pause</li> </ul> | RW                  | 00                                                                                          |  |  |  |  |  |
| 4.9        | 100Base-T4                                   | 1 = T4 capable<br>0 = No T4 capability                                                                                                              | RO                  | 0                                                                                           |  |  |  |  |  |
| 4.8        | 100Base-TX Full-<br>Duplex                   | 1 = 100Mbps full-duplex capable<br>0 = No 100Mbps full-duplex capability                                                                            | RW                  | Set by the SPEED strapping pin.<br>See the <i>Strapping Options</i><br>section for details. |  |  |  |  |  |
| 4.7        | 100Base-TX Half-<br>Duplex                   | 1 = 100Mbps half-duplex capable<br>0 = No 100Mbps half-duplex capability                                                                            | RW                  | Set by the SPEED strapping pin.<br>See the <i>Strapping Options</i><br>section for details. |  |  |  |  |  |
| 4.6        | 10Base-T<br>Full-Duplex                      | 1 = 10Mbps full-duplex capable<br>0 = No 10Mbps full-duplex capability                                                                              | RW                  | 1                                                                                           |  |  |  |  |  |
| 4.5        | 10Base-T<br>Half-Duplex                      | <ul><li>1 = 10Mbps half-duplex capable</li><li>0 = No 10Mbps half-duplex capability</li></ul>                                                       | RW                  | 1                                                                                           |  |  |  |  |  |
| 4.4:0      | Selector Field                               | [00001] = IEEE 802.3                                                                                                                                | RW                  | 0_0001                                                                                      |  |  |  |  |  |
| Register 5 | h – Auto-Negotiation                         | Link Partner Ability                                                                                                                                |                     |                                                                                             |  |  |  |  |  |
| 5.15       | Next Page                                    | <ul><li>1 = Next page capable</li><li>0 = No next page capability</li></ul>                                                                         | RO                  | 0                                                                                           |  |  |  |  |  |
| 5.14       | Acknowledge                                  | <ul><li>1 = Link code word received from partner</li><li>0 = Link code word not yet received</li></ul>                                              | RO                  | 0                                                                                           |  |  |  |  |  |
| 5.13       | Remote Fault                                 | <ul><li>1 = Remote fault detected</li><li>0 = No remote fault</li></ul>                                                                             | RO                  | 0                                                                                           |  |  |  |  |  |
| 5.12       | Reserved                                     | Reserved                                                                                                                                            | RO                  | 0                                                                                           |  |  |  |  |  |
| 5.11:10    | Pause                                        | <ul> <li>[00] = No pause</li> <li>[10] = Asymmetric pause</li> <li>[01] = Symmetric pause</li> <li>[11] = Asymmetric and symmetric pause</li> </ul> | RO                  | 00                                                                                          |  |  |  |  |  |
| 5.9        | 100Base-T4                                   | 1 = T4 capable<br>0 = No T4 capability                                                                                                              | RO                  | 0                                                                                           |  |  |  |  |  |
| 5.8        | 100Base-TX Full-<br>Duplex                   | 1 = 100Mbps full-duplex capable<br>0 = No 100Mbps full-duplex capability                                                                            | RO                  | 0                                                                                           |  |  |  |  |  |

| Address    | Name                                   | Description                                                                                                                              | Mode <sup>(6)</sup> | Default       |
|------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|
| Register 5 | h – Auto-Negotiation                   | Link Partner Ability                                                                                                                     |                     |               |
| 5.7        | 100Base-TX Half-<br>Duplex             | 1 = 100Mbps half-duplex capable<br>0 = No 100Mbps half-duplex capability                                                                 | RO                  | 0             |
| 5.6        | 10Base-T<br>Full-Duplex                | 1 = 10Mbps full-duplex capable<br>0 = No 10Mbps full-duplex capability                                                                   | RO                  | 0             |
| 5.5        | 10Base-T<br>Half-Duplex                | 1 = 10Mbps half-duplex capable<br>0 = No 10Mbps half-duplex capability                                                                   | RO                  | 0             |
| 5.4:0      | Selector Field                         | [00001] = IEEE 802.3                                                                                                                     | RO                  | 0_0001        |
| Register 6 | h – Auto-Negotiation                   | Expansion                                                                                                                                |                     |               |
| 6.15:5     | Reserved                               | Reserved                                                                                                                                 | RO                  | 0000_0000_000 |
| 6.4        | Parallel Detection<br>Fault            | <ul><li>1 = Fault detected by parallel detection</li><li>0 = No fault detected by parallel detection</li></ul>                           | RO/LH               | 0             |
| 6.3        | Link Partner Next<br>Page Able         | <ul> <li>1 = Link partner has next page capability</li> <li>0 = Link partner does not have next page capability</li> </ul>               | RO                  | 0             |
| 6.2        | Next Page Able                         | <ul> <li>1 = Local device has next page capability</li> <li>0 = Local device does not have next page capability</li> </ul>               | RO                  | 1             |
| 6.1        | Page Received                          | <ul><li>1 = New page received</li><li>0 = New page not received yet</li></ul>                                                            | RO/LH               | 0             |
| 6.0        | Link Partner Auto-<br>Negotiation Able | <ul> <li>1 = Link partner has auto-negotiation capability</li> <li>0 = Link partner does not have auto-negotiation capability</li> </ul> | RO                  | 0             |
| Register 7 | h – Auto-Negotiation                   | Next Page                                                                                                                                |                     |               |
| 7.15       | Next Page                              | 1 = Additional next pages will follow<br>0 = Last page                                                                                   | RW                  | 0             |
| 7.14       | Reserved                               | Reserved                                                                                                                                 | RO                  | 0             |
| 7.13       | Message Page                           | 1 = Message page<br>0 = Unformatted page                                                                                                 | RW                  | 1             |
| 7.12       | Acknowledge2                           | <ul><li>1 = Will comply with message</li><li>0 = Cannot comply with message</li></ul>                                                    | RW                  | 0             |
| 7.11       | Toggle                                 | <ul> <li>1 = Previous value of the transmitted link code word equaled logic 1</li> <li>0 = Logic 0</li> </ul>                            | RO                  | 0             |
| 7.10:0     | Message Field                          | 11-bit wide field to encode 2048 messages                                                                                                | RW                  | 000_0000_0001 |

| Address    | Name                           | Description                                                                                                                                                                                                                                                                                                                 | Mode <sup>(6)</sup> | Default       |
|------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|
| Register 8 | h – Link Partner Nex           | t Page Ability                                                                                                                                                                                                                                                                                                              |                     |               |
| 8.15       | Next Page                      | <ul><li>1 = Additional next pages will follow</li><li>0 = Last page</li></ul>                                                                                                                                                                                                                                               | RO                  | 0             |
| 8.14       | Acknowledge                    | <ul><li>1 = Successful receipt of link word</li><li>0 = No successful receipt of link word</li></ul>                                                                                                                                                                                                                        | RO                  | 0             |
| 8.13       | Message Page                   | 1 = Message page<br>0 = Unformatted page                                                                                                                                                                                                                                                                                    | RO                  | 0             |
| 8.12       | Acknowledge2                   | <ul><li>1 = Can act on the information</li><li>0 = Cannot act on the information</li></ul>                                                                                                                                                                                                                                  | RO                  | 0             |
| 8.11       | Toggle                         | <ul> <li>1 = Previous value of transmitted link code word equal to logic 0</li> <li>0 = Previous value of transmitted link code word equal to logic 1</li> </ul>                                                                                                                                                            | RO                  | 0             |
| 8.10:0     | Message Field                  | 11-bit wide field to encode 2048 messages                                                                                                                                                                                                                                                                                   | RO                  | 000_0000_0000 |
| Register 1 | 0h – Digital Reserve           | d Control                                                                                                                                                                                                                                                                                                                   |                     |               |
| 10.15:5    | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                    | RW                  | 0000_0000_000 |
| 10.4       | PLL Off                        | <ul> <li>1 = Turn PLL off automatically in EDPD mode</li> <li>0 = Keep PLL on in EDPD mode.</li> <li>See also Register 18h, Bit [11] for EDPD mode</li> </ul>                                                                                                                                                               | RW                  | 0             |
| 10.3:0     | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                    | RW                  | 0000          |
| Register 1 | 1h – AFE Control 1             | •                                                                                                                                                                                                                                                                                                                           |                     |               |
| 11.15:6    | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                    | RW                  | 0000_0000_00  |
| 11.5       | Slow-Oscillator<br>Mode Enable | Slow-oscillator mode is used to disconnect the<br>input reference crystal/clock on the XI pin and<br>select the on-chip slow oscillator when the<br>KSZ8081MLX device is not in use after power-<br>up.<br>1 = Enable<br>0 = Disable<br>This bit automatically sets software power-down<br>to the analog side when enabled. | RW                  | 0             |
| 11.4:0     | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                    | RW                  | 0_0000        |
| Register 1 | 5h – RXER Counter              |                                                                                                                                                                                                                                                                                                                             |                     |               |
| 15.15:0    | RXER Counter                   | Receive error counter for symbol error frames                                                                                                                                                                                                                                                                               | RO/SC               | 0000h         |

| Address    | Name                           | Description                                                                                                                                                                                                                                                                                                                                | Mode <sup>(6)</sup> | Default                                                       |
|------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------|
| Register 1 | 6h – Operation Mode            | Strap Override                                                                                                                                                                                                                                                                                                                             |                     |                                                               |
| 16.15      | Reserved<br>Factory Mode       | 0 = Normal operation<br>1 = Factory test mode<br>If TXC (Pin 33) latches in a pull-up value at the<br>de-assertion of reset, write a '0' to this bit to<br>clear Reserved Factory Mode.                                                                                                                                                    | RW                  | 0<br>Set by the pull-up / pull-down<br>value of TXC (Pin 33). |
| 16.14:11   | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RW                  | 000_0                                                         |
| 16.10      | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RO                  | 0                                                             |
| 16.9       | B-CAST_OFF<br>Override         | 1 = Override strap-in for B-CAST_OFF<br>If bit is '1', PHY Address 0 is non-broadcast.                                                                                                                                                                                                                                                     | RW                  | 0                                                             |
| 16.8       | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RW                  | 0                                                             |
| 16.7       | MII B-to-B<br>Override         | 1 = Override strap-in for MII back-to-back mode<br>(also set Bit 0 of this register to '1')                                                                                                                                                                                                                                                | RW                  | 0                                                             |
| 16.6       | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RW                  | 0                                                             |
| 16.5       | NAND Tree<br>Override          | 1 = Override strap-in for NAND tree mode                                                                                                                                                                                                                                                                                                   | RW                  | 0                                                             |
| 16.4:1     | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RW                  | 0_000                                                         |
| 16.0       | MII Override                   | 1 = Override strap-in for MII mode                                                                                                                                                                                                                                                                                                         | RW                  | 1                                                             |
| Register 1 | 7h – Operation Mode            | Strap Status                                                                                                                                                                                                                                                                                                                               |                     |                                                               |
| 17.15:13   | PHYAD[2:0] Strap-<br>In Status | <ul> <li>[000] = Strap to PHY Address 0</li> <li>[001] = Strap to PHY Address 1</li> <li>[010] = Strap to PHY Address 2</li> <li>[011] = Strap to PHY Address 3</li> <li>[100] = Strap to PHY Address 4</li> <li>[101] = Strap to PHY Address 5</li> <li>[110] = Strap to PHY Address 6</li> <li>[111] = Strap to PHY Address 7</li> </ul> | RO                  |                                                               |
| 17.12:10   | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RO                  |                                                               |
| 17.9       | B-CAST_OFF<br>Strap-In Status  | 1 = Strap to B-CAST_OFF<br>If bit is '1', PHY Address 0 is non-broadcast.                                                                                                                                                                                                                                                                  | RO                  |                                                               |
| 17.8       | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RO                  |                                                               |
| 17.7       | MII B-to-B Strap-In<br>Status  | 1 = Strap to MII back-to-back mode                                                                                                                                                                                                                                                                                                         | RO                  |                                                               |
| 17.6       | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RO                  |                                                               |
| 17.5       | NAND Tree Strap-<br>In Status  | 1 = Strap to NAND tree mode                                                                                                                                                                                                                                                                                                                | RO                  |                                                               |
| 17.4:1     | Reserved                       | Reserved                                                                                                                                                                                                                                                                                                                                   | RO                  |                                                               |
| 17.0       | MII Strap-In Status            | 1 = Strap to MII mode                                                                                                                                                                                                                                                                                                                      | RO                  |                                                               |

| Address    | Name                                            | Description                                                                                                                                                                            | Mode <sup>(6)</sup> | Default |
|------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| Register 1 | 8h – Expanded Contr                             | ol                                                                                                                                                                                     |                     |         |
| 18.15:12   | Reserved                                        | Reserved                                                                                                                                                                               | RW                  | 0000    |
| 18.11      | EDPD Disabled                                   | Energy-detect power-down mode<br>1 = Disable<br>0 = Enable<br>See also Register 10h, Bit [4] for PLL off.                                                                              | RW                  | 1       |
| 18.10      | 100Base-TX<br>Latency                           | <ul> <li>1 = MII output is random latency</li> <li>0 = MII output is fixed latency</li> <li>For both settings, all bytes of received preamble are passed to the MII output.</li> </ul> | RW                  | 0       |
| 18.9:7     | Reserved                                        | Reserved                                                                                                                                                                               | RW                  | 00_0    |
| 18.6       | 10Base-T<br>Preamble Restore                    | <ul> <li>1 = Restore received preamble to MII output</li> <li>0 = Remove all seven bytes of preamble before sending frame (starting with SFD) to MII output</li> </ul>                 | RW                  | 0       |
| 18.5:0     | Reserved                                        | Reserved                                                                                                                                                                               | RW                  | 00_0000 |
| Register 1 | Bh – Interrupt Contro                           | ol/Status                                                                                                                                                                              |                     |         |
| 1B.15      | Jabber Interrupt<br>Enable                      | 1 = Enable jabber interrupt<br>0 = Disable jabber interrupt                                                                                                                            | RW                  | 0       |
| 1B.14      | Receive Error<br>Interrupt Enable               | <ul><li>1 = Enable receive error interrupt</li><li>0 = Disable receive error interrupt</li></ul>                                                                                       | RW                  | 0       |
| 1B.13      | Page Received<br>Interrupt Enable               | <ul><li>1 = Enable page received interrupt</li><li>0 = Disable page received interrupt</li></ul>                                                                                       | RW                  | 0       |
| 1B.12      | Parallel Detect<br>Fault Interrupt<br>Enable    | <ul><li>1 = Enable parallel detect fault interrupt</li><li>0 = Disable parallel detect fault interrupt</li></ul>                                                                       | RW                  | 0       |
| 1B.11      | Link Partner<br>Acknowledge<br>Interrupt Enable | <ul><li>1 = Enable link partner acknowledge interrupt</li><li>0 = Disable link partner acknowledge interrupt</li></ul>                                                                 | RW                  | 0       |
| 1B.10      | Link-Down<br>Interrupt Enable                   | 1= Enable link-down interrupt<br>0 = Disable link-down interrupt                                                                                                                       | RW                  | 0       |
| 1B.9       | Remote Fault<br>Interrupt Enable                | <ul><li>1 = Enable remote fault interrupt</li><li>0 = Disable remote fault interrupt</li></ul>                                                                                         | RW                  | 0       |
| 1B.8       | Link-Up Interrupt<br>Enable                     | 1 = Enable link-up interrupt<br>0 = Disable link-up interrupt                                                                                                                          | RW                  | 0       |
| 1B.7       | Jabber Interrupt                                | <ul><li>1 = Jabber occurred</li><li>0 = Jabber did not occur</li></ul>                                                                                                                 | RO/SC               | 0       |
| 1B.6       | Receive Error<br>Interrupt                      | <ul><li>1 = Receive error occurred</li><li>0 = Receive error did not occur</li></ul>                                                                                                   | RO/SC               | 0       |
| 1B.5       | Page Receive<br>Interrupt                       | <ul><li>1 = Page receive occurred</li><li>0 = Page receive did not occur</li></ul>                                                                                                     | RO/SC               | 0       |

| Address    | Name                                     | Description                                                                                                                                                                                                                     | Mode <sup>(6)</sup> | Default     |
|------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|
| Register 1 | Bh – Interrupt Contro                    | ol/Status (Continued)                                                                                                                                                                                                           |                     |             |
| 1B.4       | Parallel Detect<br>Fault Interrupt       | <ul><li>1 = Parallel detect fault occurred</li><li>0 = Parallel detect fault did not occur</li></ul>                                                                                                                            | RO/SC               | 0           |
| 1B.3       | Link Partner<br>Acknowledge<br>Interrupt | <ul><li>1 = Link partner acknowledge occurred</li><li>0 = Link partner acknowledge did not occur</li></ul>                                                                                                                      | RO/SC               | 0           |
| 1B.2       | Link-Down<br>Interrupt                   | 1 = Link-down occurred<br>0 = Link-down did not occur                                                                                                                                                                           | RO/SC               | 0           |
| 1B.1       | Remote Fault<br>Interrupt                | <ul><li>1 = Remote fault occurred</li><li>0 = Remote fault did not occur</li></ul>                                                                                                                                              | RO/SC               | 0           |
| 1B.0       | Link-Up Interrupt                        | 1 = Link-up occurred<br>0 = Link-up did not occur                                                                                                                                                                               | RO/SC               | 0           |
| Register 1 | Dh – LinkMD Control                      | /Status                                                                                                                                                                                                                         |                     | ·           |
| 1D.15      | Cable Diagnostic<br>Test Enable          | <ul> <li>1 = Enable cable diagnostic test. After test has completed, this bit is self-cleared.</li> <li>0 = Indicates cable diagnostic test (if enabled) has completed and the status information is valid for read.</li> </ul> | RW/SC               | 0           |
| 1D.14:13   | Cable Diagnostic<br>Test Result          | <ul> <li>[00] = Normal condition</li> <li>[01] = Open condition has been detected in cable</li> <li>[10] = Short condition has been detected in cable</li> <li>[11] = Cable diagnostic test has failed</li> </ul>               | RO                  | 00          |
| 1D.12      | Short Cable<br>Indicator                 | 1 = Short cable (<10 meter) has been detected<br>by LinkMD                                                                                                                                                                      | RO                  | 0           |
| 1D.11:9    | Reserved                                 | Reserved                                                                                                                                                                                                                        | RW                  | 000         |
| 1D.8:0     | Cable Fault<br>Counter                   | Distance to fault                                                                                                                                                                                                               | RO                  | 0_0000_0000 |
| Register 1 | Eh – PHY Control 1                       |                                                                                                                                                                                                                                 |                     |             |
| 1E.15:10   | Reserved                                 | Reserved                                                                                                                                                                                                                        | RO                  | 0000_00     |
| 1E.9       | Enable Pause<br>(Flow Control)           | <ul><li>1 = Flow control capable</li><li>0 = No flow control capability</li></ul>                                                                                                                                               | RO                  | 0           |
| 1E.8       | Link Status                              | 1 = Link is up<br>0 = Link is down                                                                                                                                                                                              | RO                  | 0           |
| 1E.7       | Polarity Status                          | <ul><li>1 = Polarity is reversed</li><li>0 = Polarity is not reversed</li></ul>                                                                                                                                                 | RO                  |             |
| 1E.6       | Reserved                                 | Reserved                                                                                                                                                                                                                        | RO                  | 0           |
| 1E.5       | MDI/MDI-X State                          | 1 = MDI-X<br>0 = MDI                                                                                                                                                                                                            | RO                  |             |

| Address    | Name                         | Description                                                                                                                                                                                                                                                                                     | Mode <sup>(6)</sup> | Default |
|------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| Register 1 | Eh – PHY Control 1 (         | Continued)                                                                                                                                                                                                                                                                                      |                     |         |
| 1E.4       | Energy Detect                | <ul> <li>1 = Presence of signal on receive differential pair</li> <li>0 = No signal detected on receive differential pair</li> </ul>                                                                                                                                                            | RO                  | 0       |
| 1E.3       | PHY Isolate                  | 1 = PHY in isolate mode<br>0 = PHY in normal operation                                                                                                                                                                                                                                          | RW                  | 0       |
| 1E.2:0     | Operation Mode<br>Indication | <ul> <li>[000] = Still in auto-negotiation</li> <li>[001] = 10Base-T half-duplex</li> <li>[010] = 100Base-TX half-duplex</li> <li>[011] = Reserved</li> <li>[100] = Reserved</li> <li>[101] = 10Base-T full-duplex</li> <li>[110] = 100Base-TX full-duplex</li> <li>[111] = Reserved</li> </ul> | RO                  | 000     |
| Register 1 | Fh – PHY Control 2           | •                                                                                                                                                                                                                                                                                               |                     |         |
| 1F.15      | HP_MDIX                      | 1 = HP Auto MDI/MDI-X mode<br>0 = Micrel Auto MDI/MDI-X mode                                                                                                                                                                                                                                    | RW                  | 1       |
| 1F.14      | MDI/MDI-X Select             | When Auto MDI/MDI-X is disabled,<br>1 = MDI-X mode<br>Transmit on RXP,RXM (Pins 10, 9) and<br>Receive on TXP, TXM (Pins 12, 11)<br>0 = MDI mode<br>Transmit on TXP,TXM (Pins 12, 11) and<br>Receive on RXP,RXM (Pins 10, 9)                                                                     | RW                  | 0       |
| 1F.13      | Pair Swap Disable            | 1 = Disable Auto MDI/MDI-X<br>0 = Enable Auto MDI/MDI-X                                                                                                                                                                                                                                         | RW                  | 0       |
| 1F.12      | Reserved                     | Reserved                                                                                                                                                                                                                                                                                        | RW                  | 0       |
| 1F.11      | Force Link                   | <ul> <li>1 = Force link pass</li> <li>0 = Normal link operation</li> <li>This bit bypasses the control logic and allows the transmitter to send a pattern even if there is no link.</li> </ul>                                                                                                  | RW                  | 0       |
| 1F.10      | Power Saving                 | 1 = Enable power saving<br>0 = Disable power saving                                                                                                                                                                                                                                             | RW                  | 0       |
| 1F.9       | Interrupt Level              | 1 = Interrupt pin active high<br>0 = Interrupt pin active low                                                                                                                                                                                                                                   | RW                  | 0       |
| 1F.8       | Enable Jabber                | 1 = Enable jabber counter<br>0 = Disable jabber counter                                                                                                                                                                                                                                         | RW                  | 1       |
| 1F.7:6     | Reserved                     | Reserved                                                                                                                                                                                                                                                                                        | RW                  | 00      |

| Address    | Name                       | Description                                                                                                                                 | Mode <sup>(6)</sup> | Default |
|------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| Register 1 | Fh – PHY Control 2 (0      | Continued)                                                                                                                                  |                     |         |
| 1F.5:4     | LED Mode                   | <ul> <li>[00] = LED1: Speed<br/>LED0: Link/Activity</li> <li>[01] = LED1: Activity<br/>LED0: Link</li> <li>[10], [11] = Reserved</li> </ul> | RW                  | 00      |
| 1F.3       | Disable<br>Transmitter     | <ul><li>1 = Disable transmitter</li><li>0 = Enable transmitter</li></ul>                                                                    | RW                  | 0       |
| 1F.2       | Remote Loopback            | 1 = Remote (analog) loopback is enabled<br>0 = Normal mode                                                                                  | RW                  | 0       |
| 1F.1       | Enable SQE Test            | 1 = Enable SQE test<br>0 = Disable SQE test                                                                                                 | RW                  | 0       |
| 1F.0       | Disable Data<br>Scrambling | 1 = Disable scrambler<br>0 = Enable scrambler                                                                                               | RW                  | 0       |

## Absolute Maximum Ratings<sup>(7)</sup>

Supply Voltage (VIN)

| (V <sub>DD_1.2</sub> )                      | -0.5V to +1.8V |
|---------------------------------------------|----------------|
| (V <sub>DDIO</sub> , V <sub>DDA_3.3</sub> ) | -0.5V to +5.0V |
| Input Voltage (all inputs)                  | –0.5V to +5.0V |
| Output Voltage (all outputs)                | –0.5V to +5.0V |
| Lead Temperature (soldering, 10s)           |                |
| Storage Temperature (T <sub>S</sub> )       | 55°C to +150°C |

## Operating Ratings<sup>(8)</sup>

| Supply Voltage                                  |                    |
|-------------------------------------------------|--------------------|
| (V <sub>DDIO_3.3</sub> , V <sub>DDA_3.3</sub> ) | +3.135V to +3.465V |
| (V <sub>DDIO_2.5</sub> )                        | +2.375V to +2.625V |
| (V <sub>DDIO_1.8</sub> )                        | +1.710V to +1.890V |
| Ambient Temperature                             |                    |
| (T <sub>A</sub> , Commercial)                   | 0°C to +70°C       |
| (T <sub>A</sub> , Industrial)                   | –40°C to +85°C     |
| Maximum Junction Temperature (                  | TJ maximum) 125°C  |
| Thermal Resistance $(\theta_{JA})$              |                    |
| Thermal Resistance $(\theta_{JC})$              | 15°C/W             |

| Symbol                | Parameter                                                      | Condition                                     | Min. | Тур. | Max. | Units    |
|-----------------------|----------------------------------------------------------------|-----------------------------------------------|------|------|------|----------|
| Supply C              | Current ( $V_{DDIO}$ , $V_{DDA_{3.3}} = 3.3V$ ) <sup>(1)</sup> | 0)                                            | 1    | 1    | 1    |          |
| I <sub>DD1_3.3V</sub> | 10Base-T                                                       | Full-duplex traffic @ 100% utilization        |      | 41   |      | mA       |
| I <sub>DD2_3.3V</sub> | 100Base-TX                                                     | Full-duplex traffic @ 100% utilization        |      | 47   |      | mA       |
| I <sub>DD3_3.3V</sub> | EDPD Mode                                                      | Ethernet cable disconnected (reg. 18h.11 = 0) |      | 20   |      | mA       |
| I <sub>DD4_3.3V</sub> | Power-Down Mode                                                | Software power-down (reg. 0h.11 = 1)          |      | 4    |      | mA       |
| CMOS L                | evel Inputs                                                    |                                               |      | •    |      | <u>.</u> |
|                       |                                                                | V <sub>DDIO</sub> = 3.3V                      | 2.0  |      |      |          |
| VIH                   | Input High Voltage                                             | $V_{DDIO} = 2.5 V$                            | 1.8  |      |      | V        |
|                       |                                                                | $V_{\text{DDIO}} = 1.8 \text{V}$              | 1.3  |      |      |          |
|                       |                                                                | $V_{DDIO} = 3.3V$                             |      |      | 0.8  |          |
| VIL                   | Input Low Voltage                                              | $V_{DDIO} = 2.5V$                             |      |      | 0.7  | V        |
|                       |                                                                | V <sub>DDIO</sub> = 1.8V                      |      |      | 0.5  | 1        |
| I <sub>IN</sub>       | Input Current                                                  | $V_{IN} = GND \sim VDDIO$                     |      |      | 10   | μA       |
| CMOS L                | evel Outputs                                                   |                                               |      | •    |      | <u>.</u> |
|                       |                                                                | $V_{DDIO} = 3.3V$                             | 2.4  |      |      |          |
| Vон                   | Output High Voltage                                            | $V_{DDIO} = 2.5V$                             | 2.0  |      |      | V        |
|                       |                                                                | V <sub>DDIO</sub> = 1.8V                      | 1.5  |      |      | 1        |
|                       |                                                                | $V_{DDIO} = 3.3V$                             |      |      | 0.4  |          |
| V <sub>OL</sub>       | Output Low Voltage                                             | V <sub>DDIO</sub> = 2.5V                      |      |      | 0.4  | V        |
|                       |                                                                | V <sub>DDIO</sub> = 1.8V                      |      |      | 0.3  | ]        |
| I <sub>oz</sub>       | Output Tri-State Leakage                                       |                                               |      |      | 10   | μA       |
| LED Out               | puts                                                           |                                               |      |      |      | <u>.</u> |
| ILED                  | Output Drive Current                                           | Each LED pin (LED0, LED1)                     |      | 8    |      | mA       |

## Electrical Characteristics<sup>(9)</sup>

Notes:

7. Exceeding the absolute maximum rating can damage the device. Stresses greater than the absolute maximum rating can cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

8. The device is not guaranteed to function outside its operating rating.

9.  $T_A = 25^{\circ}C$ . Specification is for packaged product only.

10. Current consumption is for the single 3.3V supply KSZ8081MLX device only, and includes the transmit driver current and the 1.2V supply voltage (V<sub>DD\_1.2</sub>) that are supplied by the KSZ8081MLX.

# Electrical Characteristics<sup>(9)</sup> (Continued)

| Symbol                          | Parameter                                         | Condition                                                                                                      | Min. | Тур. | Max.  | Units |
|---------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| All Pull-U                      | p/Pull-Down Pins (including str                   | apping pins)                                                                                                   | •    | •    |       |       |
|                                 |                                                   | $V_{DDIO} = 3.3V$                                                                                              | 30   | 45   | 73    |       |
| pu                              | Internal Pull-Up Resistance                       | V <sub>DDIO</sub> = 2.5V                                                                                       | 39   | 61   | 102   | kΩ    |
|                                 |                                                   | V <sub>DDIO</sub> = 1.8V                                                                                       | 48   | 99   | 178   |       |
|                                 |                                                   | V <sub>DDIO</sub> = 3.3V                                                                                       | 26   | 43   | 79    |       |
| pd                              | Internal Pull-Down Resistance                     | V <sub>DDIO</sub> = 2.5V                                                                                       | 34   | 59   | 113   | kΩ    |
|                                 |                                                   | V <sub>DDIO</sub> = 1.8V                                                                                       | 53   | 99   | 200   |       |
| 100Base-                        | TX Transmit (measured differen                    | tially after 1:1 transformer)                                                                                  |      |      |       |       |
| Vo                              | Peak Differential Output<br>Voltage               | 100 $\Omega$ termination across differential output                                                            | 0.95 |      | 1.05  | V     |
| VIMB                            | Output Voltage Imbalance                          | 100Ω termination across differential output                                                                    |      |      | 2     | %     |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time                                    |                                                                                                                | 3    |      | 5     | ns    |
|                                 | Rise/Fall Time Imbalance                          |                                                                                                                | 0    |      | 0.5   | ns    |
|                                 | Duty Cycle Distortion                             |                                                                                                                |      |      | ±0.25 | ns    |
|                                 | Overshoot                                         |                                                                                                                |      |      | 5     | %     |
|                                 | Output Jitter                                     | Peak-to-peak                                                                                                   |      | 0.7  |       | ns    |
| 10Base-T                        | Transmit (measured differentia                    | lly after 1:1 transformer)                                                                                     |      | •    |       | •     |
| VP                              | Peak Differential Output<br>Voltage               | 100 $\Omega$ termination across differential output                                                            | 2.2  |      | 2.8   | V     |
|                                 | Jitter Added                                      | Peak-to-peak                                                                                                   |      |      | 3.5   | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time                                    |                                                                                                                |      | 25   |       | ns    |
| 10Base-T                        | Receive                                           |                                                                                                                |      |      |       |       |
| V <sub>SQ</sub>                 | Squelch Threshold                                 | 5MHz square wave                                                                                               |      | 400  |       | mV    |
| Transmitt                       | ter – Drive Setting                               |                                                                                                                |      |      |       |       |
| V <sub>SET</sub>                | Reference Voltage of ISET                         | $R(I_{SET}) = 6.49k\Omega$                                                                                     |      | 0.65 |       | V     |
| 100Mbps                         | Mode – Industrial Applications                    | Parameters                                                                                                     |      |      |       |       |
|                                 | Clock Phase Delay – XI Input<br>to MII TXC Output | XI (25MHz clock input) to MII TXC (25MHz clock output) delay, referenced to rising edges of both clocks.       | 15   | 20   | 25    | ns    |
|                                 |                                                   | Link loss detected at receive differential inputs to<br>PHY signal indication time for each of the following:  |      |      |       |       |
| t <sub>iir</sub>                | Link Loss Reaction<br>(Indication) Time           | 1. For LED mode 00, Speed LED output changes from low (100Mbps) to high (10Mbps, default state for link-down). |      | 4.4  |       | μs    |
|                                 |                                                   | 2. For LED mode 01, Link LED output changes from low (link-up) to high (link-down).                            |      |      |       |       |
|                                 |                                                   | 3. INTRP pin asserts for link-down status change.                                                              |      |      |       |       |

### **Timing Diagrams**

### MII SQE Timing (10Base-T)



Figure 9. MII SQE Timing (10Base-T)

#### Table 10. MII SQE Timing (10Base-T) Parameters

| Timing Parameter  | Description                            | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------------|------|------|------|------|
| t <sub>P</sub>    | TXC period                             |      | 400  |      | ns   |
| t <sub>WL</sub>   | TXC pulse width low                    |      | 200  |      | ns   |
| t <sub>WH</sub>   | TXC pulse width high                   |      | 200  |      | ns   |
| t <sub>SQE</sub>  | COL (SQE) delay after TXEN de-asserted |      | 2.2  |      | μs   |
| t <sub>SQEP</sub> | COL (SQE) pulse duration               |      | 1.0  |      | μs   |

### MII Transmit Timing (10Base-T)



Figure 10. MII Transmit Timing (10Base-T)

| Timing Parameter  | Description                           | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------|------|------|------|------|
| t <sub>P</sub>    | TXC period                            |      | 400  |      | ns   |
| t <sub>WL</sub>   | TXC pulse width low                   |      | 200  |      | ns   |
| t <sub>WH</sub>   | TXC pulse width high                  |      | 200  |      | ns   |
| t <sub>SU1</sub>  | TXD[3:0] setup to rising edge of TXC  | 120  |      |      | ns   |
| t <sub>SU2</sub>  | TXEN setup to rising edge of TXC      | 120  |      |      | ns   |
| t <sub>HD1</sub>  | TXD[3:0] hold from rising edge of TXC | 0    |      |      | ns   |
| t <sub>HD2</sub>  | TXEN hold from rising edge of TXC     | 0    |      |      | ns   |
| t <sub>CRS1</sub> | TXEN high to CRS asserted latency     |      | 600  |      | ns   |
| t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency   |      | 1.0  |      | μs   |

### MII Receive Timing (10Base-T)



Figure 11. MII Receive Timing (10Base-T)

#### Table 12. MII Receive Timing (10Base-T) Parameters

| Timing Parameter  | Description                                                 | Min. | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------------------|------|------|------|------|
| t <sub>P</sub>    | RXC period                                                  |      | 400  |      | ns   |
| t <sub>WL</sub>   | RXC pulse width low                                         |      | 200  |      | ns   |
| t <sub>WH</sub>   | RXC pulse width high                                        |      | 200  |      | ns   |
| top               | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC |      | 205  |      | ns   |
| t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0]) latency                             |      | 7.2  |      | μs   |

### MII Transmit Timing (100Base-TX)



Figure 12. MII Transmit Timing (100Base-TX)

#### Table 13. MII Transmit Timing (100Base-TX) Parameters

| Timing Parameter  | Description                           | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------|------|------|------|------|
| t <sub>P</sub>    | TXC period                            |      | 40   |      | ns   |
| t <sub>WL</sub>   | TXC pulse width low                   |      | 20   |      | ns   |
| t <sub>WH</sub>   | TXC pulse width high                  |      | 20   |      | ns   |
| t <sub>SU1</sub>  | TXD[3:0] setup to rising edge of TXC  | 10   |      |      | ns   |
| t <sub>SU2</sub>  | TXEN setup to rising edge of TXC      | 10   |      |      | ns   |
| t <sub>HD1</sub>  | TXD[3:0] hold from rising edge of TXC | 0    |      |      | ns   |
| t <sub>HD2</sub>  | TXEN hold from rising edge of TXC     | 0    |      |      | ns   |
| t <sub>CRS1</sub> | TXEN high to CRS asserted latency     |      | 72   |      | ns   |
| t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency   |      | 72   |      | ns   |

### MII Receive Timing (100Base-TX)



Figure 13. MII Receive Timing (100Base-TX)

#### Table 14. MII Receive Timing (100Base-TX) Parameters

| Timing Parameter  | Description                                                 | Min. | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------------------|------|------|------|------|
| t <sub>P</sub>    | RXC period                                                  |      | 40   |      | ns   |
| t <sub>WL</sub>   | RXC pulse width low                                         |      | 20   |      | ns   |
| t <sub>WH</sub>   | RXC pulse width high                                        |      | 20   |      | ns   |
| t <sub>OD</sub>   | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC | 16   | 21   | 25   | ns   |
| t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0] latency                              |      | 170  |      | ns   |

### **Auto-Negotiation Timing**



Figure 14. Auto-Negotiation Fast Link Pulse (FLP) Timing

#### Table 15. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters

| Timing Parameter  | Description                               | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------|------|------|------|-------|
| t <sub>втв</sub>  | FLP burst to FLP burst                    | 8    | 16   | 24   | ms    |
| t <sub>FLPW</sub> | FLP burst width                           |      | 2    |      | ms    |
| t <sub>PW</sub>   | Clock/Data pulse width                    |      | 100  |      | ns    |
| t <sub>стр</sub>  | Clock pulse to data pulse                 | 55.5 | 64   | 69.5 | μs    |
| tстс              | Clock pulse to clock pulse                | 111  | 128  | 139  | μs    |
|                   | Number of clock/data pulses per FLP burst | 17   |      | 33   |       |

### **MDC/MDIO Timing**



Figure 15. MDC/MDIO Timing

#### Table 16. MDC/MDIO Timing Parameters

| Timing Parameter | Description                                     | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------------------|------|------|------|------|
| fc               | MDC clock frequency                             |      | 2.5  | 10   | MHz  |
| t <sub>P</sub>   | MDC period                                      |      | 400  |      | ns   |
| t <sub>MD1</sub> | MDIO (PHY input) setup to rising edge of MDC    | 10   |      |      | ns   |
| t <sub>MD2</sub> | MDIO (PHY input) hold from rising edge of MDC   | 4    |      |      | ns   |
| t <sub>MD3</sub> | MDIO (PHY output) delay from rising edge of MDC | 5    | 222  |      | ns   |

#### Power-Up/Reset Timing

The KSZ8081MLX reset timing requirement is summarized in Figure 16 and Table 17.





#### Table 17. Power-Up/Reset Timing Parameters

| Parameter       | Description                                                                     | Min. | Max. | Units |
|-----------------|---------------------------------------------------------------------------------|------|------|-------|
| t <sub>VR</sub> | Supply voltage (V <sub>DDIO</sub> , V <sub>DDA_3.3</sub> ) rise time            | 300  |      | μs    |
| t <sub>SR</sub> | Stable supply voltage (V <sub>DDIO</sub> , V <sub>DDA_3.3</sub> ) to reset high | 10   |      | ms    |
| t <sub>CS</sub> | Configuration setup time                                                        | 5    |      | ns    |
| t <sub>CH</sub> | Configuration hold time                                                         | 5    |      | ns    |
| t <sub>RC</sub> | Reset to strap-in pin output                                                    | 6    |      | ns    |

The supply voltage ( $V_{DDIO}$  and  $V_{DDA_3.3}$ ) power-up waveform should be monotonic. The 300µs minimum rise time is from 10% to 90%.

For warm reset, the reset (RST#) pin should be asserted low for a minimum of 500µs. The strap-in pin values are read and updated at the de-assertion of reset.

After the de-assertion of reset, wait a minimum of 100µs before starting programming on the MIIM (MDC/MDIO) interface.

### **Reset Circuit**

Figure 17 shows a reset circuit recommended for powering up the KSZ8081MLX if reset is triggered by the power supply.



Figure 17. Recommended Reset Circuit

Figure 18 Shows a reset circuit recommended for applications where reset is driven by another device (for example, the CPU or an FPGA). The reset out RST\_OUT\_n from CPU/FPGA provides the warm reset after power up reset. D2 is used if using different VDDIO between the switch and CPU/FPGA, otherwise, the different VDDIO will fight each other. If different VDDIO have to use in a special case, a low VF (<0.3V) diode is required (For example, Vishay's BAT54, MSS1P2L and so on), or a level shifter device can be used too. If Ethernet device and CPU/FPGA use same VDDIO voltage, D2 can be removed to connect both devices directly. Usually, Ethernet device and CPU/FPGA should use same VDDIO voltage.



Figure 18. Recommended Reset Circuit for Interfacing with CPU/FPGA Reset Output

### **Reference Circuits – LED Strap-In Pins**

The pull-up, float, and pull-down reference circuits for the LED1/SPEED and LED0/NWAYEN strapping pins are shown in Figure 19 for 3.3V and 2.5V VDDIO.





Figure 19. Reference Circuits for LED Strapping Pins

For 1.8V VDDIO, LED indication support is not recommended due to the low voltage. Without the LED indicator, the SPEED and NWAYEN strapping pins are functional with a  $4.7k\Omega$  pull-up to 1.8V VDDIO or float for a value of '1', and with 1.0k $\Omega$  pull-down to ground for a value of '0'.

**Note:** If using RJ45 Jacks with integrated LEDs and 1.8V VDDIO, a level shifting is required from LED 3.3V to 1.8V. For example, use a bipolar transistor or a level shift device.

### **Reference Clock – Connection and Selection**

A crystal or external clock source, such as an oscillator, is used to provide the reference clock for the KSZ8081MLX. For the KSZ8081MLX in all operating modes, the reference clock is 25MHz. The reference clock connections to XI (Pin 15) and XO (Pin 14), and the reference clock selection criteria, are provided in Figure 20 and Table 18.



Figure 20. 25MHz Crystal/Oscillator Reference Clock Connection

#### Table 18. 25MHz Crystal / Reference Clock Selection Criteria

| Characteristics                               | Value | Units |
|-----------------------------------------------|-------|-------|
| Frequency                                     | 25    | MHz   |
| Frequency tolerance (maximum) <sup>(11)</sup> | ±50   | ppm   |
| Crystal series resistance (typical)           | 40    | Ω     |
| Crystal load capacitance (typical)            | 16    | pF    |

Note:

11. ±60ppm for overtemperature crystal.

### Magnetic – Connection and Selection

A 1:1 isolation transformer is required at the line interface. Use one with integrated common-mode chokes for designs exceeding FCC requirements.

The KSZ8081MLX design incorporates voltage-mode transmit drivers and on-chip terminations.

With the voltage-mode implementation, the transmit drivers supply the common-mode voltages to the two differential pairs. Therefore, the two transformer center tap pins on the KSZ8081MLX side should not be connected to any power supply source on the board; instead, the center tap pins should be separated from one another and connected through separate 0.1µF common-mode capacitors to ground. Separation is required because the common-mode voltage is different between transmitting and receiving differential pairs.

Figure 21 shows the typical magnetic interface circuit for the KSZ8081MLX.



Figure 21. Typical Magnetic Interface Circuit

Table 19 lists recommended magnetic characteristics.

| Table 1  | 9.  | Magnetics | Selection  | Criteria |
|----------|-----|-----------|------------|----------|
| 1 4 6 10 | ••• | magnetie  | 0010011011 | ••••••   |

| Parameter                      | Value       | Test Condition     |
|--------------------------------|-------------|--------------------|
| Turns ratio                    | 1 CT : 1 CT |                    |
| Open-circuit inductance (min.) | 350µH       | 100mV, 100kHz, 8mA |
| Insertion loss (typ.)          | -1.1dB      | 100kHz to 100MHz   |
| HIPOT (min.)                   | 1500Vrms    |                    |

Table 20 is a list of compatible single-port magnetics with separated transformer center tap pins on the PHY chip side that can be used with the KSZ8081MLX.

#### Table 20. Compatible Single-Port 10/100 Magnetics

| Manufacturer | Part Number      | Temperature Range | Magnetic + RJ-45 |
|--------------|------------------|-------------------|------------------|
| Bel Fuse     | S558-5999-U7     | 0°C to 70°C       | No               |
| Bel Fuse     | SI-46001-F       | 0°C to 70°C       | Yes              |
| Bel Fuse     | SI-50170-F       | 0°C to 70°C       | Yes              |
| Delta        | LF8505           | 0°C to 70°C       | No               |
| HALO         | HFJ11-2450E      | 0°C to 70°C       | Yes              |
| HALO         | TG110-E055N5     | -40°C to 85°C     | No               |
| LANKom       | LF-H41S-1        | 0°C to 70°C       | No               |
| Pulse        | H1102            | 0°C to 70°C       | No               |
| Pulse        | H1260            | 0°C to 70°C       | No               |
| Pulse        | HX1188           | -40°C to 85°C     | No               |
| Pulse        | J00-0014         | 0°C to 70°C       | Yes              |
| Pulse        | JX0011D21NL      | -40°C to 85°C     | Yes              |
| TDK          | TLA-6T718A       | 0°C to 70°C       | Yes              |
| Transpower   | HB726            | 0°C to 70°C       | No               |
| Wurth/Midcom | 000-7090-37R-LF1 | –40°C to 85°C     | No               |

## Package Information and Recommended Land Pattern<sup>(12)</sup>



1. ALL DIMENSIONS ARE IN MM.

2. REFER TO JEDEC STANDARD MS-026 BBC.

3. DIMENSIONS "D1" AND "E1" DO NOT INCLUDE MOLD PROTRUSIONS. ALLOWABLE PROTRUSION IS 0.25mm PER SIDE. "D1" AND "E1' ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.

4. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.

5. TO BE DETERMINED AT SEATING DATUM PLANE C.

6. "aga" is the bilateral profile tolerance that controls the position of the plastic body sides. The center of the profile zones are defined by the basic dimensions "D" and "e".

7. "bbb" THE TOLERANCE THAT CONTROLS THE POSITION OF THE ENTIRE TERMINAL PATTERN WITH RESPECT TO DATUM'S A AND B. THE CENTER OF THE TOELRANCE ZONE FOR EACH TERMINAL IS DEFINED BY THE BASIC DIMENSION "e" RELATED TO DATUM A AND B.

8. "ccc" THE TOLERANCE RELATED TO THE SEATING PLANE IN WHICH THE TOP SURFACE OF THE PACKAGE MUST BE LOCATED.

9. "ddd" THE TOLERANCE THAT CONTROLS THE POSITION OF THE TERMINALS TO EACH OTHER. THE CENTER OF THE PROFILE ZONES ARE DETERMINED BY THE BASIC DIMENSION "e".

10. THIS DOCUMENT IS FOR AUTOMOTIVE PRODUCT USE ONLY.

#### 48-Pin 7mm × 7mm LQFP (MM)

#### Note:

12. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products. Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2012 Micrel, Incorporated.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip: