### 1.2 A Programmable Device Power Supply with Integrated 16-Bit Level Setting

 DACs
## FEATURES

- Programmable device power supply (DPS)
- FV, MI, MV, FNMV functions
- 5 internal current ranges (on-chip R RENSE)
- $\pm 5 \mu \mathrm{~A}, \pm 25 \mu \mathrm{~A}, \pm 250 \mu \mathrm{~A}, \pm 2.5 \mathrm{~mA}, \pm 25 \mathrm{~mA}$
- 2 external high current ranges (external $\mathrm{R}_{\text {SENSE }}$ )
- EXTFORCE1: $\pm 1.2$ A maximum
- EXTFORCE2: $\pm 500 \mathrm{~mA}$ maximum
- Integrated programmable levels
- All 16-bit DACs: force DAC, comparator DACs, clamp DACs, offset DAC, OSD DAC, DGS DAC
- Programmable Kelvin clamp and alarm
- Offset and gain correction registers on-chip
- Ramp mode on force DAC for power supply slewing
- Programmable slew rate feature, $1 \mathrm{~V} / \mu \mathrm{s}$ to $0.3 \mathrm{~V} / \mu \mathrm{s}$
- DUTGND Kelvin sense and alarm
- 25 V FV span with asymmetrical operation within $-22 \mathrm{~V} /+25 \mathrm{~V}$
- On-chip comparators
- Gangable for higher current
- Guard amplifier
- System PMU connections
- Current clamps
- Die temperature sensor and shutdown feature
- On-chip diode thermal array
- Diagnostic register allows access to internal nodes
- Open-drain alarm flags (temperature, current clamp, Kelvin alarm)
- SPI-/MICROWIRE-/DSP-compatible interface
- 64-lead ( $10 \mathrm{~mm} \times 10 \mathrm{~mm}$ ) TQFP with exposed pad (on top)
- 72-ball ( $8 \mathrm{~mm} \times 8 \mathrm{~mm}$ ) flip-chip BGA


## APPLICATIONS

- Automatic test equipment (ATE)
- Device power supply


## GENERAL DESCRIPTION

The AD5560 is a high performance, highly integrated device power supply consisting of programmable force voltages and measure ranges. This part includes the required DAC levels to set the programmable inputs for the drive amplifier, as well as clamping and comparator circuitry. Offset and gain correction is included on-chip for DAC functions. A number of programmable measure current ranges are available: five internal fixed ranges and two external customer-selectable ranges (EXTFORCE1 and EXTFORCE2) that can supply currents up to $\pm 1.2 \mathrm{~A}$ and $\pm 500 \mathrm{~mA}$, respectively.
The voltage range possible at this high current level is limited by headroom and the maximum power dissipation. Current ranges in excess of $\pm 1.2 \mathrm{~A}$ or at high current and high voltage combinations can be achieved by paralleling or ganging multiple DPS devices. Open-drain alarm outputs are provided in the event of overcurrent, overtemperature, or Kelvin alarm on either the SENSE or DUTGND line.

The DPS functions are controlled via a simple 3-wire serial interface compatible with SPI, QSPI ${ }^{\text {TM }}$, MICROWIRE ${ }^{\text {TM }}$, and DSP interface standards running at clock speeds of up to 50 MHz .

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Functional Block Diagram ..... 3
Specifications ..... 4
Timing Characteristics ..... 12
Timing Diagrams ..... 13
Absolute Maximum Ratings ..... 15
ESD Caution ..... 15
Pin Configurations and Function Descriptions ..... 16
Typical Performance Characteristics ..... 20
Terminology ..... 28
Theory of Operation ..... 29
Force Amplifier ..... 29
DAC Reference Voltage ( $\mathrm{V}_{\mathrm{REF}}$ ) ..... 29
Open-Sense Detect (OSD) Alarm and Clamp ..... 29
Device Under Test Ground (DUTGND) ..... 29
GPO ..... 29
Comparators ..... 30
Current Clamps. ..... 30
Short-Circuit Protection. ..... 30
Guard Amplifier ..... 30
Compensation Capacitors ..... 30
Current Range Selection ..... 31
High Current Ranges ..... 31
Ideal Sequence for Gang Mode ..... 33
Compensation for Gang Mode ..... 33
System Force/Sense Switches ..... 34
Die Temperature Sensor and Thermal Shutdown ..... 34
Measure Output (MEASOUT) ..... 34
$V_{\text {MID }}$ Voltage ..... 34
Force Amplifier Stability ..... 36
Poles and Zeros in a Typical System ..... 37
Minimizing the Number of External Compensation Components ..... 37
Extra Poles and Zeros in the AD5560 ..... 37
Compensation Strategies ..... 38
Optimizing Performance for a Known Capacitor Using Autocompensation Mode ..... 38
Adjusting the Autocompensation Mode ..... 39
Dealing with Parallel Load Capacitors ..... 39
DAC Levels ..... 40
Force and Comparator DACs ..... 40
Clamp DACs ..... 40
OSD DAC ..... 40
DUTGND DAC ..... 40
Offset DAC ..... 40
Offset and Gain Registers ..... 41
Reference Selection ..... 41
Calibration ..... 41
Additional Calibration ..... 42
System Level Calibration ..... 42
Choosing $A V_{D D} / A V_{S S}$ Power Supply Rails ..... 42
Choosing $\mathrm{HCAV}_{S S} \mathrm{x}$ and $\mathrm{HCAV}_{D D} \mathrm{x}$ Supply Rails ..... 43
Power Dissipation ..... 43
Package Composition and Maximum Vertical Force ..... 43
Slew Rate Control ..... 43
Serial Interface ..... 45
SPI Interface ..... 45
SPI Write Mode ..... 45
SDO Output ..... 45
RESET Function. ..... 45
BUSY Function. ..... 45
LOAD Function. ..... 45
Register Update Rates ..... 46
Control Registers ..... 47
DPS and DAC Addressing ..... 47
Readback Mode ..... 57
DAC Readback ..... 58
Power-On Default. ..... 58
Using the $H_{C A V}^{D D}$ and $H C A V_{S S} x$ Supplies. ..... 59
Power Supply Sequencing ..... 59
Required External Components ..... 60
Power Supply Decoupling ..... 61
Applications Information ..... 63
Thermal Considerations ..... 63
Temperature Contour Map on the Top of the Package ..... 64
Outline Dimensions ..... 65
Ordering Guide ..... 65
Evaluation Boards ..... 66

## REVISION HISTORY

11/2022—Rev. E to Rev. F
Changes to RESET Function Section ..... 45
Changes to Table 23 ..... 53

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## SPECIFICATIONS

$H C A V_{D D} \leq\left(A V_{S S}+33 \mathrm{~V}\right), H C A V_{D D} x \leq A V_{D D}, H C A V_{S S} x \geq A V_{S S}, A V_{D D} \geq 8 \mathrm{~V}, A V_{S S} \leq-5 \mathrm{~V},\left|A V_{D D}-A V_{S S}\right| \geq 16 \mathrm{~V}$ and $\leq 33 \mathrm{~V}, D V_{C C}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}$, gain ( m ), offset ( c ), and DAC offset registers are at default values; AGND $=\mathrm{DGND}=0 \mathrm{~V} ; \mathrm{T}_{j}=25^{\circ} \mathrm{C}$ to $90^{\circ} \mathrm{C}$, maximum specifications, unless otherwise noted. FSV is full-scale voltage, FSVR is full-scale voltage range, FSC is full-scale current, FSCR is full-scale current range.

Table 1.


## SPECIFICATIONS

Table 1. (Continued)


## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NSD ${ }^{1}$ |  | 900 <br> 550 <br> 170 <br> 110 |  | $\mathrm{nV} / \mathrm{NHz}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> $\mathrm{nV} / \mathrm{NHz}$ | MI gain = 20, MEASOUT gain $=1$, measured at MEASOUT at 1 kHz , inputs grounded <br> MI gain $=10$, MEASOUT gain $=1$, measured at MEASOUT at 1 kHz , inputs grounded <br> MI gain $=20$, MEASOUT gain $=0.2$, measured at MEASOUT at 1 kHz , inputs grounded <br> MI gain $=10$, MEASOUT gain $=0.2$, measured at MEASOUT at 1 kHz , inputs grounded |
| MEASURE VOLTAGE <br> Measure Voltage Range ${ }^{1}$ <br> Gain Error <br> Gain Error Tempco ${ }^{1}$ <br> MEASOUT Gain = 1 <br> Linearity Error <br> Offset Error <br> Offset Error Tempco ${ }^{1}$ <br> NSD ${ }^{1}$ <br> MEASOUT Gain $=0.2$ <br> Linearity Error <br> Offset Error <br> Offset Error Tempco ${ }^{1}$ NSD ${ }^{1}$ | $\begin{aligned} & \mathrm{AV}_{\mathrm{SS}}+2.75 \\ & -0.1 \\ & -2 \\ & -12 \\ & -5.5 \\ & -9 \\ & -4 \\ & -30 \end{aligned}$ | 3 <br> 2 <br> 100 <br> 10 <br> 50 | $\begin{aligned} & A V_{D D}-2.75 \\ & +0.1 \\ & +2 \\ & +12 \\ & +5.5 \\ & +24 \\ & +13 \\ & +20 \end{aligned}$ | V <br> \% FS <br> ppm $/{ }^{\circ} \mathrm{C}$ <br> mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> $m V$ <br> mV <br> mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{nV} / \mathrm{NHz}$ | MEASOUT Gain 1 and MEASOUT Gain 0.2 <br> All voltage ranges <br> Standard deviation $=2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> Standard deviation $=12 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ <br> At 1 kHz , at MEASOUT, inputs grounded <br> Referred to MV input, nominal supply ( $\pm 16.5 \mathrm{~V}$, $0 \times 8000$ offset DAC) <br> Referred to MV input, low supply ( $-25 \mathrm{~V} /+8 \mathrm{~V}$, 0xD4EB offset DAC) <br> Referred to MV input, high supply ( $-5 \mathrm{~V} /+28 \mathrm{~V}$, 0xD1D offset DAC) <br> Referred to MV output <br> Standard deviation $=12 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, referred to MV output <br> At 1 kHz , at MEASOUT, inputs grounded |
| COMBINED LEAKAGE <br> Leakage Current <br> Leakage Current Tempco ${ }^{1}$ | $\begin{aligned} & -37.5 \\ & -30 \end{aligned}$ | $\pm 0.1$ | $\begin{aligned} & +37.5 \\ & +30 \\ & \pm 0.4 \end{aligned}$ | nA <br> nA <br> $n A /{ }^{\circ} \mathrm{C}$ | Includes SYS_SENSE, SYS_FORCE, EXTFORCE1, EXTFORCE2, EXTMEASIH1, EXTMEASIH2, EXTMEASIL, FORCE, and SENSE; measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power up and tristate) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}$ |
| SENSE INPUT <br> Leakage Current <br> Leakage Current Tempco ${ }^{1}$ <br> Pin Capacitance ${ }^{1}$ | -2.5 | $\begin{aligned} & \pm 0.01 \\ & 10 \end{aligned}$ | +2.5 | nA <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> pF | Measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power-up and tristate) |
| EXTMEASIH1, EXTMEASIH2, EXTMEASIL <br> Leakage Current <br> Leakage Current Tempco ${ }^{1}$ <br> Pin Capacitance ${ }^{1}$ | -2.5 | $\pm 0.01$ $5$ | +2.5 | nA <br> $n A /{ }^{\circ} \mathrm{C}$ <br> pF | Measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power-up and tristate) |
| FORCE OUTPUT, FORCE <br> Maximum Current Drive ${ }^{1}$ Leakage Current | $\begin{aligned} & -30 \\ & -10 \end{aligned}$ |  | $\begin{aligned} & +30 \\ & +10 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{nA} \end{aligned}$ | Measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power-up and tristate) |

## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Leakage Current Tempco ${ }^{1}$ Pin Capacitance ${ }^{1}$ |  | $\begin{aligned} & \pm 0.03 \\ & 120 \end{aligned}$ |  | $n A{ }^{\circ} \mathrm{C}$ <br> pF |  |
| EXTFORCE1 OUTPUTS <br> Maximum Current Drive ${ }^{1}$ <br> Leakage Current Leakage Current Tempco ${ }^{1}$ Pin Capacitance ${ }^{1}$ | $\begin{gathered} -1200 \\ -7.5 \end{gathered}$ | $\begin{aligned} & \pm 0.03 \\ & 275 \end{aligned}$ | $\begin{aligned} & +1200 \\ & +7.5 \\ & \pm 0.06 \end{aligned}$ | mA <br> nA <br> $n A{ }^{\circ} \mathrm{C}$ <br> pF | Set with external sense resistor, limited by headroom and power dissipation <br> Measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power-up and tristate) |
| EXTFORCE2 OUTPUTS <br> Maximum Current Drive ${ }^{1}$ <br> Leakage Current Leakage Current Tempco ${ }^{1}$ Pin Capacitance ${ }^{1}$ | $\begin{aligned} & -500 \\ & -5 \end{aligned}$ | $\begin{aligned} & \pm 0.02 \\ & 100 \end{aligned}$ | $+500$ <br> $+5$ $\pm 0.05$ | mA <br> nA <br> $n A{ }^{\circ} \mathrm{C}$ <br> pF | Set with external sense resistor, limited by headroom and power dissipation <br> Measured with $\overline{\mathrm{PD}}=1, \overline{\mathrm{SW}-\mathrm{INH}}=0$ (power-up and tristate) |
| SYS_SENSE <br> Voltage Range <br> Leakage Current <br> Leakage Current Tempco ${ }^{1}$ <br> Path On Resistance <br> Pin Capacitance ${ }^{1}$ | $\begin{aligned} & \mathrm{AV}_{\mathrm{SS}} \\ & -2.5 \end{aligned}$ | $\pm 0.005$ <br> 5 | $\begin{aligned} & \mathrm{AV}_{\mathrm{DD}} \\ & +2.5 \\ & \pm 0.025 \\ & 280 \end{aligned}$ | V <br> nA $n A I^{\circ} \mathrm{C}$ $\Omega$ pF | SYS_SENSE high-Z, force amplifier inhibited $A V_{D D}=16.5 \mathrm{~V}, \mathrm{AV}_{S S}=-16.5 \mathrm{~V}$ |
| SYS_FORCE <br> Voltage Range <br> Current Carrying Capability ${ }^{1}$ <br> Leakage Current <br> Leakage Current Tempco ${ }^{1}$ <br> Path On Resistance <br> Pin Capacitance ${ }^{1}$ | $\begin{array}{\|l} \mathrm{AV} \mathrm{SS} \\ -25 \\ -2.5 \end{array}$ | $\pm 0.005$ 5 | $\begin{aligned} & \mathrm{AV}_{\mathrm{DD}} \\ & +25 \\ & +2.5 \\ & \pm 0.025 \\ & 35 \end{aligned}$ | V <br> mA <br> nA <br> $n A /^{\circ} \mathrm{C}$ <br> $\Omega$ <br> pF | SYS_FORCE high-Z, force amplifier inhibited $A V_{D D}=16.5 \mathrm{~V}, \mathrm{AV}_{S S}=-16.5 \mathrm{~V}$ |
| SYS_DUTGND <br> Voltage Range <br> Path On Resistance | $\mathrm{AV}_{S S}$ |  | $\begin{aligned} & A V_{D D} \\ & 400 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \Omega \end{aligned}$ | $A V_{D D}=16.5 \mathrm{~V}, \mathrm{AV}_{S S}=-16.5 \mathrm{~V}$ |
| CURRENT CLAMP <br> Clamp Accuracy <br> VCLL to VCLH ${ }^{1}$ <br> VCLL to $0 A^{1}$ <br> VCLH to $0 A^{1}$ <br> Clamp Activation Response Time ${ }^{1}$ <br> Clamp Recovery ${ }^{1}$ <br> Alarm Delay ${ }^{1}$ | Programmed clamp value <br> Programmed clamp value <br> 2 <br> 1 <br> 1 | 20 <br> 2 <br> 50 | Programmed clamp value +10 <br> Programmed clamp value +20 | \% of FS <br> $\%$ of FS <br> V <br> V <br> V <br> $\mu s$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ | Ml gain $=20$, with clamp separation of 2 V , and 1 V separation from AGND/0 A <br> MI gain $=10$, with clamp separation of 2 V , and 1 V separation from AGND/O A $10 \%$ of $\operatorname{FSCR}(\mathrm{MI}$ gain $=20), 20 \%$ of $\operatorname{FSCR}$ (MI gain $=10$ ), restriction to prevent both clamps activating together $5 \%$ of FSCR ( $M 1$ gain $=20$ ), $10 \%$ of FSCR ( $M 1$ gain $=10$ ), restriction to avoid impinging on FV before programmed level $5 \%$ of FSCR (MI gain 20), 10\% of FSCR (MI gain = 10), restriction to avoid impinging on FV before programmed level Measured from BUSY going low to visible clamping Measured from $\overline{B U S Y}$ going low to visible recovery Time for CLALM to flag |
| FORCE AMPLIFIER |  |  |  |  |  |

## SPECIFICATIONS

Table 1. (Continued)


## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MV ( $250 \mu$ A Range $)^{1,3}$ <br> MV Buffer Alone ${ }^{1}$ |  |  |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ | 10 V step, $\mathrm{R}_{\text {DUT }}=40 \mathrm{k} \Omega, \mathrm{C}_{\text {DUT }}=0.22 \mu \mathrm{~F}$, full dc load 10 V step using MEASOUT high-Z to within 10 mV of final value |
| SETTLING TIME (FV) SAFE MODE <br> FV ( 1200 mA EXTFORCE1 Range ${ }^{1}$ <br> FV ( 180 mA EXTFORCE1 Range) ${ }^{1}$ <br> FV ( 100 mA EXTFORCE2 Range) ${ }^{1}$ <br> FV ( 25 mA Range $)^{1,3}$ |  | $\begin{aligned} & 25 \\ & 303 \\ & 660 \\ & 760 \end{aligned}$ | 1000 | $\begin{array}{\|l} \mu \mathrm{S} \\ \mu \mathrm{~S} \\ \mu \mathrm{~S} \\ \mu \mathrm{~S} \end{array}$ | To within 100 mV of programmed value <br> 3.7 V step, $R_{\text {DUT }}=3.1 \Omega, C_{\text {DUT }}=0.22 \mu \mathrm{~F}$, full dc load <br> 3 V step, $\mathrm{R}_{\text {DUT }}=16 \Omega, \mathrm{C}_{\text {DUT }}=0.22 \mu \mathrm{~F}$ to $20 \mu \mathrm{~F}$, full dc load <br> 8 V step, $\mathrm{R}_{\text {DUT }}=33.3 \Omega, \mathrm{C}_{\text {DUT }}=0.22 \mu \mathrm{~F}$ to $20 \mu \mathrm{~F}$, full dc load <br> 20 V step, $R_{\text {DUT }}=400 \Omega, C_{\text {DUT }}=0.22 \mu \mathrm{~F}$, full dc load |
| SWITCHING TRANSIENTS Range Change Transient ${ }^{1}$ | 20 |  | $0.5$ $0.5$ | \% of FV <br> mV <br> \% of FV | $C_{\text {DUT }}=10 \mu \mathrm{~F}$, changing from higher to adjacent lower ranges (except EXTFORCE1 to EXTFORCE2) <br> $C_{\text {DUT }}=10 \mu \mathrm{~F}$, changing from lower $(5 \mu \mathrm{~A})$ to higher range (EXTFORCE1) <br> $C_{\text {DUT }}=100 \mu \mathrm{~F}$, changing between all ranges |
| DAC SPECIFICATIONS <br> Force/Comparator/Offset DACs <br> Resolution <br> Voltage Output Span <br> Differential Nonlinearity ${ }^{1}$ <br> Offset DAC <br> Gain Error <br> Clamp DAC <br> Resolution <br> Voltage Output Span <br> Differential Nonlinearity ${ }^{1}$ <br> OSD DAC <br> Resolution <br> Voltage Output Span <br> Differential Nonlinearity ${ }^{1}$ <br> DGS DAC <br> Resolution <br> Voltage Output Span <br> Differential Nonlinearity ${ }^{1}$ <br> Comparator DAC Dynamic <br> Output Voltage Settling Time ${ }^{1}$ <br> Slew Rate ${ }^{1}$ <br> Digital-to-Analog Glitch Energy ${ }^{1}$ <br> Glitch Impulse Peak Amplitude ${ }^{1}$ | $\begin{aligned} & -22 \\ & -1 \\ & -20 \\ & -22 \\ & -1 \\ & \\ & 0.62 \\ & -2 \\ & \\ & 0 \\ & -2 \end{aligned}$ | 16 <br> 16 <br> 16 <br> 16 <br> 3.5 <br> 1 <br> 10 <br> 40 | +25 +1 <br> $+20$ <br> $+25$ <br> $+1$ <br> 5 <br> +2 <br> 5 <br> +2 <br> 6 | Bits <br> V <br> LSB <br> mV <br> Bits <br> V <br> LSB <br> Bits <br> V <br> LSB <br> Bits <br> V <br> LSB <br> $\mu \mathrm{S}$ <br> V/us <br> nV -s <br> mV | $V_{\text {REF }}=5 \mathrm{~V}$, minimum and maximum values set by offset DAC Guaranteed monotonic <br> CLL < CLH <br> $V_{\text {REF }}=5 \mathrm{~V}$, minimum and maximum values set by offset DAC Guaranteed monotonic $V_{\text {REF }}=5 \mathrm{~V}$ $V_{\text {REF }}=5 \mathrm{~V}$ <br> 1 V change to 1 LSB |
| REFERENCE INPUT <br> $V_{\text {REF }}$ DC Input Impedance <br> $V_{\text {REF }}$ Input Current <br> $V_{\text {REF }}$ Range ${ }^{1}$ | $\begin{array}{\|l} 1 \\ -10 \\ 2 \end{array}$ |  | $\begin{aligned} & +10 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{M} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \end{aligned}$ | Typically $100 \mathrm{M} \Omega$ <br> Per input; typically $\pm 30 \mathrm{nA}$ |
| COMPARATOR <br> Error | -7 |  | +7 | mV | Measured directly at comparator; does not include measure block errors <br> Uncalibrated |

## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VOLTAGE COMPARATOR <br> Propagation Delay ${ }^{1}$ Error ${ }^{1}$ | -12 | 0.25 | +12 | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{mV} \end{aligned}$ | With respect to the measured voltage <br> Uncalibrated |
| CURRENT COMPARATOR <br> Propagation Delay ${ }^{1}$ Error ${ }^{1}$ | -1.5 |  | $\begin{aligned} & 1 \\ & +1.5 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \% \end{aligned}$ | Of programmed current range, uncalibrated |
| MEASURE OUTPUT, MEASOUT <br> Measure Output Voltage Span ${ }^{1}$ <br> Measure Output Voltage Span ${ }^{1}$ <br> Measure Output Voltage Span ${ }^{1}$ <br> Measure Output Voltage Span ${ }^{1}$ <br> Measure Pin Output Impedance <br> Output Leakage Current <br> Output Capacitance ${ }^{1}$ <br> Short-Circuit Current ${ }^{1}$ | $\begin{aligned} & -12.81 \\ & -6.405 \\ & 0 \\ & 0 \\ & -100 \\ & -10 \end{aligned}$ | 5 | $\begin{aligned} & +12.81 \\ & +6.405 \\ & 5.125 \\ & 2.56 \\ & 115 \\ & +100 \\ & +10 \end{aligned}$ |  | MEASOUT gain $=1, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}$, offset $\mathrm{DAC}=0 \times 8000$ <br> MEASOUT gain $=1, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$ <br> MEASOUT gain $=0.2, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}$, offset $\mathrm{DAC}=0 \times 8000$ <br> MEASOUT gain $=0.2, V_{\text {REF }}=2.5 \mathrm{~V}$ <br> When HW_INH is low |
| OPEN-SENSE DETECT/CLAMP/ ALARM <br> Measurement Accuracy <br> Clamp Accuracy <br> Alarm Delay ${ }^{1}$ | -200 | $\begin{aligned} & 600 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & +200 \\ & 900 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{s}$ |  |
| DUTGND <br> Voltage Range ${ }^{1}$ Pull-Up Current <br> Leakage Current <br> Trip Point Accuracy Alarm Delay ${ }^{1}$ | $-1$ -1 $-30$ | $+50$ <br> 50 | $\begin{aligned} & +1 \\ & +70 \\ & +1 \\ & +10 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mV <br> $\mu \mathrm{S}$ | Pull-up for purpose of detecting open circuit on DUTGND, can be disabled <br> When pull-up disabled, DGS DAC $=0 \times 3333\left(1 \mathrm{~V}\right.$ with $\mathrm{V}_{\text {REF }}=$ 5 V ); if DUTGND voltage is far away from one of comparator thresholds, more leakage may be present |
| GUARD AMPLIFIER <br> Voltage Range ${ }^{1}$ <br> Voltage Span ${ }^{1}$ <br> Output Offset <br> Short-Circuit Current ${ }^{1}$ <br> Load Capacitance ${ }^{1}$ <br> Output Impedance <br> Alarm Delay ${ }^{1}$ | $\begin{aligned} & \mathrm{AV}_{\mathrm{SS}}+2.25 \\ & -10 \\ & -20 \end{aligned}$ | $\begin{aligned} & 100 \\ & 200 \end{aligned}$ | $\begin{aligned} & A V_{D D}-2.25 \\ & 25 \\ & +10 \\ & +20 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{mV} \\ & \mathrm{~mA} \\ & \mathrm{nF} \\ & \Omega \\ & \mu \mathrm{~s} \end{aligned}$ | If it moves 100 mV away from input level |
| DIE TEMPERATURE SENSOR <br> Accuracy ${ }^{1}$ <br> Output Voltage at $25^{\circ} \mathrm{C}$ <br> Output Scale Factor ${ }^{1}$ <br> Output Voltage Range ${ }^{1}$ | $\mid-10$ $1$ | $\begin{aligned} & 1.54 \\ & 4.7 \end{aligned}$ | $+10$ <br> 2 | \% <br> V <br> $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ <br> V | Relative to a temperature change |
| SPI INTERFACE LOGIC <br> Logic Inputs Input High Voltage, $\mathrm{V}_{\mathrm{H}}$ | 1.7/2.0 |  |  | V | $(2.3 \mathrm{~V}$ to 2.7 V)/(2.7 V to 5.5 V$)$ JEDEC-compliant input levels |

## SPECIFICATIONS

Table 1. (Continued)


## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Power Dissipation |  |  |  |  |  |
| EXTFORCE1 |  |  | 10 | W |  |
| EXTFORCE2 |  |  | 5 | W |  |
| Power-Up Overshoot ${ }^{1}$ |  |  | 5 | \% | Of programmed value |
| Power Supply Sensitivity ${ }^{1}$ |  |  |  |  | DC to 1 kHz |
| $\Delta$ Forced Voltage $/ \Delta A V_{D D}$ |  | -65 |  | dB | -30 dB at 100 kHz |
| $\Delta$ Forced Voltage/ $\Delta$ AV $\mathrm{V}_{\text {S }}$ |  | -65 |  | dB | -25 dB at 100 kHz |
| $\Delta$ Forced Voltage/ $/ H^{\prime}$ CAV $_{\text {DD }} \mathrm{X}$ |  | -90 |  | dB | -60 dB at 100 kHz |
| $\Delta$ Forced Voltage/ $/ H^{\prime} C A V_{S S} \mathrm{X}$ |  | -90 |  | dB | -62 dB at 100 kHz |
| $\Delta$ Measured Current $/ \triangle A V_{D D}$ |  | -50 |  | dB | -25 dB at 100 kHz |
| $\Delta$ Measured Current/ $\triangle$ AV $V_{S S}$ |  | -43 |  | dB | -20 dB at 100 kHz |
| $\Delta$ Measured Current/ $\triangle H C A V V_{D D} x$ |  | -90 |  | dB | -60 dB at 100 kHz |
| $\Delta$ Measured Current/ $/ \mathrm{HCAV}_{\text {SS }} \mathrm{X}$ |  | -90 |  | dB | -60 dB at 100 kHz |
| $\Delta$ Measured Voltage $/ \Delta A V_{\text {D }}$ |  | -65 |  | dB | -30 dB at 100 kHz |
| $\Delta$ Measured Voltage/ $\Delta$ AV SS |  | -65 |  | dB | -25 dB at 100 kHz |
| $\Delta$ Measured Voltage $/ \triangle H C A V V_{D D} \mathrm{x}$ |  | -90 |  | dB | -60 dB at 100 kHz |
| $\Delta$ Measured Voltage $/ \Delta H_{C A V}{ }_{\text {SS }} \mathrm{X}$ |  | -90 |  | dB | -65 dB at 100 kHz |
| $\Delta$ Forced Voltage/ $\Delta$ DV ${ }_{\text {cc }}$ |  | -80 |  | dB | -46 dB at 100 kHz |
| $\Delta$ Measured Current $/ \Delta \mathrm{DV}_{C C}$ |  | -80 |  | dB | -36 dB at 100 kHz |
| $\Delta$ Measured Voltage/ $\Delta \mathrm{DV}_{\mathrm{CC}}$ |  | -80 |  | dB | -46 dB at 100 kHz |

1 Guaranteed by design and characterization, not subject to production test.
${ }^{2}$ Programmable clamps must be enabled if taking advantage of reduced headroom/footroom.
${ }^{3}$ Clamps disabled.
${ }^{4}$ Not including internal pull-up current between $A V_{D D} / \mathrm{AV}_{S S}$ and $\mathrm{HCAV}_{D D} \mathrm{x} / \mathrm{HCAV}_{S S} \mathrm{x}$ pins.

## TIMING CHARACTERISTICS

$H C A V_{D D} x \leq A V_{S S}+33 \mathrm{~V}, H C A V_{S S} x \geq A V_{S S}, A V_{D D} \geq 8 \mathrm{~V}, A V_{S S} \leq-5 \mathrm{~V},\left|A V_{D D}-A V_{S S}\right| \geq 16 \mathrm{~V}$ and $\leq 33 \mathrm{~V}, \mathrm{~V}_{R E F}=5 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}\right.$ to $90^{\circ} \mathrm{C}$, maximum specifications, unless otherwise noted).

Table 2. SPI Interface

| Parameter ${ }^{1,2,3}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{CC}}=2.3 \mathrm{~V} \text { to } \\ & 2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{cC}}=2.7 \mathrm{~V} \text { to } \\ & 3.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } \\ & 5.5 \mathrm{~V} \end{aligned}$ | Unit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tupdate | 600 | 600 | 600 | ns max | Channel update cycle time |
| $\mathrm{t}_{1}$ | 25 | 20 | 20 | ns min | SCLK cycle time; 60/40 duty cycle |
| $\mathrm{t}_{2}$ | 10 | 8 | 8 | $n \mathrm{nsm}$ | SCLK high time |
| $\mathrm{t}_{3}$ | 10 | 8 | 8 | ns min | SCLK low time |
| $t_{4}$ | 10 | 10 | 10 | ns min |  |
| $\mathrm{t}_{5}$ | 15 | 15 | 15 | ns min | Minimum SYNC high time |
| $t_{6}$ | 5 | 5 | 5 | $n \mathrm{nmin}$ | $24^{\text {th }}$ SCLK falling edge to $\overline{\text { SYNC }}$ rising edge |
| $\mathrm{t}_{7}$ | 5 | 5 | 5 | $n s$ min | Data setup time |
| $\mathrm{t}_{8}$ | 4.5 | 4.5 | 4.5 | ns min | Data hold time |
| $\mathrm{tg}^{4}$ | 40 | 35 | 30 | ns max | $\overline{\text { SYNC }}$ rising edge to $\overline{\text { BUSY }}$ falling edge |
| $\mathrm{t}_{10}$ | 1.5 | 1.5 | 1.5 | $\mu \mathrm{s}$ max | $\overline{\text { BUSY }}$ pulse width low for DAC $\times 1$ write |
|  | 280 | 280 | 280 | ns max | $\overline{\text { BUSY }}$ pulse width low for other register write |

## SPECIFICATIONS

Table 2. SPI Interface (Continued)

| Parameter ${ }^{1,2,3}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{cc}}=2.3 \mathrm{~V} \text { to } \\ & 2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{cc}}=2.7 \mathrm{~V} \text { to } \\ & 3.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } \\ & 5.5 \mathrm{~V} \end{aligned}$ | Unit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{11}$ <br> $t_{12}$ <br> $t_{13}$ $\mathrm{t}_{14}{ }^{5,6}$ <br> $\mathrm{t}_{15}$ | $\begin{array}{\|l\|} \hline 25 \\ 400 \\ 250 \\ 45 \\ 30 \end{array}$ | $\begin{aligned} & 20 \\ & 400 \\ & 250 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{array}{\|l} 10 \\ 400 \\ 250 \\ 25 \\ 30 \end{array}$ | ns min $\mu \mathrm{s}$ max ns min ns max ns max | RESET pulse width low <br> $\overline{\text { RESET time indicated by BUSY }}$ low <br> Minimum SYNC high time in readback mode <br> SCLK rising edge to SDO valid <br> $\overline{\text { SYNC }}$ rising edge to SDO high-Z |
| LOAD TIMING <br> $\mathrm{t}_{16}$ <br> $t_{17}$ <br> $\mathrm{t}_{18}$ <br> $\mathrm{t}_{19}$ | $\begin{aligned} & 20 \\ & 150 \\ & 0 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 20 \\ & 150 \\ & 0 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 20 \\ & 150 \\ & 0 \\ & 150 \\ & 150 \end{aligned}$ | ns min <br> ns min <br> ns min <br> ns min <br> ns min | LOAD pulse width low <br> $\overline{B U S Y}$ rising edge to force output response time <br> $\overline{B U S Y}$ rising edge to $\overline{\text { LOAD }}$ falling edge <br> $\overline{\text { LOAD }}$ rising edge to FORCE output response time <br> LOAD rising edge to current range response |

1 Guaranteed by design and characterization, not production tested.
${ }^{2}$ All input signals are specified with $t_{R}=t_{F}=2 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.D V_{C C}\right)$ and timed from a voltage level of 1.2 V .
${ }^{3}$ See Figure 4 and Figure 5.
4 This is measured with the load circuit shown in Figure 2.
5 This is measured with the load circuit shown in Figure 3.
${ }^{6}$ Longer SCLK cycle time is required for correct operation of readback mode; consult timing diagrams and timing specifications.

## TIMING DIAGRAMS



Figure 2. Load Circuit for Open Drain


Figure 3. Load Circuit for CMOS

## SPECIFICATIONS



Figure 4. SPI Write Timing


Figure 5. SPI Read Timing

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :---: | :---: |
| $\mathrm{AV}_{D D}$ to $\mathrm{AV}_{S S}$ | 34 V |
| $A V_{D D}$ to AGND | -0.3 V to +34 V |
| $\mathrm{AV}_{\text {SS }}$ to AGND | -34 V to +0.3 V |
| $\mathrm{HCAV}_{\text {DD }} \mathrm{x}$ to $\mathrm{HCAV}_{S S} \mathrm{X}$ | 34 V |
| $H_{C A V}{ }_{\text {DD }} \mathrm{x}$ to AGND | -0.3 V to +34 V |
| $H_{C A V}{ }_{\text {SS }} \mathrm{x}$ to AGND | -34 V to +0.3 V |
| $H C A V^{\text {DD }}$ x to $\mathrm{AV}_{S S}$ | -0.3 V to $\mathrm{AV}_{\text {SS }}+34 \mathrm{~V}$ |
| $H C A V^{\text {d }}$ x to $A V_{D D}$ | -0.3 V to $\mathrm{AV}_{\text {DD }}+0.3 \mathrm{~V}$ |
| $\mathrm{HCAV}_{S S} \mathrm{x}$ to $\mathrm{AV}_{\text {SS }}$ | +0.3 V to AV $\mathrm{SS}^{-0.3 \mathrm{~V}}$ |
| DV ${ }_{\text {CC }}$ to DGND | -0.3 V to +7V |
| AGND to DGND | -0.3 V to +0.3 V |
| REFGND to AGND | -0.3 V to +0.3 V |
| Digital Inputs to DGND | -0.3 V to $\mathrm{DV} \mathrm{CC}^{+}+0.3 \mathrm{~V}$ |
| Analog Inputs to AGND | $\mathrm{AV}_{\text {SS }}-0.3 \mathrm{~V}$ to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| EXTFORCE1 and EXTFORCE2 to AGND ${ }^{1}$ | $\mathrm{AV}_{\mathrm{DD}}-28 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Junction Temperature | $25^{\circ} \mathrm{C}$ to $90^{\circ} \mathrm{C}$ |
| Reflow Profile | J-STD 20 (JEDEC) |
| Junction Temperature | $150^{\circ} \mathrm{C}$ max |
| Power Dissipation | 10 W max (EXTFORCE1 stage) |
|  | 5 W max (EXTFORCE2 stage) |
| ESD |  |
| HBM | 1500 V |
| FICDM | 500 V |

1 When an EXTFORCE1 or EXTFORCE2 stage is enabled and the supply differential $\left|A V_{D D}-A V_{S S}\right|>28 \mathrm{~V}$, take care to ensure that these pins are not directly shorted to $\mathrm{AV}_{\mathrm{SS}}$ voltage at any time because this can cause damage to the device.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devi-
ces and circuit boards can discharge without detection. Although
this product features patented or proprietary protection circuitry,
damage may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to avoid
performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



1. $\mathrm{NC}=\mathrm{NO}$ CONNECT.
. EXPOSED PAD ON. TOP OF PACKAGE. EXPOSED PAD IS INTERNALLY CONNECTED TO most negative point, Av ${ }_{\text {Ss }}$.

Figure 6. TQFP_EP Pin Configuration

Table 4. TQFP_EP Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | CLALM | Clamp Alarm Output. Open-drain output, active low; this pin can be programmed to be either latched or unlatched. |
| 2 | $\overline{\text { KELALM }}$ | Kelvin Alarm Pin for SENSE and DUTGND, Open-Drain Active Low. This pin can be programmed to be either latched or unlatched. |
| 3 | TMPALM | Temperature Alarm Flag. Open-drain output, active low; this pin can be programmed to be either latched or unlatched. |
| 4 | CPOH/CPO | Comparator High Output (CPOH) or Window Comparator Output (CPO). |
| 5 | CPOL | Comparator Low Output. |
| 6 | $\overline{\text { BUSY }}$ | Open-Drain Active Low Output. This pin indicates the status of the calibration engine for the DAC channels. |
| 7 | SDO | Serial Data Output. This pin is used for reading back DAC and DPS register information for diagnostic purposes. |
| 8 | DVCC | Digital Supply Voltage. |
| 9 | DGND | Digital Ground Reference Point. |
| 10 | SCLK | Clock Input, Active Falling Edge. |
| 11 | SDI | Serial Data Input. |
| 12 | $\overline{\text { SYNC }}$ | Frame Sync, Active Low. |
| 13 | RCLK | Ramp Clock Logic Input. If the ramp function is used, a clock signal of 833 kHz maximum should be applied to this input to drive the ramp circuitry. Tie RCLK low if it is unused. |
| 14 | RESET | Logic Input. This pin is used to reset all internal nodes on the device to their power-on reset value. |
| 15 | CLEN/LOAD | Clamp Enable. This input allows the user to enable or disable the clamp circuitry. This pin can be configured as a LOAD function to allow synchronization of multiple devices. Either CLEN or $\overline{H W \_I N H}$ can be chosen as $\overline{\text { LOAD }}$ input (see the system control register, Address $0 \times 1$ ). |
| 16 | HW_INH/LOAD | Hardware Inhibit Input to Disable Force Amplifier. This pin can be configured as a $\overline{\text { LOAD }}$ function to allow synchronization of multiple devices. Either CLEN or $\overline{\text { HW_INH }}$ can be chosen as a $\overline{\text { LOAD }}$ input (see the system control register, Address 0x1). |
| 17 | REFGND | Accurate Ground Reference for Applied Voltage Reference. |
| 18 | VREF | Reference Input for DAC Channels, Input Range 2 V to 5 V . |
| 19,44 | AGND | Analog Ground. |
| 20, 30, 45 | $\mathrm{AV}_{\text {SS }}$ | Negative Analog Supply Voltage. These pins supply DACs and other high voltage circuitry, such as measure blocks. |
| 22 | MEASOUT | Multiplexed DUT voltage sense, DUT current sense, Kelvin sense, or temperature output; refer to AGND. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 4. TQFP_EP Pin Function Descriptions (Continued)

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 23 | $\mathrm{C}_{C 3}$ | Compensation Capacitor Input 3. |
| 24 | $\mathrm{C}_{\mathrm{CO}}$ | Compensation Capacitor Input 0 . |
| 25 | $\mathrm{C}_{\mathrm{C} 1}$ | Compensation Capacitor Input 1. |
| 26 | $\mathrm{C}_{62}$ | Compensation Capacitor Input 2. |
| 27 | SLAVE_IN | Slave Input When Ganging Multiple DPS Devices. |
| 28 | MASTER_OUT | Master Output When Ganging Multiple DPS Devices. |
| 29 | SYS_SENSE | External Sense Signal Output. |
| 31 | SYS_FORCE | External Force Signal Input. |
| 32 | FORCE | Output Force Pin for Internal Current Ranges. |
| 34 | NC | No Connect. |
| 35 | $\mathrm{C}_{\text {F4 }}$ | Feedforward Capacitor 4. |
| 36 | $\mathrm{C}_{\text {F3 }}$ | Feedforward Capacitor 3. |
| 37 | $\mathrm{C}_{\text {F2 }}$ | Feedforward Capacitor 2. |
| 38 | $\mathrm{C}_{\text {F1 }}$ | Feedforward Capacitor 1. |
| 39 | $\mathrm{C}_{\text {F0 }}$ | Feedforward Capacitor 0. |
| 40 | DUTGND | Device Under Test Ground. |
| 41 | SENSE | Input Sense Line. |
| 42 | EXTMEASIL | Low Side Measure Current Line for External High Current Ranges. |
| 43 | GUARD/SYS_DUTGND | Guard Amplifier Output Pin or System Device Under Test Ground Pin. See DPS Register 2 in Table 19 for addressing details. |
| 47 | EXTMEASIH1 | Input High Measure Line for External High Current Range 1. |
| 48 | EXTMEASIH2 | Input High Measure Line for External High Current Range 2. |
| 49, 55, 61 | $\begin{aligned} & \operatorname{HCAV}_{D D} 1 A, \operatorname{HCAV}_{D D} 1 \mathrm{~B}, \\ & \operatorname{HCAV}_{D D} 1 \mathrm{C} \end{aligned}$ | High Current Positive Analog Supply Voltage, for EXTFORCE1 Range. |
| 50, 56, 62 | EXTFORCE1A, EXTFORCE1B, EXTFORCE1C | Output Force. This pin is used for high Current Range 1 , up to a maximum of $\pm 1.2 \mathrm{~A}$. |
| 51, 57, 63 | $\begin{aligned} & \operatorname{HCAV}_{S S} 1 A, \operatorname{HCAV}_{S S} 1 B, \\ & \operatorname{HCAV}_{S S} 1 \mathrm{C} \end{aligned}$ | High Current Negative Analog Supply Voltage, for EXTFORCE1 Range. |
| 52,58 | $\mathrm{HCAV}_{S S} 2 \mathrm{~A}, \mathrm{HCAV}_{\text {SS }} 2 \mathrm{~B}$ | High Current Negative Analog Supply Voltage, for EXTFORCE2 Range. |
| 53,59 | EXTFORCE2A, EXTFORCE2B | Output Force. This pin is used for high Current Range 2, up to a maximum of $\pm 500 \mathrm{~mA}$. |
| 54,60 | $H_{C A V} \mathrm{VD}^{2} 2 \mathrm{~A}, \mathrm{HCAV}_{\text {DD }} 2 \mathrm{~B}$ | High Current Positive Analog Supply Voltage, for EXTFORCE2 Range. |
| 64 | GPO | Extra Logic Output Bit. Ideal for external functions such as switching out a decoupling capacitor at DUT. |
| 65 | EP | The exposed pad is internally connected to $\mathrm{AV}_{S S}$. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

|  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | EXTFORCE1A | EXTFORCE1A | EXTFORCE2A | EXTFORCE1B | EXTFORCE1B | EXTFORCE2B | EXTFORCE1C | EXTFORCE1C | GPO |
| B | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{~A}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{14}$ | $\mathrm{HCAV}_{\text {DD }} 2 \mathrm{~A}$ | $\mathrm{HCAV}_{\text {DD }}{ }^{18}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{18}$ | $\mathrm{HCAV}_{\text {DD }} 2 \mathrm{~B}$ | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{C}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{1 \mathrm{C}}$ | $\overline{\text { CLALM }}$ |
| c | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{~A}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{14}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{2 A}$ | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{~B}$ | $\mathrm{HCAV}_{\text {ss }} 1 \mathrm{~B}$ | $\mathrm{HCAV}_{\text {Ss }}{ }^{2 B}$ | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{C}$ | $\mathrm{HCAV}_{\text {ss }}{ }^{1 \mathrm{C}}$ | $\overline{\text { KELALM }}$ |
| D | $\mathrm{AV}_{\mathrm{DD}}$ | EXTMEASIH1 | EXTMEASIH2 | $3 \times 3$ ARRAY IS VOID OF BALLS |  |  | CPOL | CPOH/CPO | $\overline{\text { TMPALM }}$ |
| E | $\mathrm{AV}_{\text {Ss }}$ | AGND | GUARD/ <br> SYS_DUTGND |  |  |  | $\mathrm{DV}_{\mathrm{cc}}$ | SDO | $\overline{\text { BUSY }}$ |
| F | DUTGND | extmeasil | SENSE |  |  |  | SDI | SCLK | DGND |
| G | $\mathrm{C}_{\mathrm{F} 0}$ | $\mathrm{C}_{\mathrm{F} 2}$ | SYS_FORCE | SYS_SENSE | $\mathrm{C}_{\mathrm{c} 0}$ | $\mathrm{AV}_{\text {ss }}$ | RESET | RCLK | $\overline{\text { SYNC }}$ |
| H | $\mathrm{c}_{\mathrm{F} 1}$ | $\mathrm{C}_{\text {F }}$ | SLAVE_IN | MASTER_OUT | $\mathrm{c}_{\mathrm{C} 1}$ | MEASOUT | AV $\mathrm{DD}^{\text {d }}$ | VREF | $\frac{\text { CLEN } /}{\text { LOAD }}$ |
| J | $\mathrm{C}_{\mathrm{F} 4}$ | AV ${ }_{\text {D }}$ | FORCE | $\mathrm{c}_{\mathrm{c} 2}$ | $\mathrm{C}_{\mathrm{c} 3}$ | $\mathrm{AV}_{\text {Ss }}$ | AGND | REFGND | $\overline{\overline{H W=I N H} /}$ |

Figure 7. Flip-Chip BGA Pin Configuration, Bottom Side (BGA Balls Are Visible)

Table 5. Flip-Chip BGA Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| A1 | GPO | Extra Logic Output Bit. Ideal for external functions such as switching out a decoupling capacitor at DUT. |
| A2, A3 | EXTFORCE1C | Output Force. These pins are used for high Current Range 1 , up to a maximum of $\pm 1.2 \mathrm{~A}$. |
| A4 | EXTFORCE2B | Output Force. This pin is used for high Current Range 2, up to a maximum of $\pm 500 \mathrm{~mA}$. |
| A5, A6 | EXTFORCE1B | Output Force. These pins are used for high Current Range 1 , up to a maximum of $\pm 1.2 \mathrm{~A}$. |
| A7 | EXTFORCE2A | Output Force. This pin is used for high Current Range 2 , up to a maximum of $\pm 500 \mathrm{~mA}$. |
| A8, A9 | EXTFORCE1A | Output Force. These pins are used for high Current Range 1 , up to a maximum of $\pm 1.2 \mathrm{~A}$. |
| B1 | CLALM | Clamp Alarm Output. Open-drain output, active low; this pin can be programmed to be either latched or unlatched. |
| B2, C2 | $\mathrm{HCAV}_{\text {SS }} 1 \mathrm{C}$ | High Current Negative Analog Supply Voltage for EXTFORCE1 Range. |
| B3, C3 | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{C}$ | High Current Positive Analog Supply Voltage for EXTFORCE1 Range. |
| B4 | $\mathrm{HCAV}_{\text {DD }} 2 \mathrm{~B}$ | High Current Positive Analog Supply Voltage for EXTFORCE2 Range. |
| B5, C5 | $\mathrm{HCAV}_{\text {SS }} 1 \mathrm{~B}$ | High Current Negative Analog Supply Voltage for EXTFORCE1 Range. |
| B6, C6 | $\mathrm{HCAV}_{\text {DD }} 1 \mathrm{~B}$ | High Current Positive Analog Supply Voltage for EXTFORCE1 Range. |
| B7 | $\operatorname{HCAV}_{\text {DD }} 2 \mathrm{~A}$ | High Current Positive Analog Supply Voltage for EXTFORCE2 Range. |
| B8, C8 | $\mathrm{HCAV}_{\text {SS }} 1 \mathrm{~A}$ | High Current Negative Analog Supply Voltage for EXTFORCE1 Range. |
| B9, $\mathrm{C9}$ | $\operatorname{HCAV}_{\text {DD }} 1 \mathrm{~A}$ | High Current Positive Analog Supply Voltage for EXTFORCE1 Range. |
| C1 | KELALM | Kelvin Alarm Pin for SENSE and DUTGND, Open-Drain Active Low. This pin can be programmed to be either latched or unlatched. |
| C4 | $\mathrm{HCAV}_{\text {SS }} 2 \mathrm{~B}$ | High Current Negative Analog Supply Voltage for EXTFORCE2 Range. |
| C7 | $\mathrm{HCAV}_{\text {SS } 2} 2 \mathrm{~A}$ | High Current Negative Analog Supply Voltage for EXTFORCE2 Range. |
| D1 | TMPALM | Temperature Alarm Flag. Open-drain output, active low; this pin can be programmed to be either latched or unlatched. |
| D2 | CPOH/CPO | Comparator High Output (CPOH) or Window Comparator Output (CPO). |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 5. Flip-Chip BGA Pin Function Descriptions (Continued)

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| D3 | CPOL | Comparator Low Output. |
| D7 | EXTMEASIH2 | Input High Measure Line for External High Current Range 2. |
| D8 | EXTMEASIH1 | Input High Measure Line for External High Current Range 1. |
| D9, H3, J8 | $\mathrm{AV}_{\text {DD }}$ | Positive Analog Supply Voltage. These pins supply DACs and other high voltage circuitry, such as measure blocks. |
| E1 | BUSY | Open-Drain Active Low Output. This pin indicates the status of the calibration engine for the DAC channels. |
| E2 | SDO | Serial Data Output. This pin is used for reading back DAC and DPS register information for diagnostic purposes. |
| E3 | DV ${ }_{\text {CC }}$ | Digital Supply Voltage. |
| E7 | GUARD/SYS_DUTGND | Guard Amplifier Output Pin or System Device Under Test Ground Pin. See DPS Register 2 in Table 19 for addressing details. |
| E8 | AGND | Analog Ground. |
| E9, G4, J4 | $\mathrm{AV}_{S S}$ | Negative Analog Supply Voltage. These pins supply DACs and other high voltage circuitry, such as measure blocks. |
| F1 | DGND | Digital Ground Reference Point. |
| F2 | SCLK | Clock Input, Active Falling Edge. |
| F3 | SDI | Serial Data Input. |
| F7 | SENSE | Input Sense Line. |
| F8 | EXTMEASIL | Low Side Measure Current Line for External High Current Ranges. |
| F9 | DUTGND | Device Under Test Ground. |
| G1 | SYNC | Frame Sync, Active Low. |
| G2 | RCLK | Ramp Clock Logic Input. If the ramp function is used, a clock signal of 833 kHz maximum should be applied to this input to drive the ramp circuitry. Tie RCLK low if it is unused. |
| G3 | RESET | Logic Input. This pin is used to reset all internal nodes on the device to their power-on reset value. |
| G5 | $\mathrm{C}_{\mathrm{CO}}$ | Compensation Capacitor Input 0 . |
| G6 | SYS_SENSE | External Sense Signal Output. |
| G7 | SYS_FORCE | External Force Signal Input. |
| G8 | $\mathrm{C}_{\text {F2 }}$ | Feedforward Capacitor 2. |
| G9 | $\mathrm{C}_{\text {F0 }}$ | Feedforward Capacitor 0. |
| H1 | CLEN/LOAD | Clamp Enable. This input allows the user to enable or disable the clamp circuitry. This pin can be configured as a $\overline{\text { LOAD }}$ function to allow synchronization of multiple devices. Either CLEN or HW_INH can be chosen as LOAD input (see the system control register, Address 0x1). |
| H2 | VREF | Reference Input for DAC Channels, Input Range is 2 V to 5 V . |
| H4 | MEASOUT | Multiplexed DUT voltage sense, DUT current sense, Kelvin sense, or temperature output; refer to AGND. |
| H5 | $\mathrm{C}_{\mathrm{C} 1}$ | Compensation Capacitor Input 1. |
| H6 | MASTER_OUT | Master Output When Ganging Multiple DPS Devices. |
| H7 | SLAVE_IN | Slave Input When Ganging Multiple DPS Devices. |
| H8 | $\mathrm{C}_{\text {F3 }}$ | Feedforward Capacitor 3. |
| H9 | $\mathrm{C}_{\text {F1 }}$ | Feedforward Capacitor 1. |
| J1 | HW_INH/LOAD | Hardware Inhibit Input to Disable Force Amplifier. This pin can be configured as a $\overline{\text { LOAD }}$ function to allow synchronization of multiple devices. Either CLEN or $\overline{\text { HW_INH }}$ can be chosen as a LOAD input (see the system control register, Address 0x1). |
| J2 | REFGND | Accurate Ground Reference for Applied Voltage Reference. |
| J3 | AGND | Analog Ground. |
| J5 | $\mathrm{C}_{C 3}$ | Compensation Capacitor Input 3. |
| J6 | $\mathrm{C}_{\mathrm{C} 2}$ | Compensation Capacitor Input 2. |
| J7 | FORCE | Output Force Pin for Internal Current Ranges. |
| J9 | $\mathrm{C}_{\text {F4 }}$ | Feedforward Capacitor 4. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Force Voltage Linearity vs. Code, $V_{\text {REF }}=5 \mathrm{~V}$, No Load


Figure 9. Measure Voltage Linearity vs. Code (MEASOUT Gain = 1, MEASOUT Gain $=0.2$, Nominal Supplies)


Figure 10. Measure Voltage Linearity vs. Code (MEASOUT Gain = 1, MEASOUT Gain = 0.2, Positive Skew Supply)


Figure 11. Measure Voltage Linearity vs. Code (MEASOUT Gain 1, MEASOUT Gain = 0.2, Negative Skew Supply)


Figure 12. Measure Current Linearity vs. Code (MEASOUT Gain = 1, MI Gain = 20), $T_{J}=25^{\circ} \mathrm{C}$


Figure 13. Measure Current Linearity vs. Code (MEASOUT Gain = 1, MI Gain = 10)

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 14. Measure Current Linearity vs. Code (MEASOUT Gain $=0.2$, MI Gain $=20$ )


Figure 15. Measure Current Linearity vs. Code (MEASOUT Gain $=0.2$, MI Gain $=10$ )


Figure 16. Measure Current Linearity vs. I IANGE (MEASOUT Gain = 1, MI Gain $=20$ )


Figure 17. Measure Current Linearity vs. I IANGE (MEASOUT Gain $=0.2$, MI Gain = 20)


Figure 18. Leakage Current vs. Stress Voltage (Force and Combined Leakage)


Figure 19. Leakage Current vs. Temperature (Force and Combined Leakage), $V_{\text {STRESS }}=9 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 20. Leakage Current vs. Stress Voltage


Figure 21. Leakage Current vs. Temperature, $V_{\text {STRESS }}=9 \mathrm{~V}$


Figure 22. MI Offset Error vs. Temperature, MI Gain = 20, MEASOUT Gain = 1 and 0.2


Figure 23. MI Positive Gain Error vs. Temperature, MI Gain = 20, MEASOUT Gain $=1$


Figure 24. FV Gain Error vs. Temperature


Figure 25. FV Offset Error vs. Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 26. MV Gain Error vs. Temperature, MEASOUT Gain = 1


Figure 27. MV Offset Error vs. Temperature, MEASOUT Gain = 1


Figure 28. MV Gain Error vs. Temperature, MEASOUT Gain = 0.2


Figure 29. MV Offset Error vs. Temperature, MEASOUT Gain $=0.2$


Figure 30. Range Change 2.5 mA to 25 mA , Safe Mode, $2.5 \mathrm{~mA} \mathrm{I}_{\text {LOAD }}, 10 \mu \mathrm{~F}$ Load


Figure 31. Range Change 25 mA to 2.5 mA , Safe Mode, $2.5 \mathrm{~mA} \mathrm{I}_{\text {LOAD }}, 10 \mu \mathrm{~F}$ Load

AD5560

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 32. Range Change 25 mA to EXTFORCE2, Safe Mode, $25 \mathrm{~mA} \mathrm{I}_{\text {LOAD }}$, $10 \mu \mathrm{~F}$ Load


Figure 33. Range Change EXTFORCE2 to 25 mA , Safe Mode, $25 \mathrm{~mA} \mathrm{I}_{\text {LOAD }}$, $10 \mu$ F Load


Figure 34. Kick/Droop Response vs. I IANGE, Compensation, and C LOAD, $10 \%$ to $90 \%$ to 10\% I LOAD Change


Figure 35. Autocompensation Mode 90\% to 10\% I LOAD Change, EXTFORCE2 Range, $10 \mu$ F Load


Figure 36. Autocompensation Mode $10 \%$ to $90 \% I_{\text {LOAD }}$ Change, EXTFORCE2 Range, $10 \mu \mathrm{~F}$ Load


Figure 37. Safe Mode 80\% to 10\%, EXTFORCE2 Range, $10 \mu$ F Load

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 38. Safe Mode 10\% to 90\%, EXTFORCE2 Range, $10 \mu$ F Load


Figure 39. MEASOUT TSENSE Temperature Sensor vs. Temperature (Multiple Devices)


Figure 40. Transient Response FVMI Mode, $\pm 250 \mu A$ Range, Autocompensation Mode


Figure 41. Transient Response FVMI Mode, 25 mA Range, Autocompensation Mode


Figure 42. Transient Response FVMI Mode, 25mA Range, Safe Mode


Figure 43. Transient Response FVMI Mode, EXTFORCE1 Range, Autocompensation Mode

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 44. Transient Response FVMI Mode, EXTFORCE1 Range, Safe Mode


Figure 45. Transient Response FVMI Mode, EXTFORCE2 Range, Autocompensation Mode


Figure 46. Transient Response FVMI Mode, EXTFORCE2 Range, Safe Mode


Figure 47. NSD vs. Amplifier Stage and Gain Setting at 1 kHz


Figure 48. $A C P S R R$ of $A V_{D D}$ vs. Frequency


Figure 49. ACPSRR of $A V_{S S}$ vs. Frequency

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 50. ACPSRR of $D V_{c c}$ vs. Frequency


Figure 51. ACPSRR of $H C A V_{D D} X$ vs. Frequency


Figure 52. ACPSRR of $H_{C A V}{ }_{S S} \mathrm{x}$ vs. Frequency


Figure 53. ICLAMP Value vs. $R_{\text {LOAD }}-$ Cal at 10 hm

## TERMINOLOGY

## Offset Error

Offset error is a measure of the difference between the actual voltage and the ideal voltage at midscale or at zero current expressed in millivolts ( mV ) or percentage of full-scale range (\%FSR).

## Gain Error

Gain error is the difference between full-scale error and zero-scale error. It is expressed in percentage of full-scale range (\%FSR).

## Gain Error = Full-Scale Error - Zero-Scale Error

where: Full-Scale Error is the difference between the actual voltage and the ideal voltage at full scale. Zero-Scale Error is the difference between the actual voltage and the ideal voltage at zero scale.

## Linearity Error

Linearity error, or endpoint linearity, is a measure of the maximum deviation from a straight line passing through the endpoints of the full-scale range. It is measured after adjusting for offset error and gain error and is expressed in millivolts (mV).

## Common-Mode (CM) Error

CM error is the error at the output of the amplifier due to the com-mon-mode input voltage. It is expressed in percentage of full-scale voltage range per volt (\%FSVRV).

## Clamp Limit

Clamp limit is a measure of where the clamps begin to function fully and limit the clamped voltage or current.

## Leakage Current

Leakage current is the current measured at an output pin when the circuit connected to that pin is in high impedance state.

## Slew Rate

The slew rate is the rate of change of the output voltage expressed in volts per microsecond ( $\mathrm{V} / \mu \mathrm{s}$ ).

## Differential Nonlinearity DNL

DNL is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of $\pm 1$ LSB maximum ensures monotonicity.

## Output Voltage Settling Time

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a full-scale input change.

## Digital-to-Analog Glitch Energy

Digital-to-analog glitch energy is the amount of energy that is injected into the analog output at the major code transition. It is specified as the area of the glitch in nanovolts per second (nV-sec). It is measured by toggling the DAC register data between 0x7FFF and $0 \times 8000$.

## AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is a measure of the part's ability to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of $0.2 \mathrm{~V} \mathrm{p-p}$. The ratio of the amplitude of the signal on the output to the amplitude of the modulation is the ACPSRR. It is expressed in decibels (dB).

## $V_{\text {Stress }}$

$V_{\text {STRESS }}$ is the stress voltage applied to each pin during leakage testing.

## THEORY OF OPERATION

The AD5560 is a single-channel, device power supply for use in semiconductor automatic test equipment. All the DAC levels required to operate the device are available on chip.

This device contains programmable modes to force a pin voltage and measure the corresponding current (FVMI) covering a wide current measure range of up to $\pm 1.2 \mathrm{~A}$. A voltage sense amplifier allows measurement of the DUT voltage. Measured current or voltage is available on the MEASOUT pin.

## FORCE AMPLIFIER

The force amplifier is a unity gain amplifier forcing voltage directly to the device under test (DUT). This high bandwidth amplifier allows suppression of load transient induced glitching on the amplifier output. Headroom and footroom requirements for the amplifier are 2.25 V and an additional $\pm 500 \mathrm{mV}$ dropped across the selected sense resistor with full-scale current flowing.

The amplifier is designed to drive high currents up to $\pm 1.2 \mathrm{~A}$ with the capability of ganging together outputs of multiple AD5560 devices for currents in excess of $\pm 1.2 \mathrm{~A}$.

The force amplifier can be compensated to ensure stability when driving DUT capacitances of up to $160 \mu$ F.

The device is capable of supplying transient currents in excess of $\pm 1.2 \mathrm{~A}$ when powering a DUT with a large decoupling capacitor. A clamp enable pin (CLEN) allows disabling of the clamp circuitry to allow the amplifier to quickly charge this large capacitance.
An extra control bit (GPO) is available to switch out DUT decoupling when making low current measurements.

## HW_INH Function

A hardware inhibit pin ( $\overline{\mathrm{HW}}$ _INH/LOAD) allows disabling of the force amplifier, making the output high impedance. This function is also available through the serial interface (see the SW-INH bit in the DPS Register 1, Address 0x2).

This pin can also be configured as a LOAD function to allow multiple devices to be synchronized. Note that either CLEN or HW_INH can be chosen as a LOAD function.

## DAC REFERENCE VOLTAGE ( $\mathbf{V}_{\text {REF }}$ )

One analog reference input, $V_{\text {ReF }}$, supplies all DAC levels with the necessary reference voltage to generate the required dc levels.

## OPEN-SENSE DETECT (OSD) ALARM AND CLAMP

The open-sense detect (OSD) circuitry protects the DUT from overvoltage when the force and sense lines of the force amplifier becoming disconnected from each other.

This block performs three functions related to the force and sense lines.

- It clamps the sense line to within a programmable threshold level (plus a $\mathrm{V}_{\mathrm{BE}}$ ) of the force line, where the programmable threshold is set by the OSD DAC voltage level. This limits the maximum or minimum voltage that can appear on the FORCE pin; it can be driven no higher than $\left[V\left(F_{I N} D A C\right)+\right.$ threshold $\left.+V_{B E}\right]$ and no lower than [V( $\left.F_{I N} D A C\right)$ - threshold - $V_{B E}$.
- It triggers an alarm on KELALM if the force line goes more than the threshold voltage away (OSD DAC level) from the sense line.
- It translates the V(force - sense) voltage to a level relative to AGND so that it can be measured through the MEASOUT pin.

The open-sense detect level is programmable over the range 0.62 V to 5 V (16-bit OSD DAC plus one diode drop). The 5 V OSD DAC can be accessed through the serial interface (see the DAC register addressing portion of Table 24). There is a $10 \mathrm{k} \Omega$ resistor that can be connected between the FORCE and SENSE pins by use of SW11. This $10 \mathrm{k} \Omega$ resistor is intended to maintain a force/sense connection when a DUT is not in place. It is not intended to be connected when measurements are being made because this defeats the purpose of the OSD circuit in identifying an open circuit between FORCE and SENSE. In addition, the sense path has a $2.5 \mathrm{k} \Omega$ resistor in series; there-fore, if the $10 \mathrm{k} \Omega$ switch is closed, errors may become apparent when in high current ranges.

## DEVICE UNDER TEST GROUND (DUTGND)

DUTGND is the ground level of the DUT.

## DUTGND Kelvin Sense

$\overline{\text { KELALM }}$ flags when the voltage at the DUTGND pin moves too far away from the AGND line (>1 V default setting of the DGS DAC). This alarm trigger is programmable via the serial interface. The threshold for the alarm function is programmable using the DUTGND SENSE DAC (DGS DAC) (see Table 24).
The DUTGND pin has a $50 \mu A$ pull-up resistor that allows the alarm function to detect whether DUTGND is open. Setting the disable DUTALM bit high (Register 0x6, Bit 10) disables the $50 \mu \mathrm{~A}$ pull-up resistor and also disables the alarm feature. The alarm feature can also be set to latched or unlatched (Register 0x6, Bit 11).

## Kelvin Alarm (KELALM)

The open-drain active low Kelvin alarm pin flags the user when an open occurs in either the sense or DUTGND line; it can be programmed to be either latched or unlatched (Register 0x6, Bit 13, Bit 11, Bit 7). The delay in the alarm flag is $50 \mu \mathrm{~s}$.

## GPO

The GPO pin can be used as an extra control bit for external switching functions, such as for switching out DUT decoupling when making low current measurements.

The GPO pin is also internally connected to an array of thermal diodes scattered across the AD5560. The diagnostic register (Address 0x7) details the addressing and location of the diodes. These

AD5560

## THEORY OF OPERATION

can be used for diagnostic purposes to determine the thermal gradients across the die and across a board containing many AD5560 devices. When selected, the anode of these diodes is connected to GPO and the cathode to AGND. The AD5560 evaluation board uses the ON Semiconductor ${ }^{\circledR}$ ADT7461 temperature sensor for the purpose of analyzing the temperature at different points across the die.

## COMPARATORS

The DUT measured value is monitored by two comparators (CPOL, CPOH ). These comparators give the advantage of speed for go-nogo testing.

Table 6. Comparator Output Function

| Test Condition | CPOL | CPOH |
| :--- | :--- | :--- |
| $\left(V_{\text {DUT }}\right.$ or $\left.I_{D U T}\right)>C P H$ |  | 0 |
| $\left(V_{\text {DUT }}\right.$ or $\left.I_{D U T}\right)<C P H$ |  | 1 |
| $\left(V_{\text {DUT or }} I_{\text {DUT }}\right)>C P L$ | 1 |  |
| $\left(V_{\text {DUT }}\right.$ or $\left.I_{\text {DUT }}\right)<C P L$ | 0 |  |
| $C P H>\left(V_{\text {DUT }}\right.$ or $\left.I_{D U T}\right)>C P L$ | 1 | 1 |

To minimize the number of comparator output lines routed back to the controller, it is possible to change the comparator function to a window comparator that outputs on one single pin, CPO. This pin is shared with CPOH and, when configured through the serial interface, it provides information on whether the measured DUT current or voltage is inside or outside the window set by the CPL and CPH DAC levels (see Table 24).

Table 7. Comparator Output Function in CPO Mode

| Test Condition | CPO Output |
| :--- | :--- |
| $\left(V_{\text {DUT }}\right.$ or $\left.I_{D U T}\right)>C P L$ and $<C P H$ | 1 |
| $\left(V_{\text {DUT }}\right.$ or $\left.I_{D U T}\right)<C P L$ or $>C P H$ | 0 |

## CURRENT CLAMPS

High and low current clamps are included on chip. These protect the DUT in the event of a short circuit. The CLH and CLL levels are set by the 16 -bit DAC levels. The clamp works to limit the current supplied by the force amplifier to within the set levels. The clamp circuitry compares the voltage across the sense resistor (multiplied by an in-amp gain of 10 or 20 ) to compare to the programmed clamp limit and activates the clamp circuit if either the high level or low level is exceeded, thus ensuring that the DUT current can never exceed the programmed clamp limit + 10\% of full-scale current.

If a clamp level is exceeded, this is flagged via the latched opendrain CLALM pin, and the resulting alarm information can be read back via the SPI interface.

The clamp levels should not be set to the same level; instead, they should be set a minimum of 2 V apart (irrespective of the MI gain setting). This equates to $10 \%$ of FSCR (MI gain = 20) ( $20 \%$ of FSCR, MI gain of 10 ) apart. They should also be 1 V away from the 0 A level.

The clamp register limits the CLL clamp to the range $0 \times 0000$ to $0 x 7 F F F$; any code in excess of this is seen as 0x7FFF. Similarly, the CLH clamp registers are limited to the range $0 \times 8000$ to $0 x F F F F$ (see Table 24).

## Clamp Alarm Function (CLALM)

The CLALM open-drain output flags the user when a clamp limit has been hit; it can be programmed to be either latched or unlatched.

## Clamp Enable Function (CLEN/ $\overline{\text { LOAD }})$

Pin 15 (CLEN) allows the user to disable the clamping function when powering a device with large DUT capacitance, thus allowing increased current drive to the device and, therefore, speeding up the charging time of the load capacitance. CLEN is active high.

This pin can also be configured as LOAD to allow multiple devices to be synchronized. Note that either CLEN or HW_INH can be chosen as a LOAD function.

## SHORT-CIRCUIT PROTECTION

The AD5560 force amplifier stage has built-in short-circuit protection per stage as noted in the Specifications section. When the current clamps are disabled, the user must minimize the duration of time that the device is left in a shor-circuit condition (for all current ranges).

## GUARD AMPLIFIER

A guard amplifier allows the user to force the shield of the coaxial cable to be driven to the same forced voltage at the DUT, ensuring minimal voltage drops across the cable to minimize errors from cable insulation leakage.
The guard amplifier also has an alarm function that flags the open-drain KELALM pin when the guard output is shorted. The delay in the alarm flag is $200 \mu \mathrm{~s}$.
The guard amplifier output (GUARD/SYS_DUTGND, Pin 43) can also be configured to function as a SYS_DUTGND pin; to do this, the guard amplifier must be tristated via software (see DPS Register 2, Table 19).

## COMPENSATION CAPACITORS

The force amplifier is capable of driving DUT capacitances up to $160 \mu$ F. Four external compensation capacitor ( $\mathrm{C}_{\mathrm{C}_{x}}$ ) inputs are provided to ensure stability into the maximum load capacitance while ensuring that settling time is optimized. In addition, five $\mathrm{C}_{\mathrm{Fx}}$ capacitor inputs are provided to switch across the sense resistors to further optimize stability and settling time perform-ance. The AD5560 has three compensation modes: safe mode, autocompensation mode, and manual compensation mode, all of which are described in more detail in the Force Amplifier Stability section.

## THEORY OF OPERATION

The range of suggested compensation capacitors allows optimum performance for any capacitive load from 0 pF to $160 \mu \mathrm{~F}$ using one of the modes previously listed.

Although there are four compensation input pins and five feed-forward capacitor inputs pins, all capacitor inputs may be used only if the user intends to drive large variations of DUT load capacitances. If the DUT load capacitance is known and does not change for all combinations of voltage ranges and test conditions, then it is possible only one set of $\mathrm{C}_{\mathrm{Cx}}$ and $\mathrm{C}_{\mathrm{Fx}}$ capacitors may be required.

Table 8. Suggested Compensation Capacitor Selection

| Capacitor | Value |
| :--- | :--- |
| $\mathrm{C}_{\mathrm{C} 0}$ | 100 pF |
| $\mathrm{C}_{\mathrm{C} 1}$ | 100 pF |
| $\mathrm{C}_{\mathrm{C} 2}$ | 330 pF |
| $\mathrm{C}_{\mathrm{C}}$ | 3.3 nF |
| $\mathrm{C}_{\mathrm{F} 0}$ | 4.7 nF |
| $\mathrm{C}_{\mathrm{F} 1}$ | 22 nF |
| $\mathrm{C}_{\mathrm{F} 2}$ | 100 nF |
| $\mathrm{C}_{\mathrm{F} 3}$ | 470 nF |
| $\mathrm{C}_{\mathrm{F} 4}$ | $2.2 \mathrm{\mu F}$ |

The voltage range for the $\mathrm{C}_{\mathrm{Cx}}$ and $\mathrm{C}_{\mathrm{Fx}}$ pins is the same as the voltage range expected on FORCE; therefore, choice of capacitors should take this into account. $C_{F x}$ capacitors can have $10 \%$ tolerance; this extra variation directly affects settling times, especially when measuring current in the low current ranges. Selection of $\mathrm{C}_{\mathrm{Cx}}$ should be at $55 \%$ tolerance.

## CURRENT RANGE SELECTION

Integrated thin film resistors minimize external components and allow easy selection of current ranges from $\pm 5 \mu \mathrm{~A}$ to $\pm 25 \mathrm{~mA}$. Using external current sense resistors, two higher current ranges are possible: EXTFORCE1 can drive currents up to $\pm 1.2 \mathrm{~A}$, while EXTFORCE2 is designed to drive currents up to $\pm 500 \mathrm{~mA}$. The
voltage drop across the selected sense resistor is $\pm 500 \mathrm{mV}$ when full-scale current is flowing through it.
The measure current amplifier has two gain settings, 10 and 20 . The two gain settings allow users to achieve the quoted/ specified current ranges with large or small voltage swings. The gain of 20 setting is intended for use with a 5 V reference, and the gain of 10 setting is for use with a 2.5 V reference. Both combinations ensure the specified current ranges. Other $V_{\text {ReF }} /$ gain setting combinations should only be used to achieve smaller current ranges. Attempting to achieve greater current ranges than the specified ranges is outside the intended operation of the AD5560. The maximum guaranteed voltage across $R_{\text {SENSE }}$ is $\pm 0.64 \mathrm{~V}$ (gain of 20 ) or $\pm 0.7 \mathrm{~V}$ (gain of 10).

## HIGH CURRENT RANGES

For currents in excess of 1200 mA , a gang mode is available whereby multiple devices are ganged together to achieve higher currents. In gang mode, the loop is controlled by the master AD5560. This loop drives a maximum capacitance of $160 \mu \mathrm{~F}$ for this mode. There are two methods of ganging channels together; these are described in the Master and Slaves in Force Voltage (FV) Mode section and the Master in FV Mode, Slaves in Force Current (FI) Mode section.

## Master and Slaves in Force Voltage (FV) Mode

All devices are placed in force voltage (FV) mode. One device acts as the master device and the other devices act as slaves. By connecting in this manner, any device can be configured as the master. Here, the MASTER_OUT pin of the master device is connected to the output of the force amplifier, and it feeds the inputs of each slave force amplifier (via the SLAVE_IN pin ). All devices are connected externally to the DUT. For current to be shared equally, there must be good matching between each of the paths to the DUT. Settings for DPS Register 2 are master $=0 \times 0000$, slave $=0 \times 0400$. Clamps should be disabled in the slave devices.

## THEORY OF OPERATION



Figure 54. Simplified Block Diagram of High Current Ganging Mode

## Master in FV Mode, Slaves in Force Current (FI) Mode

The master device is placed into FV mode, and all slave devices into force current (FI) mode. The measured current of the master device (MASTER_OUT) is applied to the input of all slave devices
(SLAVE_IN), and the slaves act as followers. All channels work to share the current equally among all devices in the gang. Because the slaves force current, matching the DUT paths is not so critical. Settings for DPS Register 2 are master $=0 x 0200$, slave $=0 \times 0600$. Clamps should be disabled in the slave devices.

## THEORY OF OPERATION



Figure 55. Simplified Block Diagram of Gang Mode, Using an FV/FI Combination

The EXTFORCE1, EXTFORCE2, or $\pm 25 \mathrm{~mA}$ ranges can be used for the gang mode. Therefore, it is possible to gang devices to get a high voltage/high current combination, or a low voltage/high current combination.

For example, ganging five $25 \mathrm{~V} / 25 \mathrm{~mA}$ devices using the 25 mA range achieves a $25 \mathrm{~V} / 625 \mathrm{~mA}$ range, whereas five $15 \mathrm{~V} / 200 \mathrm{~mA}$ devices using the EXTFORCE2 path can achieve a $15 \mathrm{~V} / 1$ A range. Similarly, ganging four $3.5 \mathrm{~V} / 1.2$ A devices using the EXTFORCE1 path results in a $3.5 \mathrm{~V} / 4.8 \mathrm{~A}$ DPS.

## IDEAL SEQUENCE FOR GANG MODE

Use the following steps to bring devices into and out of gang mode:

1. Choose the master device and force 0 V output, corresponding to zero current.
2. Select slave DPS 1 and place it in slave mode (keep slaves in high-Z mode via SW-INH or HW_INH until ready to gang).
3. Select to gang in either current or voltage mode.
4. Repeat Step 2 and Step 3 one at a time through the chain of slaves.
5. Load the required voltage to the master device. The other devices copy either voltage or current as programmed.

To remove devices from the gang, the master device should be programmed to force 0 V out again. The procedure for removing devices should be the reverse of Step 1 through Step 5.

1. Note that this may not always be possible in practice; therefore, it is also possible to gang and ungang while driving a load. Just ensure that the slave devices are in high- $Z$ mode while configuring them into the required range and gang setting.
Gang mode extends only to the $\pm 25 \mathrm{~mA}$ range and the two high current ranges, EXTFORCE1 and EXTFORCE2. Therefore, where an accurate measurement is required at a low current, the user should remove slaves from the gang to move to the appropriate lower current range to make the measurement. Similarly, slaves can be brought back into the gang if needed.

## COMPENSATION FOR GANG MODE

When ganging, the slave devices should be set to the fastest response.

When slaves are in FI mode, the AD5560 force amplifier overrides other compensation settings to enforce $C_{F x}=0, R_{z}=0$, and $g_{m x} \leq$ 1. This is done internally to the force amplifier; therefore, readback does not show that the signals inside the force amplifier actually change.

## THEORY OF OPERATION

## SYSTEM FORCE/SENSE SWITCHES

System force/sense switches allow easy connection of a central or system parametric measurement unit (PMU) for calibration or additional measurement purposes.

The system device under test ground (SYS_DUTGND) switch is shared with the GUARD/SYS_DUTGND pin (Pin 43). See the DPS Register 2 in Table 19 for addressing details.

## DIE TEMPERATURE SENSOR AND THERMAL SHUTDOWN

There are three types of temperature sensors in the AD5560.

- The first is a temperature sensor available on the MEASOUT pin and expressed in voltage terms. Nominally at $25^{\circ} \mathrm{C}$, this sensor reads 1.54 V . It has a temperature coefficient of $4.7 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. This sensor is active during power-down mode.
Die Temp $=\left(\right.$ VMEASOUT $\left._{\text {(TSENSE }}-1.54\right) / 0.0047+25^{\circ} \mathrm{C}$
Based on typical temperature sensor output voltage at $25^{\circ} \mathrm{C}$ and output scaling factor.
- The second type of temperature sensor is related to the thermal shutdown feature in the device. Here, there are sensors located in the middle of the enabled power stage, which are used to trip the thermal shutdown. The thermal shutdown feature senses only the power stages, and the power stage that it senses is determined by the active stage.

If ranges of $<25 \mathrm{~mA}$ are selected, the EXTFORCE1 sensor is monitored. The EXTFORCE1 power stage itself is made up of three identical stages, but the thermal shutdown is activated by only one stage (EXTFORCE1B). Similarly, the EXTFORCE2 stage is made up of two identical output stages, but the thermal shutdown can be activated by only one stage (EXTFORCE2A).

The thermal shutdown circuit monitors these sensors and, in the event of the die temperature exceeding the program-mable threshold temperature $\left(100^{\circ} \mathrm{C}, 110^{\circ} \mathrm{C}, 120^{\circ} \mathrm{C}, 130^{\circ} \mathrm{C}\right.$ (default)), the device protects itself by inhibiting the force amplifier stage, clearing SW-INH in DPS Register 1 and flagging the overtemperature event via the open-drain TMPALM pin, which can be programmed to be either latched or unlatched. These temperature sensors can be read via the MEASOUT pin by selecting them in the diagnostic register (Table 23, VPTAT low and VPTAT high). They are expressed in voltage and to scale to temperature. They must be referred to the VTSD reference voltage levels (see Table 23) also available on MEASOUT. This set of sensors is not active in power-down mode.

```
Die Temp_y ={(VPTAT_x - VTSD_low)[(VTSD_high -
VTSD_low)/(Temp_high - Temp_Iow)]} + Temp_low
```

where:
$x, y$ are (high, NPN) and (low, PNP).
Temp_low $=-273^{\circ} \mathrm{C}$.

Temp_high $=+130^{\circ} \mathrm{C}$

- The third set of temperature sensors is an array of thermal diodes scattered across the die. These diodes allow the user to evaluate the temperature of different parts of the die and are of great use to determine the temperature gradients across the die and the temperature of the accurate portions of the die when the device is dissipating high power. For further details on the thermal array and locations, see the diagnostic register section in Table 23.

These diodes can be muxed out onto the GPO pin. The diagnostic register (Address $0 \times 7$ ) details the addressing and location of the diodes. These can be used for diagnostic purposes to determine the thermal gradients across the die and across a board containing many AD5560 devices. When selected, the anode of each diode is connected to GPO and the cathode to AGND. The AD5560 evaluation board uses the ON Semiconductor ADT7461 temperature sensor for the purpose of analyzing the temperature at different points across the die.

Note that, when a thermal shutdown occurs, as the force amplifier is inhibited or tristated, user intervention is required to reactivate the device. It is necessary to clear the temperature alarm flag by issuing a read command of Register Address 0x44 (alarm status and clear alarm status register, Table 25), and then issuing a new write to the DPS Register $1(\overline{\mathrm{SW}-\mathrm{INH}}=1)$ to reenable the force amplifier.

See also the Thermal Considerations section.

## MEASURE OUTPUT (MEASOUT)

The measured DUT voltage, current (voltage representation of DUT current), $\mathrm{K}_{\text {SENSE }}$, or die temperature is available on MEASOUT with respect to AGND. The default MEASOUT range is the forced voltage range for voltage measure and current measure (nominally $\pm 12.81 \mathrm{~V}$, depending on reference voltage and offset DAC) and includes overrange to allow for system error correction.

The serial interface allows the user to select another MEASOUT range of ( $1.025 \times V_{\text {REF }}$ ) to $A G N D$; this range is suitable for use with an ADC with a smaller input range.

To allow for system error correction, there is additional gain for the force function. If this overrange is used as intended, the output range on MEASOUT scales accordingly.
The MEASOUT line can be tristated via the serial interface.
When using low supply voltages, ensure that there is sufficient headroom and footroom for the required force voltage range.

## $\mathbf{V}_{\text {MID }}$ VOLTAGE

The midcode voltage $\left(\mathrm{V}_{\text {MID }}\right)$ is used in the measure current amplifier block to center the current ranges at about 0 A . This is required to ensure that the quoted current ranges can be achieved when using offset DAC settings other than the default. $\mathrm{V}_{\text {MD }}$ corresponds to $0 \times 8000$ or the DAC midcode value, that is, the middle of the

## THEORY OF OPERATION

voltage range set by the offset DAC setting (see Table 15 and Figure 56).
$V_{\text {MID }}=5.125 \times V_{R E F} \times\left(32,768 / 2^{16}\right)-\left(5.125 \times V_{R E F} \times(\right.$ OFFSET_DAC_CODE/2 ${ }^{16}$ ))
or
$V_{\text {MID }}=5.125 \times V_{\text {REF }} \times\left((32,768-\right.$ Offset $\left.D A C) / 2^{16}\right)$
$\mathrm{V}_{\text {MIN }}$ is another important voltage level that is used in other parts of the circuit. When using a MEASOUT gain of 0.2 , the $\mathrm{V}_{\text {MII }}$ level is
used to scale the voltage range; therefore, when choosing supply rails, it is very important to ensure that there is sufficient footroom so that the $\mathrm{V}_{\text {MIN }}$ level is not impinged on (the high voltage DAC amplifiers used here require approximately 2 V footroom to $\mathrm{AV}_{S S}$ ). See the Choosing AVDD/AVSS Power Supply Rails section for more information.
$V_{M I N}=-5.125 \times V_{R E F} \times\left(\right.$ OFFSET_DAC_CODE/2 $\left.{ }^{16}\right)$

Table 9. MEASOUT Output Ranges

| MEASOUT Function GAIN1 $=0$, MEASOUT Gain $=1$ |  |  | Transfer Function | Output Voltage Range ${ }^{1}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Offset DAC $=0 \times 0$ | Offset DAC $=0 \times 8000$ | Offset DAC $=0 \times$ EOOO |
| Measure Voltage (MV) |  |  |  | $\pm \mathrm{V}_{\text {DUT }}$ | 0 V to 25.62 V | $\pm 12.81 \mathrm{~V}$ | -22.42 V to +3.2 V |
| Measure | GAIN0 $=0$ | M1 gain $=20$ | $\left(l_{\text {DUT }} \times \mathrm{R}_{\text {SENSE }} \times 20\right)+\mathrm{V}_{\text {MID }}$ | 0 V to 25.62 V | $\pm 12.81 \mathrm{~V}$ | -22.42 V to +3.2 V |
| Current (MI) | GAIN0 $=1$ | MI gain $=10$ | $\left(l_{\text {DUT }} \times \mathrm{R}_{\text {SENSE }} \times 10\right)+\mathrm{V}_{\text {MID }}$ | $\begin{aligned} & 0 \mathrm{~V} \text { to } 12.81 \mathrm{~V} \\ & \left(\mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right) \end{aligned}$ | $\begin{aligned} & \pm 6.4 \mathrm{~V} \\ & \left(\mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right) \end{aligned}$ | $\begin{aligned} & -11.2 \mathrm{~V} \text { to }+1.6 \mathrm{~V} \\ & \left(\mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right) \end{aligned}$ |

${ }^{1} V_{\text {REF }}=5 \mathrm{~V}$, unless otherwise noted.
Table 10.

| MEASOUT Function GAIN1 $=1$, MEASOUT Gain $=0.2$ |  |  | Transfer Function | Output Voltage Range ${ }^{1,2}$ |
| :---: | :---: | :---: | :---: | :---: |
| Measure Voltage (MV) |  |  | $\mathrm{MV}=0.2 \times\left(\mathrm{V}_{\text {DUT }}-\mathrm{V}_{\text {MIN }}\right)$ | 0 V to $5.12 \mathrm{~V}( \pm 2.56 \mathrm{~V}$ centered around 2.56 V$)$ (includes overrange) |
| Measure | GAIN0 $=0$ | Ml gain $=20$ | $\left(l_{\text {DUT }} \times \mathrm{R}_{\text {SENSE }} \times 20 \times 0.2\right)+0.5125 \times \mathrm{V}_{\text {REF }}$ | 0 V to $5.12 \mathrm{~V}( \pm 2.56 \mathrm{~V}$ centered around 2.56 V$)$ (includes overrange) |
| Current (MI) | GAIN0 $=1$ | MI gain $=10$ | $\left(l_{\text {dut }} \times \mathrm{R}_{\text {SENSE }} \times 10 \times 0.2\right)+0.5125 \times \mathrm{V}_{\text {REF }}$ | 1.28 V to $3.84 \mathrm{~V}( \pm 1.28 \mathrm{~V}$, centered around 2.56 V$)$ <br> 0 V to $2.56 \mathrm{~V}( \pm 1.28 \mathrm{~V}$, centered around 1.28 V$)(\mathrm{V}$ REF $=2.5 \mathrm{~V})$ |

$1 V_{\text {REF }}=5 \mathrm{~V}$, unless otherwise noted.
2 The offset DAC setting has no effect on the output voltage range.
Table 11. Possible ADCs and ADC Drivers for Use with AD5560

| Part No. ${ }^{1}$ | Resolution | Sample Rate | Channels | AIN Range ${ }^{2}$ | Interface | ADC Driver | Multiplexer ${ }^{3}$ | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD7685 | 16 | 250 kSPS | 1 | O V to V ReF | Serial, SPI | $\begin{aligned} & \text { ADA4841-1, } \\ & \text { ADA4841-2, } \end{aligned}$ | ADG704, ADG708 | $\begin{aligned} & \text { MSOP, } \\ & \text { LFCSP } \end{aligned}$ |
| AD7686 | 16 | 500 kSPS | 1 | O V to $\mathrm{V}_{\text {ReF }}$ | Serial, SPI | ADA4841-1, ADA4841-2, | ADG704, ADG708 | $\begin{aligned} & \text { MSOP, } \\ & \text { LFCSP } \end{aligned}$ |
| AD7693 | 16 | 500 kSPS | 1 | $-V_{\text {REF }} \text { to }+V_{R E F}$ | Serial, SPI | $\begin{aligned} & \text { ADA4841-1, } \\ & \text { ADA4841-2, } \\ & \text { ADA4941-1 } \end{aligned}$ | ADG1404, ADG1408, ADG1204 | $\begin{aligned} & \text { MSOP, } \\ & \text { LFCSP } \end{aligned}$ |
| AD7610 | 16 | 250 kSPS | 1 | Bipolar 10 V , bipolar 5 V , unipolar 10 V , unipolar 5 V | Serial, parallel | AD8021 | ADG1404, ADG1408, ADG1204 | LFCSP, <br> LQFP |
| AD7655 | 16 | 1 MSPS | 4 | 0 V to 5 V | Serial, SPI | $\begin{aligned} & \text { ADA4841-1, } \\ & \text { ADA4841-2, } \\ & \text { AD8021 } \end{aligned}$ |  | LQFP, <br> LFCSP |

[^0]
## THEORY OF OPERATION



NOTES

1. att: ATTENUATION FOR EXTERNAL MEASOUT $\times 0.20$ FOR OUTPUT VOLTAGE RANGE 0 V TO 5.125 V (WITH OVERRANGE) (VREF $=5 \mathrm{~V}$ ).
tri: TRISTA MODE
mv: MEASURE VOLTAGE
mi: MEASURE CURRENT
mi gain: MEASURE I GAIN SELECTION
\%
Figure 56. MI, MV, and MEASOUT Block Showing Gain Settings and Offset DAC Influence

## FORCE AMPLIFIER STABILITY

There are three modes for configuring the force amplifier: safe mode, autocompensation mode, and manual compensation mode. Manual compensation mode has highest priority, followed by safe mode, then autocompensation mode.

## Safe Mode

Selected through Compensation Register 1 (see Table 20), this mode guarantees stability of the force amplifier under all conditions. Where the load is unknown, this mode is useful but results in a slow response. This is the power-on default of the AD5560.

## Autocompensation Mode

Using this mode, the user inputs the $C_{R}$ and ESR values, and the AD5560 decides the most appropriate compensation scheme for these load conditions. The compensation chosen is for an optimum tradeoff between ac response and stability.

## Manual Compensation Mode

This mode allows access to all of the internal programmable parameters to configure poles/zeros, which affect the dynamic performance of the loop. These variables are outlined in Table 12 and Table 13.

Figure 57 shows more details of the force amplifier block.
Table 12. External Variables

| Name | Description | Min | Max |
| :--- | :--- | :--- | :--- |
| $C_{R}$ | DUT capacitance with contributing ESR | 10 nF | $160 \mu \mathrm{~F}$ |
| $\mathrm{R}_{\mathrm{C}}$ | ESR in series with $\mathrm{C}_{R}$ | $1 \mathrm{~m} \Omega$ | $10 \Omega$ |
| $\mathrm{C}_{\mathrm{D}}$ | DUT capacitance with negligible ESR | 100 pF | 10 nF |
| $R_{D}$ | Loading resistance at the DUT | $\sim 2 \Omega$ | Infinity |
| $\mathrm{I}_{\mathrm{R}}$ | Current range | $\pm 5 \mu \mathrm{~A}$ | $\pm 1.2 \mathrm{~A}$ |


| Name | Description | Min | Max |
| :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{Z}}$ | Resistor in series with $\mathrm{C}_{\mathrm{C} 0}$, which contributes a zero. | $500 \Omega$ | $1.6 \mathrm{M} \Omega$ |
| $\mathrm{R}_{\mathrm{p}}$ | Resistor to 8 pF to contribute an additional pole | $200 \Omega$ | $1 \mathrm{M} \Omega$ |
| $\mathrm{C}_{\mathrm{CO}}: \mathrm{C}_{\mathrm{C} 3}$ | Capacitors to ensure unconditional stability | 100 pF | 100 nF |
| $\mathrm{C}_{\mathrm{F} 0}: \mathrm{C}_{\text {F4 }}$ | Capacitors to optimize ac performance into different $\mathrm{C}_{R}, \mathrm{C}_{\mathrm{D}}$ | 4.7 nF | $10 \mu \mathrm{~F}$ |
| $g_{m x}$ | Transconductance of force amplifier input stage | $40 \mu \mathrm{~A} / \mathrm{V}$ | $900 \mu \mathrm{~A} V$ |

## THEORY OF OPERATION



Figure 57. Block Diagram of a Force Amplifier Loop

## POLES AND ZEROS IN A TYPICAL SYSTEM

Typical closed loop systems have one dominant pole in the feedback path, providing $-20 \mathrm{~dB} /$ decade gain roll off and $90^{\circ}$ of phase shift so that the gain decreases to 0 dB where there is a conservative $90^{\circ}$ of phase margin.

The AD5560 has compensation options to help cope with the various load conditions that a DPS is presented with.

## MINIMIZING THE NUMBER OF EXTERNAL COMPENSATION COMPONENTS

Note that, depending on the range of load conditions, not all external capacitors are required.

## $\mathrm{C}_{\mathrm{Fx}}$ Pins

There are five external $\mathrm{C}_{\mathrm{Fx}}$ pins. All five pins are used in the autocompensation mode to choose a suitable capacitor, depending on the load being driven. To reduce component count, it is possible to connect just one capacitor, for instance, $\mathrm{C}_{\mathrm{F} 2}$ to the $\mathrm{C}_{\mathrm{F} 2}, \mathrm{C}_{\mathrm{F} 1}$, and $\mathrm{C}_{\mathrm{FO}}$ pins. Therefore, when any of the smallest three external capacitors are selected, the same physical capacitor is used because it is connected to all three pins. A disadvantage here is that the larger $\mathrm{C}_{\mathrm{F} 2}$ capacitor should be bigger than optimal and may increase settling time of the whole circuit (particularly the measure current).

## $\mathrm{C}_{\mathrm{Cx}}$ Pins

To make the AD5560 stable with any unknown capacitor from 0 pF to $160 \mu \mathrm{~F}$, all four $\mathrm{C}_{\mathrm{Cx}}$ capacitors are required. However, if the range of load is from 0 pF to $20 \mu \mathrm{~F}$, then $\mathrm{C}_{\mathrm{C} 3}$ can be omitted.

Similarly, if the load range is from 0 pF to $2.2 \mu \mathrm{~F}$, then $\mathrm{C}_{\mathrm{C} 2}$ and $\mathrm{C}_{\mathrm{C} 3}$ can be omitted. Only $\mathrm{C}_{\mathrm{co}}$ is required in autocompensation mode.

Note that safe mode, which makes the device stable in any load from 0 pF to $160 \mu \mathrm{~F}$, simply switches in all of the four $\mathrm{C}_{\mathrm{C}_{x}}$ capacitors. Stability into $160 \mu \mathrm{~F}$ is assured only if all four capacitors are present; otherwise, the maximum capacitor for stability is reduced to $20 \mu \mathrm{~F}, 2.2 \mu \mathrm{~F}$, or 220 nF , depending on how many capacitors are missing.

## EXTRA POLES AND ZEROS IN THE AD5560

## The Effect of $\mathrm{C}_{\mathrm{Cx}}$

$\mathrm{C}_{\mathrm{C} 0}$ is switched on at all times. $\mathrm{C}_{\mathrm{C} 3}, \mathrm{C}_{\mathrm{C} 2}$, and $\mathrm{C}_{\mathrm{C} 1}$ can be connected in addition to $\mathrm{C}_{\mathrm{C} 0}$ to slow down the force amplifier loop. In the $\pm 500 \mathrm{~mA}$ range looking into a small load capacitor, with only $\mathrm{C}_{\mathrm{CO}}$ connected, the ac gain vs. phase response results in $\sim 90^{\circ}$ of phase margin and a unity gain bandwidth (UGB) of $\sim 400 \mathrm{kHz}$.

## The Effect of $\mathrm{C}_{\mathrm{Fx}}$

The output of the AD5560 passes through a sense resistor to the DUT. Coupled with the load capacitor, this sense resistor can act as a low-pass filter that adds phase shift and decreases phase margin (particularly in the low current ranges where the sense resistors are large).
Placing a capacitor in parallel with this sense resistor provides an ac feedforward path to the DUT. Therefore, at high frequencies, the DUT is driven through the $\mathrm{C}_{\mathrm{Fx}}$ capacitor rather than through the sense resistor.

## THEORY OF OPERATION

Note that each $\mathrm{C}_{\mathrm{Fx}}$ output has an output impedance of about $3 \Omega$. This is very small compared to the sense resistors of the low current ranges but not so for the highest current ranges. Therefore, the $\mathrm{C}_{\mathrm{Fx}}$ capacitors are most effective in the low current ranges but are of lesser benefit in higher current ranges.
As shown in the force amplifier diagram (see Figure 57), there is a pole at $1 /\left(R_{\text {SENSE }} \times\left[C_{F x}+C_{R}\right]\right)$ and a zero at $1 /\left[R_{\text {SENSE }} \times C_{F x}\right]$. Therefore, the output impedance of each $\mathrm{C}_{\mathrm{Fx}}$ output, at around 1 $\Omega$, limits the improvement available by using the $\mathrm{C}_{\mathrm{Fx}}$ capacitors. For a large load capacitance, there is still a pole at $-1 /[1 \Omega \times C R]$ above which the phase improvement is lost. If there is also a cable resistance to the $D U T$, or if $C_{F x}$ has significant $E S R$, this should be added to the $1 \Omega$ to calculate the pole frequency.

If $\mathrm{C}_{\mathrm{FX}}$ is chosen to be bigger than the load capacitance, it can dominate the settling time and slow down the settling of the whole circuit. Also, it directly affects the time taken to measure a current $\left(R_{\text {SENSE }} \times C_{F X}\right)$.

## The Effect of $\mathbf{R z}_{\mathbf{z}}$

When the load capacitance is known, $R_{z}$ can be used to optimize the response of the AD5560. Because the $\mathrm{C}_{\mathrm{Fx}}$ buffers have some output impedance of about $1 \Omega$, there is likely to be some additional resistance to the DUT. There can still be an output pole associated with this resistance and the load capacitance, $C_{R}, 1 /\left[R_{0} \times C_{R}\right]$ (where $\mathrm{R}_{0}=$ the series/parallel combination of the sense resistor, the $\mathrm{C}_{\mathrm{Fx}}$ output impedance, the $\mathrm{C}_{\mathrm{Fx}}$ capacitor ESR, and the cable to DUT). This is particularly significant for larger load capacitances in any current range. By programming a zero into the loop response by setting $R_{z}$ (in series with $\mathrm{C}_{\mathrm{C} 0}$ ), it is possible to cancel this pole. Above the frequency $1 /\left[\mathrm{C}_{\mathrm{CO}} \times \mathrm{R}_{\mathrm{Z}}\right]$, the series resistance and capacitance begin to look resistive rather than capacitive, and the $90^{\circ}$ phase shift and $20 \mathrm{~dB} /$ decade contributed by $\mathrm{C}_{\mathrm{CO}}$ no longer apply. Note that, to cancel the load pole with the $R_{z}$ zero, the load pole must be known to exist. Adding a zero to cancel a pole that does not exist causes an oscillation (perhaps the expected load capacitor is not present). Also, it is recommended to avoid creating a zero frequency lower than the pole frequency; instead, allow the zero frequency to be $2 \times$ or $3 \times$ higher than the calculated pole frequency.

## The Effect of $\mathbf{R}_{\mathbf{P}}$

$R_{p}$ can be used to ensure circuit stability when a poor load capacitor with significant ESR is present. Above the frequency, $1 /\left[\mathrm{C}_{R} \times\right.$ $\mathrm{R}_{\mathrm{C}}$, the DUT begins to look resistive. The ESR of the DUT capacitor, $R_{C}$, contributes a zero at this frequency. The load capacitor, $C_{R}$, is counted on to stabilize the system when the user has cancelled the load pole with the $\mathrm{R}_{\mathrm{z}}$ zero. Just as the absence of $\mathrm{C}_{\mathrm{R}}$ under these circumstances can cause oscillations, the presence of ESR $R_{C}$ while nonzero $R_{Z}$ is used can cause stability problems. This is most likely to be the case when there are both a large $C_{R}$ and large $\mathrm{R}_{\mathrm{C}}$.

The $R_{p}$ resistor is intended to solve this problem. Again, it is prudent not to cancel exact pole/zero cancellation with $\mathrm{R}_{z}$ and instead allow the zero to be $2 x$ to $3 x$ the frequency of the pole. It is best to be very conservative when using $R_{z}$ to cancel the load pole. Choose a high zero frequency to avoid flat spots in the gain curve that extend bandwidth, and be conservative when choosing $\mathrm{R}_{\mathrm{p}}$ to create a pole. Aim to place the $R_{z}$ zero at $5 x$ the exact cancellation frequency and the $R_{p}$ pole at around $2 \times$ the exact cancellation frequency. The best solution here is to avoid this complexity by using a high quality capacitor with low ESR.

## COMPENSATION STRATEGIES

## Ensuring Stability into an Unknown Capacitor Up to a Maximum Value

If the AD5560 has to be stable in a range of load capacitance from no load capacitance to an upper limit, then select manual compensation mode and, in Compensation Register 2, set the parameters according to the maximum load capacitance listed in Table 14.

Table 14. Suggested Compensation Settings for Load Capacitance Range of Unknown Value to Some Maximum Value

| Capacitor |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Min | Max | $\mathrm{g}_{\mathrm{m}[1: 0]}$ | $\mathrm{R}_{\mathrm{P}[2: 0]}$ | $\mathrm{R}_{\mathrm{Z}[2: 0]}$ | $\mathrm{C}_{\mathrm{C}[3: 1]}$ | $\mathrm{C}_{\mathrm{F}[2: 0]}$ |  |
| 0 | $0.22 \mu \mathrm{~F}$ | 2 | 0 | 0 | 000 | 2 |  |
| 0 | $2.2 \mu \mathrm{~F}$ | 2 | 0 | 0 | 001 | 3 |  |
| 0 | $10 \mu \mathrm{~F}$ | 2 | 0 | 0 | 010 | 4 |  |
| 0 | $20 \mu \mathrm{~F}$ | 2 | 0 | 0 | 011 | 4 |  |
| 0 | $160 \mu \mathrm{~F}$ | 2 | 0 | 0 | 111 | 4 |  |

Table 14 assumes that the $\mathrm{C}_{\mathrm{C}_{x}}$ and $\mathrm{C}_{\mathrm{Fx}}$ capacitor values are those suggested in Table 8.

Making a circuit stable over a range of load capacitances for no load capacitance or greater means that the circuit is over-compensated for small load capacitances, undercompensated for high load capacitances, or both. The previous choice settings, along with the suggested capacitor values, is a compromise between both. By compromising phase margin into the largest load capacitors, the system bandwidth can be increased, which means better performance under load current transient conditions. The disadvantage is that there is more overshoot during a large DAC step. To reduce this at the expense of settling time, it may be desirable to temporarily switch a capacitor range $5 \times$ or $10 \times$ larger before making a large DAC step.

## OPTIMIZING PERFORMANCE FOR A KNOWN CAPACITOR USING AUTOCOMPENSATION MODE

The autocompensation mode decides what values of $\mathrm{g}_{\mathrm{mx}}, \mathrm{C}_{\mathrm{Cx}}$ $C_{F x}, R_{Z}$, and $R_{P}$ should be chosen for good performance in a particular capacitor. Both the capacitance and its ESR need to

## THEORY OF OPERATION

be known. To avoid creating an oscillator, the capacitance should not be overestimated and the ESR should not be underestimated. Use the following steps to determine compensation settings when using the manual compensation register (this algorithm is what the autocompensation method is based upon):

1. Use $C_{R}$ (the load capacitance with a series ESR) and $R_{C}$ (the ESR of that load capacitance) as inputs.
2. Assume that $C_{R}$ has not been overestimated and that $R_{C}$ has not been underestimated. (Although, when the ESR $R_{C}$ is shown to have a frequency dependence, the lowest $R_{c}$ that occurs near the resonant frequency is probably a better guide. However, do not underestimate this ESR).
a. $\mathrm{C}_{\mathrm{C} 0}$ is the suggested 100 pF .
b. $\mathrm{C}_{\mathrm{Fx}}$ capacitor values are as suggested, and they extend up to $2.2 \mu \mathrm{~F}\left(\mathrm{C}_{\mathrm{F} 4}\right)$. For faster settling into small capacitive loads, include smaller $\mathrm{C}_{\mathrm{Fx}}$ values such as $\mathrm{C}_{\mathrm{F} 3}$ and $\mathrm{C}_{\mathrm{F} 2}$. If a capacitor is not included, then short the corresponding $\mathrm{C}_{\mathrm{Fx}}$ pin to one that is.
c. There is approximately $1 \Omega$ of parasitic resistance, $\mathrm{R}_{\mathrm{C}}$, from the AD5560 to the DUT (for example, the cable); $R_{C}=1 \Omega$.
3. Select $g_{m[1: 0]}=2, C_{C[3: 1]}=000$. This makes the input stage of the force amplifier; have $\mathrm{g}_{\mathrm{mx}}=300 \mu \mathrm{~A} /$; deselect the compensation capacitors, $\mathrm{C}_{\mathrm{C} 1}, \mathrm{C}_{\mathrm{C} 2}, \mathrm{C}_{\mathrm{C} 3}$, so that only $\mathrm{C}_{\mathrm{C} 0}$ is active.
4. Choose a $\mathrm{C}_{\mathrm{F}[: 0]}$ value from 0 to 4 to select the largest $\mathrm{C}_{\mathrm{Fx}}$ capacitor that is smaller than $\mathrm{C}_{\mathrm{R}}$.
5. If $C_{R}<100 \mathrm{nF}$, then set $\mathrm{R}_{\mathrm{Z}[: 0]}=0, R_{P[2: 0]}=0$. This ends the algorithm.
6. Calculate $R_{0}$, the resistive impedance to the DUT, using the following steps:
a. Calculate $R_{\mathrm{g}}$, the sense resistor, from the selected current range using $R_{S}=0.5 \mathrm{~V} / \|_{\text {RANGE }}$.
b. Calculate $\mathrm{R}_{\mathrm{F}}$, the output impedance, through the $\mathrm{C}_{\mathrm{Fx}}$ capacitor, by using

$$
R_{F}=1.2 \Omega+\left(E S R \text { of } C_{F x} \text { capacitor }\right)
$$

c. Calculate $R_{F M}$, a modified version of $R_{F}$, which takes account of frequency dependent peaking, through the $\mathrm{C}_{\mathrm{Fx}}$ buffers into a large capacitive load, by using
$R_{F M}=R_{F}\left(1+\left[2 \times\left(C_{F x} / 2.2 \mu F\right)\right]\right)$
That is, $R_{F M}$ is up to $3 \times$ smaller than $R_{F}$, when the selected $\mathrm{C}_{\mathrm{Fx}}$ capacitor is large compared to $2.2 \mu \mathrm{~F}$.

Then calculate
$R_{0}=R_{C}+\left(R_{S} \| R_{F M}\right)$
where $R_{C}$ takes its value from the assumptions in Step 2.
7. If $R_{C}>\left(R_{0} / 5\right)$, then the $E S R$ is large enough to make the DUT look resistive. Choose $R_{z[2: 0]}=0, R_{p[2: 0]}=0$. This ends the algorithm
8. Calculate the unity gain frequency ( $f u g$ ), the ideal unity gain frequency of the force amplifier, from $f_{U G}=g_{m x} 2 \pi C_{C o}$. Using the previously suggested values $\left(g_{m[1: 0]}=2\right.$ gives $g_{m x}=300$ $\mu A / V$ and $C_{C 0}=100 \mathrm{pF}$ ), $\mathrm{f}_{\mathrm{UG}}$ calculates to 480 kHz .
9. Calculate $F_{p}$, the load pole frequency, using $F_{p}=1 /\left(2 \pi R_{0} C_{C O}\right)$.
10. Calculate $F_{Z}$, the $E S R$ zero frequency, using $F_{Z}=1 /(2 \pi R c C r)$.
11. If $F_{p}>f_{u G}$, the load pole is above the bandwidth of the AD5560. Ignore it with $\mathrm{R}_{\mathrm{z}[2: 0]}=0, \mathrm{R}_{\mathrm{P}[2: 0]}=0$. This ends the algorithm
12. If $R_{C}<\left(R_{0} / 25\right)$, then the ESR is negligible. Attempt to cancel the load pole with $\mathrm{R}_{\mathrm{z}}$ zero. Choose an ideal zero frequency of 2 $\times F_{\mathrm{p}}$ for some safety margin and then choose the $\mathrm{R}_{\mathrm{z}[2: 0]}$ value that gives the closest frequency on a logarithmic scale. This ends the algorithm.
13. Otherwise, this is a troublesome window in which a load pole and a load zero cannot be ignored. Use the following steps:

- To cancel the load pole at $F_{p}$, choose an ideal zero frequency of $6 \times \mathrm{F}_{\mathrm{p}}$ (this is more conservative than the $2 \times \mathrm{F}_{\mathrm{p}}$ suggested earlier, but there is more that can go wrong with miscalculation). Then choose the $\mathrm{R}_{[2: 0]}$ value that gives the closest zero to this ideal frequency of $6 \times \mathrm{F}_{\mathrm{p}}$ on a logarithmic scale.
- To cancel the ESR zero at $\mathrm{F}_{\mathrm{Z}}$, choose an ideal pole frequency of $2 \times F_{z}$.
- Then choose the $R_{P[2: 0]}$ value that gives the closest pole to this ideal frequency of $2 \times F_{z}$ on a logarithmic scale. This ends the algorithm.


## ADJUSTING THE AUTOCOMPENSATION MODE

The autocompensation algorithm assumes that there is $1 \Omega$ of resistance $\left(R_{C}\right)$ from the AD5560 to the DUT. If a particular application has resistance that differs greatly from this, then it is likely that the autocompensation algorithm is nonoptimal.
If using the autocompensation algorithm as a starting point, consider that overstating the C $_{\mathrm{R}}$ capacitance and understating the ESR $R_{C}$ is likely to give a faster response but could cause oscillations. Understating $\mathrm{C}_{R}$ and overstating $\mathrm{R}_{\mathrm{C}}$ is more likely to slow things down and reduce phase margin but not create an oscillator.

It is often advisable to err on the side of simplicity. Rather than insert a pole and zero at similar frequencies, it may be better to add none at all. Set $\mathrm{R}_{\mathrm{P}[2: 0]}=\mathrm{R}_{\mathrm{z}[2: 0]}=0$ to push them beyond the AD5560 bandwidth.

## DEALING WITH PARALLEL LOAD CAPACITORS

In the event that the load capacitance consists of two parallel capacitors with different ESRs, it is highly likely that the overall complex impedance at the unity gain bandwidth is dominated by the larger capacitor and its ESR. Assuming that the smaller capacitor does not exist normally is a safer simplifying assumption.

A more complex alternative is to calculate the overall impedance at the expected unity gain bandwidth and use this to calculate

## THEORY OF OPERATION

an equivalent series $C_{R}$ and $R_{C}$ that have the same complex impedance at that particular frequency.

## DAC LEVELS

This device contains all the dedicated DAC levels necessary for operation: a 16-bit DAC for the force amplifier, two 16-bit DACs for the clamp high and low levels, two 16-bit DACs for the comparator high and low levels, a 16 -bit DAC to set a programmable open sense voltage, and a 16 -bit offset DAC to bias or offset a number of DACs on chip (FORCE, CLL, CLH, CPL, CPH).

## FORCE AND COMPARATOR DACS

The architecture of the main force amplifier DAC consists of a 16-bit R-2R DAC, whereas the comparator DACs are resistor-string DACs followed by an output buffer amplifier. This resistor-string architecture guarantees DAC monotonicity. The 16-bit binary digital code loaded to the DAC register determines at what node on the string the voltage is tapped off before being fed to the output amplifier.

The comparator DAC is similarly arranged. The force and comparator DACs have a 25.62 V span, including overrange to enable offset and gain errors to be calibrated out.

The transfer function for these 16-bit DACs is
$V_{\text {OUT }}=5.125 \times V_{R E F} \times\left(\frac{D A C \text { CODE }}{2^{16}}\right)-5.125 \times V_{R E F} \times$
$\left(\frac{\text { OFFSET_DAC_CODE }}{2^{16}}\right)+$ DUTGND
where DAC CODE is X2 (see the Offset and Gain Registers section).

## CLAMP DACS

The architecture of the clamp DAC consists of a 16 -bit resistorstring DAC followed by an output buffer amplifier. This resistorstring architecture guarantees DAC monotonicity. The 16-bit binary digital code loaded to the DAC register determines at what node on the string the voltage is tapped off before being fed to the output amplifier.
The clamp DACs have a 25.62 V span, including overrange, to enable offset and gain errors to be calibrated out.

The transfer function for these 16 -bit DACs is
$V C L H, V C L L=5.125 \times V_{R E F} \times\left(\frac{D A C ~ C O D E}{2^{16}}\right)-5.125 \times V_{R E F} \times$ $\left(\frac{\text { OFFSET_DAC_CODE }_{2}}{2^{16}}\right)+$ DUTGND

The transfer function for the clamp current value is
$I C L L, I C L H=\frac{5.125 \times V_{R E F} \times\left(\frac{D A C \text { CODE }-32768}{2^{16}}\right)}{R_{\text {SENSE }} \times M I_{-} A M P_{-} G A I N}$
where:
$R_{\text {SENSE }}$ is the sense resistor.
MI_AMP_GAIN is the gain of the MI amp (either 10 or 20 ).

## OSD DAC

The OSD DAC is a 16 -bit DAC function, again a resistor string DAC guaranteeing monotonicity. The 16-bit binary digital code loaded to the DAC register determines at what node on the string the voltage is tapped off before being fed to the output amplifier. The OSD function is used to program the voltage difference needed between the force and sense lines before the alarm circuit flags an error. The OSD DAC has a range of 0.62 V to 5 V . The transfer function is as follows:

$$
\begin{equation*}
V_{\text {OUT }}=V_{\text {REF }} \times\left(\frac{D A C \text { CODE }}{2^{16}}\right) \tag{4}
\end{equation*}
$$

The offset DAC does not affect the OSD DAC output range.

## DUTGND DAC

Similarly, the DUTGND DAC (DGS) is a 16 -bit DAC and uses a resistor string DAC to guarantee monotonicity. The 16 -bit binary digital code loaded to the DAC register determines at what node on the string the voltage is tapped off before being fed to the output amplifier. This function is used to program the voltage difference needed between the DUTGND and AGND lines before the alarm circuit flags an error.
The DUTGND DAC has a range of 0 V to 5 V . The transfer function for this 16 -bit DAC is shown in Equation 1.
The offset DAC does not affect the OSD DAC output range.

## OFFSET DAC

In addition to the offset and gain trim, there is also a 16 -bit offset DAC that offsets the output of each DAC on chip. There-fore, depending on headroom available, the input to the force amplifier can be arranged either symmetrically or asymmetrically about DUTGND but always within a voltage span of 25 V . Some extra gain is included to allow for system error correction using the $m$ (gain) and c (offset) registers.

The usable voltage range is -22 V to +25 V . Full scale loaded to the offset DAC does not give a useful output voltage range because the output amplifiers are limited by available footroom. Table 15 shows the effect of the offset DAC on other DACs in the device (clamp, comparator, and force DACs).

Table 15. Offset DAC Relationship with Other DACs, $V_{R E F}=5 \mathrm{~V}$

| Offset DAC Code | DAC Code $^{1}$ | DAC Output Voltage Range |
| :--- | :--- | :--- |
| 0 | 0 | 0.00 |
| 0 | 32,768 | 12.81 |
| 0 | 65,535 | 25.62 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 32,768 | 0 | -12.81 |

Table 15. Offset DAC Relationship with Other DACs, $V_{\text {REF }}=5 \mathrm{~V}$ (Continued)

| Offset DAC Code | DAC Code $^{1}$ | DAC Output Voltage Range |
| :--- | :--- | :--- |
| 32,768 | 32,768 | 0.00 |
| 32,768 | 65,535 | 12.81 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 57,344 | 0 | -22.42 |
| 57,344 | 32,768 | -9.61 |
| 57,344 | 65,535 | 3.20 |
| $\ldots$ | $\ldots$ | $\ldots$ |
| 65,355 | $\ldots$ | Footroom limitations |

1 DAC code shown for 16-bit force DAC.

## OFFSET AND GAIN REGISTERS

Each DAC level contains independent offset and gain control registers that allow the user to digitally trim offset and gain. These registers give the user the ability to calibrate out errors in the complete signal chain (including the DAC) using the internal m and c registers, which hold the correction factors.

The digital input transfer function for the DACs can be represented as
$x 2=\left[x 1 \times(m+1) / 2^{n}\right]+\left(c-2^{n-1}\right)$
where:
$x 2$ is the data-word loaded to the resistor string DAC.
$x 1$ is the 16 -bit data-word written to the DAC input register.
$m$ is the code in the gain register (default code $=2^{16}-1$ ).
$n$ is the DAC resolution $(n=16)$.
$c$ is the code in the offset register (default code $=2^{15}$ ).

## Offset and Gain Registers for the Force Amplifier DAC

The force amplifier input ( $\mathrm{F}_{\text {IN }}$ ) DAC level contains independent offset and gain control registers that allow the user to digitally trim offset and gain. There is one set of registers for the force voltage range: $\mathrm{x} 1, \mathrm{~m}$, and c .

## Offset and Gain Registers for the Comparator DACs

The comparator DAC levels contain independent offset and gain control registers that allow the user to digitally trim offset and gain. There are seven sets of registers consisting of a combination of $x 1$, m , and c , one set each for the five internal force current ranges and one set each for the two external high current ranges.

## Offset and Gain Registers for the Clamp DACs

The clamp DAC levels contain independent offset and gain control registers that allow the user to digitally trim offset and gain. One set of registers covers the $V_{\text {SENSE }}$ range, the five internal force current ranges, and the two external high current ranges. Both clamp DAC
$x 1$ registers and their associated offset and gain registers are 16 bit.

## REFERENCE SELECTION

The voltage applied to the VREF pin determines the output voltage range and span applied to the force amplifier, clamp, and comparator inputs and the current ranges.

This device can be used with a reference input ranging from 2 V to 5 V . However, for most applications, a reference input of 5 V is able to meet all voltage range requirements. The DAC amplifier gain is 5.125 , which gives a DAC output span of 25.625 V . The DACs have gain and offset registers that can be used to calibrate out system errors. In addition, the gain register can be used to reduce the DAC output range to the desired force voltage range.

Using a 5 V reference and setting the m (gain) register to one-fourth scale or $0 \times 4000$ gives an output voltage span of 6.25 V . Because the force DAC has 18 bits of resolution even with only one-fourth of the output voltage span, it is still possible to achieve 16-bit resolution in this 6.25 V range.

The measure current amplifier has two gain settings, 10 and 20. The two gain settings allow users to achieve the quoted/speci-fied current ranges with large or small voltage swings. The 20 gain setting is intended for use with a 5 V reference, and the 10 gain setting is for use with a 2.5 V reference. Both combinations ensure the specified current ranges. Other VREF/gain setting combinations should be used only to achieve smaller current ranges. See Table 27 for suggested references for use with the AD5560.

## CALIBRATION

Calibration involves determining the gain and offset of each channel in each mode and overwriting the default values in the $m$ and $c$ registers of the individual DACs.

## Reducing Zero-Scale Error

Zero-scale error can be reduced as follows:

1. Set the output to the lowest possible value.
2. Measure the actual output voltage and compare it to the required value. This is the zero-scale error.
3. Calculate the number of LSBs equivalent to the zero-scale error, and add or subtract this number to the default value of the c register.

## Reducing Gain Error

Gain error can be reduced as follows:

1. Measure the zero-scale error.
2. Set the output to the highest possible value.
3. Measure the actual output voltage and compare it to the required value. This is the gain error.

## THEORY OF OPERATION

4. Calculate the number of LSBs equivalent to the gain error and subtract this number from the default value of the $m$ register. Note that only positive gain error can be reduced.

## Calibration Example

Nominal offset coefficient = 32,768 (0x8000)
Nominal gain coefficient $=65,535$ (0xFFFF)
For example, the gain error $=0.5 \%$, and the offset error $=100 \mathrm{mV}$.
Gain error ( $0.5 \%$ ) calibration is as follows:
$65,535 \times 0.995=65,207$
Therefore, load Code 1111111010110111 (0xFEB7) to the m register.

Offset error ( 100 mV ) calibration is as follows:
LSB size $=10.25 / 65,535=156 \mu \mathrm{~V}$
Offset coefficient for 100 mV offset $=100 / 0.156=641$ LSBs
Therefore, load Code 0111110101111111 (0x7D7F) to the c register.

## ADDITIONAL CALIBRATION

The techniques described in the Calibration section are usually sufficient to reduce the zero-scale and gain errors. However, there are limitations whereby the errors may not be sufficiently reduced. For example, the offset (c) register can only be used to reduce the offset caused by negative zero-scale error. A positive offset cannot be reduced. Likewise, if the maximum voltage is below the ideal value, that is, a negative gain error, the gain ( $m$ ) register cannot be used to increase the gain to compensate for the error. These limitations can be overcome by increasing the reference value.

## SYSTEM LEVEL CALIBRATION

There are many ways to calibrate the device on power-on. Following is an example of how to calibrate the FIN DAC registers (Register 0x8 to Register 0xA) of the device without a DUT or DUT board connected. The calibration procedure for the force and measure circuitry is as follows:

1. Calibrate the force voltage (two-point calibration).
a. Write zero scale to the FIN DAC registers (Register 0x8 to Register 0xA).
b. Connect SYS_FORCE to FORCE (via SW8) and SYS_SENSE to SENSE (via SW9), and close the internal force/sense switch (SW11).
c. Using the system PMU, measure the error between the voltage at FORCE/SENSE and the desired value.
d. Similarly, load full scale to the FIN DAC registers (Register $0 \times 8$ to Register $0 \times A$ ) and measure the error between the voltage at FORCE/SENSE and the desired value.
e. Calculate the m and c values.
f. Load these values to the appropriate FIN DAC $m$ and FIN DAC c registers (Register 0x9 and Register 0xA).
2. Calibrate the measure voltage (two-point calibration).
a. Connect SYS_FORCE to FORCE (via SW8) and SYS_SENSE to SENSE (via SW9), and close the internal force/sense switch (via SW11).
b. Force the voltage on FORCE via SYS_FORCE and measure the voltage at MEASOUT. The difference is the error between the actual forced voltage and the voltage at MEASOUT.
3. Calibrate the measure current (two-point calibration).
a. In FV mode, write zero scale to the FIN DAC registers (Register 0x8 to Register 0xA).
b. Disconnect the FORCE pin and the SENSE pin. Connect SYS_FORCE to FORCE (via SW8) and SYS_SENSE to SENSE (via SW9).
c. Connect the SYS_FORCE pin to an external ammeter and its other terminal to the SYS_SENSE pin.
d. Connect the SYS_SENSE pin to a precision resistor ( $\mathrm{R}_{\mathrm{DUT}}$ ), where $R_{\text {DUT }}=R_{\text {SENSE }} \times 20$ of the current range, and connect its other terminal to ground (see Figure 58).
e. Measure the error between the ammeter reading and the MEASOUT reading by forcing $\pm 10 \mathrm{~V}$ to the FIN DAC registers (Register 0x8 to Register 0xA).
f. Repeat Step 3a through Step3e across all current ranges.
4. Similarly, calibrate the comparator and clamp DACs, and load the appropriate gain and offset registers. Calibrating these DACs requires some successive approximation to determine where the comparator trips or the clamps engage.


Figure 58. Measure Current Calibration

## CHOOSING AV ${ }_{\text {DD }} / \mathrm{AV}_{\text {SS }}$ POWER SUPPLY RAILS

As noted in the Specifications section, the minimum supply variation across the part is $\left|\mathrm{AV}_{D D}-\mathrm{AV}_{S S}\right| \geq 16 \mathrm{~V}$ and $\leq 33 \mathrm{~V}, \mathrm{AV} \mathrm{V}_{\mathrm{DD}} \geq 8$ V , and $\mathrm{AV}_{S S} \leq-5 \mathrm{~V}$. For the $\mathrm{AD5560}$ circuits to operate correctly, the supply rails must take into account not only the force voltage range but also the internal DAC minimum voltage level, as well as headroom/footroom.

AD5560

## THEORY OF OPERATION

The DAC amplifier gains $\mathrm{V}_{\text {REF }}$ by 5.125 , and the offset DAC centers that range about some chosen point. Because the DAC minimum voltage ( $\mathrm{V}_{\mathrm{MII}}$ ) is used in other parts of the circuit (MEASOUT gain of 0.2 ), it is important that $\mathrm{AV}_{S S}$ be chosen based on the following:
$A V_{S S} \leq-5.125 \times\left(V_{\text {REF }} \times\left(\right.\right.$ OFFSET_DAC_CODE/2 $\left.\left.{ }^{16}\right)\right)-$
$A V_{S S}$ Headroom - $V_{\text {DUTGND }}-\left(R_{\text {CABLE }} \times \bar{I}_{\text {LOAD }}\right)$
where:
$A V_{S S \_}$Headroom is the 2.75 V headroom (includes the $\mathrm{R}_{\text {SENSE }}$ voltage drop).
$V_{\text {DUTGND }}$ is the voltage range anticipated at DUTGND.
$R_{\text {CABLE }}$ is the cable/path resistance.
$L_{\text {LOAD }}$ is the maximum load current.
When choosing $\mathrm{AV}_{\mathrm{DD}}$, remember to take into account the specified current ranges. The measure current block has either a gain of 20 or 10 and must have sufficient headroom/ footroom to operate correctly.
As the nominal, $\mathrm{V}_{\text {RSENSE }}$ is $\pm 0.5 \mathrm{~V}$ for the full-scale specified current flowing for all ranges. If this is gained by 20 , the measure current amplifier output (internal node) voltage range is $\pm 10 \mathrm{~V}$ with full-scale current and the default offset DAC setting. The measure current block needs $\pm 2.25 \mathrm{~V}$ footroom/headroom for correct operation in addition to the $\pm 0.5 \mathrm{~V} \mathrm{~V}_{\text {RSENSE }}$.
For simplicity, when $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$, minimum $\left|\mathrm{AV}_{\mathrm{DD}}-\mathrm{AV}_{\mathrm{SS}}\right|=31.125 \mathrm{~V}$ $\left(V_{\text {REF }} \times 5.125+\right.$ headroom + footroom $)$; otherwise, there can be unanticipated effects resulting from headroom/ footroom issues. This does not take into account cable loss or DUTGND contributions.

Similarly, when $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}$, minimum $\left|\mathrm{AV} \mathrm{V}_{\mathrm{DD}}-\mathrm{AV}_{\mathrm{SS}}\right|=18.3 \mathrm{~V}$ and, when $V_{R E F}=2 \mathrm{~V}$, minimum $\left|A V_{D D}-A V_{S S}\right|=16 \mathrm{~V}$.

The AD5560 is designed to settle fast into large capacitive loads; therefore, when slewing, the device draws $2 \times$ to $3 x$ the current range from the $A V_{D D} / \mathrm{AV}_{S S}$ supplies. When supply rails are chosen, they should be capable of supplying each DPS channel with sufficient current to slew.

## CHOOSING $^{H C A V}$ SS $X$ AND HCAV ${ }_{\text {DD }} X$ SUPPLY RAILS

Selection of $\mathrm{HCAV}_{S S} \mathrm{x}$ and $\mathrm{HCAV}_{D D} \mathrm{x}$ supplies is determined by the EXTFORCE1 and EXTFORCE2 output ranges. The supply rails chosen must take into account headroom and footroom, DUTGND voltage range, cable loss, supply tolerance, and $V_{\text {RSENSE. }}$ If diodes are used in series with the $\mathrm{HCAV}_{S S} \mathrm{X}$ and $\mathrm{HCAV}_{D D} X$ supplies pins (shown in Figure 60), the diode voltage drop should also be factored into the supply rail calculation.
The AD5560 is designed to settle fast into large capacitive loads in high current ranges; therefore, when slewing, the device draws $2 \times$ to $3 x$ the current range from the $H C A V_{S S} x$ and $H C A V_{D D} X$ supplies. When choosing supply rails, ensure that they are capable of supplying each DPS channel with sufficient current to slew.

All output stages of the AD5560 are symmetrical; they can source and sink the rated current. Supply design/bypassing should account for this.

## POWER DISSIPATION

The maximum power dissipation allowed in the EXTFORCE1 stage is 10 W , whereas in the EXTFORCE2 stage, it is 5 W . Take care to ensure that the device is adequately cooled to remove the heat. The quiescent current is $\sim 0.8 \mathrm{~W}$ with an internal current range enabled and $\sim 1 \mathrm{~W}$ with external current ranges, EXTFORCE1 or EXTFORCE2, enabled. This device is specified for performance up to $90^{\circ} \mathrm{C}$ junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ).

## PACKAGE COMPOSITION AND MAXIMUM VERTICAL FORCE

The exposed pad and leads of the TQFP package have a $100 \%$ tin finish. The exposed paddle is connected internally to $\mathrm{AV}_{\mathrm{ss}}$. The simulated maximum allowable force for a single lead is 0.18 lbs ; total allowable force for the package is 11.5 lbs . The quoted maximum force may cause permanent lead bending. Other package failure (die, mold, board) may occur first at lower forces.

## SLEW RATE CONTROL

There are two methods of achieving different slew rates using the AD5560. One method is using the programmable slew rate feature that gives eight programmable rates. The second method is using the ramp feature and an external clock.

## Programmable Slew Rate

Eight programmable modes of slew rates are available to choose from through the serial interface, enabling the user to choose different rates to power up the DUT. The different slew rates are achieved by variation in the internal compensation of the force DAC output amplifier. The slew rates available are $1.000 \mathrm{~V} / \mu \mathrm{s}, 0.875$ $\mathrm{V} / \mu \mathrm{s}, 0.750 \mathrm{~V} / \mu \mathrm{s}, 0.625 \mathrm{~V} / \mu \mathrm{s}, 0.5 \mathrm{~V} / \mu \mathrm{s}, 0.4375 \mathrm{~V} / \mu \mathrm{s}, 0.35 \mathrm{~V} \mu \mathrm{~s}$, and $0.313 \mathrm{~V} / \mathrm{ss}$.

## Ramp Function

Included in the AD5560 is a ramp function that enables the user to apply a rising or falling voltage ramp to the DUT. The user supplies a clock, RCLK, to control the timing.
This function is controlled via the serial interface and requires programming of a number of registers to determine the end value, the ramp size, and the clock divider register to determine the update rate.

The contents of the FIN DAC x1 register are the ramp start value. The user must load the end code register and the step size register. The sign is now generated from the difference between the FIN DAC x1 register and the end code; then the step size value is added to or subtracted from FIN DAC x1, calibrated and stored. The user must supply a clock to the RCLK pin to load the new code

## THEORY OF OPERATION

to the DAC. The output settles in $1.2 \mu \mathrm{~s}$ for a step of 10 mV with $\mathrm{C}_{\text {DUT }}$ in the lowest range of $<0.2 \mu \mathrm{~F}$.

While the output is settling, the next step is calculated to be ready for the next ramp clock. The calibration engine is used here; therefore, there is a calibration delay of $1.2 \mu \mathrm{~s}$.
The ramp timing is controlled in two ways: by a user-supplied clock (RCLK) and by a clock divider register. This gives the user much flexibility over the frequency of the ramp steps. The ramp typically starts after $(2 \times$ clock divider +2$)$ clocks, although there can be a $\pm 1$ clock delay due to the asynchronous nature of RCLK. The external clock can be a maximum of 833 kHz when using clock divider $=1$. Faster RCLK speeds can be used, but the fastest ramp rate is linked into the DAC calibration engine.

For slower ramp rates, an even slower RCLK can be used.
The step sizes are in multiples of 16 LSBs. If the code previous to the end code is not a multiple of this step size, the last step is smaller. If the ramp function must be interrupted at any stage during
the ramp, write the interrupt ramp command. The FIN DAC x1 stops ramping at the current value and returns to normal operation.
The fastest ramp rate is $0.775 \mathrm{~V} / \mu \mathrm{s}$ (for a 5 V reference and an 833 kHz clock using a 2032 LSB step size and divider $=1$ ).
The slowest ramp rate is $24 \mu \mathrm{~V} / \mu \mathrm{s}$ (for a 5 V reference and an 833 kHz clock using a 16 LSB step size and divider $=255$ ). Even slower ramps can be achieved with slower SCLK. The ramp continues until any of the following occurs:

- It reaches the end code.
- An interrupt ramp is received from the user.
- If any enabled alarm triggers, the ramp stops to allow the user to service the activated alarm.

While the device is in ramp mode, the only command that the interface accepts is an interrupt ramp. No other commands should be written to the device while ramping because they are ignored.


Figure 59. Flow Chart for Ramp Function

## SERIAL INTERFACE

The AD5560 contains an SPI-compatible interface operating at clock frequencies of up to 50 MHz . To minimize both the power consumption of the device and on-chip digital noise, the interface powers up fully only when the device is being written to, that is, on the falling edge of.

## SPI INTERFACE

The serial interface is 2.5 V LVTTL-compatible when operating from a 2.3 V to $3.6 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ supply. It is controlled by the following four pins:

- $\overline{\text { SYNC (frame synchronization input) }}$
- SDI (serial data input pin)
- SCLK (clocks data in and out of the device)
- SDO (serial data output pin for data readback)


## SPI WRITE MODE

The AD5560 allows writing of data via the serial interface to every register directly accessible to the serial interface, which is all registers except the DAC registers.
The serial word is 24 bits long. The serial interface works with both a continuous and a burst (gated) serial clock. Serial data applied to SDI is clocked into the AD5560 by clock pulses applied to SCLK. The first falling edge of starts the write cycle. At least 24 falling clock edges must be applied to SCLK to clock in 24 bits of data before is taken high again.

The input register addressed is updated on the rising edge of . For another serial transfer to take place, must be taken low again.

## SDO OUTPUT

The SDO output in the AD5560 is a weak/slow output driver. If using readback or the daisy-chain function, the frequency of SCLK must be reduced so that SDO can operate properly. The SCLK frequency is dependent on the $\mathrm{DV}_{\text {CC }}$ supply voltage used; see Table 2 for details and the following example:
Maximum SCLK $=12 \mathrm{MHz}$, then $\mathrm{DV}_{C C}=2.3 \mathrm{~V}$ to 2.7 V
Maximum SCLK $=15 \mathrm{MHz}$, then $\mathrm{DV}_{C C}=2.7 \mathrm{~V}$ to 3.3 V
Maximum SCLK $=20 \mathrm{MHz}$, then $\mathrm{DV}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V

## RESET FUNCTION

RESET is a level-sensitive input. Bringing the RESET line low resets the contents of all internal registers to their power-on reset state. The falling edge of RESET initiates the reset process; $\overline{\text { BUSY }}$ goes low for the duration, returning high when the RESET process is complete. This sequence takes $300 \mu \mathrm{~s}$ maximum. Do not write to the serial interface while $\overline{B U S Y}$ is low handling a $\overline{\text { RESET }}$ command. When BUSY returns high, normal operation resumes, and the status of the RESET pin is ignored until it goes low again. RESET is recommended to be held low or pulled down for applications that put the SPI communication lines in a high-Z state after device
power is applied until the SPI communication lines are driven active.

## BUSY FUNCTION

$\overline{B U S Y}$ is a digital open-drain output that indicates the status of the AD5560. All writes drive the BUSY output low for some period of time; however, events that use the calibration engine, such as all DAC x1 writes, drive it lower for a longer period of time while the calculations are completed.
For the DACs, the value of the internal data ( $\times 2$ ) loaded to the DAC data register is calculated each time the user writes new data to the corresponding $x 1$ register. During the calculation of x 2 , the BUSY output goes low and x 2 writes are pipelined; therefore, x 2 writes can still be presented to the device while BUSY is still low (see the Register Update Rates section). The DAC outputs update immediately after BUSY goes high.

Writes to other registers must be handled differently and should either watch the BUSY pin or be timed. While BUSY is low, the user can continue writing new data to any control register, $m$ register, or c register but should not complete the writing process ( returning high) until the BUSY signal has returned high.
$\overline{B U S Y}$ also goes low during power-on reset, as well as when a low level is detected on the RESET pin.
$\overline{B U S Y}$ writes to the system control register, compensation register, alarm register, and diagnostic register; m or c registers do not involve the calibration engine, thus speeding up writing to the device.

## $\overline{\text { LOAD FUNCTION }}$

The AD5560 device contains a function with which updates to multiple devices can be synchronized using the LOAD function. There is not a dedicated pin available for this function; however, either the CLEN or $\mathrm{HW} \_$INH pin can be used as a LOAD input (selection is made in the system control register, Address 0x1, Bits[8:7]).

When selected as the LOAD function, the pin no longer operates in its previous function (power-on default for each of these pins is a CLEN or HW_INH function).
The LOAD function controls the following registers:

- 0x8 FIN DAC x2 register
- 0xD CLL DAC x2 register
- 0x10 CLH DAC x2 register
- 0x4 Compensation Register 1
- 0x5 Compensation Register2
- 0x2 DPS Register1 (only current ranges, Bits[13:11])

There is, however, an alternate method for updating and using the CLEN and HW_INH pins in their normal function.

## SERIAL INTERFACE

If Bits[8:7] of the system control register (Address 0x1) are high, then the CLEN and HW_INH operate as normal, and the update waits until BUSY goes high (this way multiple channels can still be synchronized by simply tying BUSY pins together).

## REGISTER UPDATE RATES

As mentioned previously, the value of the $x 2$ register is calculated each time the user writes new data to the corresponding $\times 1$ register. The calculation is performed by a three stage process. The first two stages take 600 ns each, and the third stage takes 300 ns . When the write to one of the x 1 registers is complete, the calculation process begins. The user is free to write to another register provided that the write operation does not finish until the first stage calculation is complete, that is, 600 ns after the completion of the first write operation.

## CONTROL REGISTERS

## DPS AND DAC ADDRESSING

The serial word assignment consists of 24 bits, as shown in Table 16. All write-to registers can be read back. There are some readonly registers (Address 0x43 and Address 0x44). DAC x2 registers are not available for readback.

A no operation (NOP) command performs no function within the device. This code may be useful when performing a readback function where a change of DAC or DPS register is not required.

Table 16. Serial Word Assignment

| B23 | $[B 22: B 16]$ | $[B 15: B 0]$ |
| :--- | :---: | :---: |
| R $\bar{W}$ | Address bits | Data bits |

Table 17. Read or Write Register Addressing

| $\begin{aligned} & \text { Address } \\ & \hline 0 \times 0 \end{aligned}$ |  |  | Data Bits, MSB First |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | NOP <br> System con- <br> trol register | $\begin{array}{\|l\|l} \hline 0 \times 0000 \\ \hline 0 \times 0000 \end{array}$ | NOP command; performs no operation. |  |  |  |  |
| 0x1 |  |  |  | $\begin{array}{\|l\|} \hline \text { Name } \\ \hline \text { TMP[1:0] } \\ \hline \end{array}$ | Function |  |  |
|  |  |  | $\begin{aligned} & \text { Bit } \\ & \hline 15 \\ & 14 \end{aligned}$ |  | Thermal shutdown bits. TMP1, TMP0 allow the user to program the thermal shutdown temperature of operation. |  |  |
|  |  |  |  |  |  | Action |  |
|  |  |  |  |  |  | Shutdown at a $T_{j}$ of 13 Shutdown at a $\mathrm{T}_{\mathrm{j}}$ of 12 Shutdown at a $T_{j}$ of 1 Shutdown at a $T_{j}$ of 10 | -on default) |
|  |  |  | $\begin{aligned} & \hline 13 \\ & 12 \end{aligned}$ | Gain[1:0] | MEAS measu MEAS use of MEASO | output range. The MEASO ents (this is $\pm 12.81 \mathrm{~V}$ ), which range can be reduced by usid maller input range ADC. gain settings do not transla | faults to the voltage force span for voltage and current me overrange to allow for error correction. The bits. This allows for use of asymmetrical supplies or for <br> Itage temperature sensor signal (TSENSE). |
|  |  |  |  |  | Gain | MEASOUT Gain | MI Gain |
|  |  |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 20 \\ & 10 \\ & 20 \\ & 10 \end{aligned}$ |
|  |  |  |  |  | To allo correc | system error correction, th s used as intended; then th | ditional gain of 0.125 for the force function if this error ge on MEASOUT scales accordingly (see Table 9). |
|  |  |  | 11 | FINGND | Writing force | to FINGND switches the po fier is connected to the outp | of the force amplifier to GND; when 0 , the input of the ce DAC. |
|  |  |  | 10 | CPO | Write a compa either DPS d | the CPO bit to enable a sim output is available (CPOH or outside the window and | comparator function. In this mode, only one provides two bits of information. The compared value is user to bring only one line back to the controller per |
|  |  |  | 9 | $\overline{\mathrm{PD}}$ | This bil (SW-IN | vers down the force amplifie HW_INH), to meet leakag | e that the amplifier must be powered up but inhibited ons. A 0 powers this block down (default). |
|  |  |  | $\begin{array}{\|l\|} \hline 8 \\ 7 \end{array}$ | LOAD | Updat brough | registers listed in the follow <br> (or in the case of $\overline{\text { OAAD } 3,}$ | unction column do not occur until the active $\overline{\text { LOAD }}$ pin is goes high). |
|  |  |  |  |  | LOAD | LOAD Function |  |
|  |  |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \end{aligned}$ | Default operation, CLEN a <br> The CLEN pin is a $\overline{\text { LOAD }}$ <br> The $\overline{H W \_I N H}$ pin is a $\widehat{\text { LOA }}$ | function normally. |

## CONTROL REGISTERS

Table 17. Read or Write Register Addressing (Continued)

| Address | Register | Default |  |  | Data Bits, MSB First |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 3 | The device senses the $\overline{B U S Y}$ open-drain pin and doesn't update until that goes high. No $\overline{\text { LOAD }}$ hardware pin. CLEN and HW_INH function normally. |
|  |  |  | 6:0 | Unused | Set to 0 . |  |

## Table 18. DPS Register 1



## CONTROL REGISTERS

Table 19. DPS Register 2

| Address | Default | Data Bits, MSB First |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x3 | 0x0000 | Bit <br> 15 | $\begin{array}{\|l\|} \hline \text { Name } \\ \hline \text { SFO } \\ \hline \end{array}$ | Function |  |  |  |  |
|  |  |  |  | System force and sense line addressing, SFO. Bit SFO addresses each of the different combinations of switching the system force and sense lines to the force and sense pins at the DUT. |  |  |  |  |
|  |  |  |  | Guard High-Z (Bit 7) | SFO | SYS_SENSE Pin | SYS_FORCE Pin | GUARD/SYS_DUTGND Pin |
|  |  |  |  | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | 0 1 0 1 | Open <br> Sense <br> Open <br> Sense | Open <br> Force <br> Open <br> Force | Guard <br> Guard <br> Open <br> DUTGND |
|  |  | $\begin{array}{\|l\|} \hline 14 \\ 13 \\ 12 \end{array}$ | SR[2:0] | Slew rate control, SR2, SR1, SR0. Selects the slew rate for the main DAC output amp. |  |  |  |  |
|  |  |  |  | SR | Action |  |  |  |
|  |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 3 \\ & 4 \\ & 5 \\ & 6 \\ & 7 \end{aligned}$ | $1 \mathrm{~V} / \mu \mathrm{s}$$0.875 \mathrm{~V} / \mu \mathrm{s}$$0.75 \mathrm{~V} / \mu \mathrm{s}$$0.62 \mathrm{~V} / \mu \mathrm{s}$$0.5 \mathrm{~V} / \mu \mathrm{s}$$0.43 \mathrm{~V} / \mu \mathrm{s}$$0.35 \mathrm{~V} / \mu \mathrm{s}$$0.3125 \mathrm{~V} / \mu \mathrm{s}$ |  |  |  |
|  |  | 11 | GPO | General purpose output bit. The GPO bit can be used for any function, such as disconnecting the decoupling capacitor to help speed up low current testing. |  |  |  |  |
|  |  | $\begin{aligned} & 10 \\ & 9 \end{aligned}$ | SLAVE, GANGIMODE | Ganging multiple devices increases the current drive available. Use these bits to enable selection of the ganging mode and place the device in slave or master mode. In default operation, each device is a master (gang of one). Figure 54 shows how the device is configured in this mode. |  |  |  |  |
|  |  |  |  | SLAVE | Action |  |  |  |
|  |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | Master: MASTER_OUT = internally connects to active EXTFORCE1/ EXTFORCE2 output <br> Master: MASTER_OUT = master MI <br> SLAVE FV to EXTFORCE1/EXTFORCE2 connected internally to close the FVAMP loop SLAVE FI |  |  |  |
|  |  | 8 | INT10K | Setting this bit high allows the user to connect an internal sense short resistor of $10 \mathrm{k} \Omega$ between the force and the sense lines (closes SW11). This resistor is actually made up of series $4 \mathrm{k} \Omega$ resistors followed by a $2 \mathrm{k} \Omega$ switch and another $4 \mathrm{k} \Omega$ resistor. There is a $10 \mathrm{k} \Omega$ resistor that can be connected between the FORCE and SENSE pins by use of SW11. This $10 \mathrm{k} \Omega$ resistor is intended to maintain a force/sense connection when a DUT is not in place. It is not intended to be connected when measurements are being made because this defeats the purpose of the OSD circuit in identifying an open circuit between FORCE and SENSE. In addition, the sense path has a $2.5 \mathrm{k} \Omega$ resistor in series; therefore, if the $10 \mathrm{k} \Omega$ switch is closed, errors may become apparent when in high current ranges. |  |  |  |  |
|  |  | 7 | Guard high-Z | Set this bit high to high-Z the guard amplifier. This is required if using the GUARD/SYS_DUTGND pin in the SYS_DUTGND function. |  |  |  |  |
|  |  | 6:0 | Unused | Set to 0. |  |  |  |  |

## CONTROL REGISTERS

The AD5560 has three compensation modes. The power-on default mode is SAFEMODE enabled. This ensures that the device is stable into any load. Use Compensation Register 1 to configure
the device for autocompensation, where the user inputs the CDUT and ESR bits, and the AD5560 chooses the most appropriate compensation scheme for these load conditions.

Table 20. Compensation Register 1


## CONTROL REGISTERS

Table 20. Compensation Register 1 (Continued)

| Address |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |

Table 21. Compensation Register 2


## CONTROL REGISTERS

Table 21. Compensation Register 2 (Continued)


1 This item corresponds to a $\overline{\text { SAFEMODE }}$ setting (SAFEMODE is the power-on default setting).

## CONTROL REGISTERS

Register 0x6 allows the user to enable or disable any of the alarm flags that are not required. If disabled, that particular alarm no longer flags on the appropriate open-drain pin; however, the alarm
status is still available in both of the alarm status registers (Address $0 \times 43$ and Address 0x44).

Table 22. Alarm Setup Register

| Address | Default | Data Bits, MSB First |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 0x6 | 0x0000 | Bit | Name | Function |
|  |  | 15 | Latched TMPALM | Set this latched bit high to program the open-drain TMPALM alarm pin as a latched output; leave low for an unlatched alarm pin (default). |
|  |  | 14 | Disable TMPALM | Set this bit high to disable the open-drain TMPALM alarm pin; leave low to leave enabled (defaul). |
|  |  | 13 | Latched $\overline{\text { OSALM }}$ | Set this latched bit high to program the $\overline{\text { OSALM }}$ as a latched alarm on the open-drain KELALM pin; leave low for an unlatched alarm pin (default). |
|  |  | 12 | Disable OSALM | Set this bit high to disable the $\overline{\text { OSALM }}$ alarm function flagging the open-drain KELALM pin; leave low to remain enabled (default). The disable $\overline{\text { GRDALM, }} \overline{\text { DUTALM }}$, and $\overline{\text { OSALM }}$ alarm functions share one open-drain $\overline{\text { KELALM }}$ alarm pin. These bits allow users to choose if they wish to have all or selected information flagged to the alarm pin. |
|  |  | 11 | Latched DUTALM | Set this latched bit high to program the $\overline{\text { DUTALM }}$ as a latched alarm on the open-drain $\overline{\text { KELALM }}$ pin; leave low for an unlatched alarm pin (default). |
|  |  | 10 | Disable DUTALM | Set this bit high to disable the $\overline{\text { DUTALM }}$ alarm function flagging the open-drain $\overline{\text { KELALM }}$ pin. Leave low to leave enabled (default). The disable $\overline{\text { GRDALM, }} \overline{\text { DUTALM }}$, and $\overline{\text { OSALM }}$ alarm functions share one open drain $\overline{\text { KELALM }}$ alarm pin. These bits allow users to choose if they wish to have all or any information flagged to the alarm pin. The DUTGND pin has a $50 \mu$ A pull-up to allow for detection of an error in the DUTGND path. Setting this bit high also disables the $50 \mu \mathrm{~A}$ pull-up. |
|  |  | 9 | Latched CLALM | Set this latched bit high to program the open-drain CLALM clamp alarm pin as a latched output; leave low for an unlatched alarm pin (default). |
|  |  | 8 | Disable CLALM | Set this bit high to disable the open drain CLALM alarm pin; leave low to leave enabled (default). |
|  |  | 7 | Latched $\overline{\text { GRDALM }}$ | Set this latched bit high to program the $\overline{\text { GRDALM }}$ as a latched alarm on the open-drain $\overline{\text { KELALM }}$ pin; leave low for an unlatched alarm pin (default). |
|  |  | 6 | Disable $\overline{\text { GRDALM }}$ | Set this bit high to disable the $\overline{\text { GRDALM }}$ alarm function flagging the open-drain $\overline{\text { KELALM }}$ pin; leave low to leave enabled (default). The disable GRDALM, DUTALM and OSALM alarm functions share one open-drain KELALM alarm pin. These bits allow users to choose if they wish to have all or any information flagged to the KELALM alarm pin. |
|  |  | 5:0 | Unused | Set to 0. |

Table 23. Diagnostic Register

| Address | Default | Data Bits, MSB First |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x7 | 0x0000 | $\begin{array}{\|l\|} \hline \text { Bit } \\ \hline 15 \\ 14 \\ 13 \\ 12 \\ \hline \end{array}$ | Name | Function |  |  |  |
|  |  |  | DIAG se- <br> lect[3:0] | DIAG select addressing (D | ts the set of diagnostic sign Register 1) to select either | ls that can be made available he DIAG A or the DIAG B node | MEASOUT. First, use MEASOUT e made available on MEASOUT. |
|  |  |  |  | DIAG Select | Selected Measure Block | DIAG A | DIAG B |
|  |  |  |  | 0:3 | Disabled | Disabled | Disabled |
|  |  |  |  | $\begin{array}{\|l} 4 \\ 5 \\ 6 \\ 7 \end{array}$ | Force amplifier | Disabled <br> EXTFORCE1A <br> FINP <br> Output 2.5 mA | Disabled <br> EXTFORCE2A <br> FINM <br> Output 25 mA |
|  |  |  |  | $\begin{array}{\|l\|} \hline 8 \\ 9 \\ 10 \\ 11 \end{array}$ | Measure block | VPTAT low <br> VTSD low (ref V for $-273^{\circ} \mathrm{C}$ ) <br> MI <br> MV | VPTAT high <br> VTSD high (ref $V$ for $+130^{\circ} \mathrm{C}$ ) <br> VMID Code <br> VMIN Code |
|  |  |  |  | 12 | DAC block | FORCE DAC | VOS DAC |

## CONTROL REGISTERS

Table 23. Diagnostic Register (Continued)


## CONTROL REGISTERS

Table 23. Diagnostic Register (Continued)

| Address | Default | Data Bits, MSB First |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Current Range | Test Force Amplifier | Enabled Stage |
|  |  |  |  | EXTFORCE1 | 0 | All stages |
|  |  |  |  | EXTFORCE1 | 1 | EXTFORCE1C |
|  |  |  |  | EXTFORCE1 | 2 | EXTFORCE1B |
|  |  |  |  | EXTFORCE1 | 3 | EXTFORCE1A |
|  |  |  |  | EXTFORCE2 | 0 | All stages |
|  |  |  |  | EXTFORCE2 | 1 | Reserved |
|  |  |  |  | EXTFORCE2 | 2 | EXTFORCE2B |
|  |  |  |  | EXTFORCE2 | 3 | EXTFORCE2A |
|  |  | 4:0 | Reserved | Set to 0. |  |  |

Table 24. Other Registers

| Address | Register | Default | Data Bits, MSB First |
| :---: | :---: | :---: | :---: |
| 0x8 | FIN DAC $\times 1$ | 0x8000 | x1 DAC register; D15 to D0, MSB first. |
| 0x9 | FIN DAC m | OxFFFF | m register; D15 to D0, MSB first. |
| 0xA | FIN DAC c | 0x8000 | c register; D15 to D0, MSB first. |
| 0xB | Offset DAC $x$ | 0x8000 | D15 to D0. |
| OxC | OSD DAC x | 0x1FFF | D15 to D0. |
| 0xD | CLL DAC x1 | 0x0000 | D15 to D0; the low clamp level can only be negative; the MSB is always 0 to ensure this. |
| OxE | CLL DAC m | OxFFFF | D15 to D0. |
| 0xF | CLL DAC c | 0x8000 | D15 to D0. |
| 0x10 | CLH DAC x1 | OxFFFF | D15 to D0; the high clamp level can only be positive; the MSB is always 1 to ensure this. |
| $0 \times 11$ | CLH DAC m | OxFFFF | D15 to D0. |
| $0 \times 12$ | CLH DAC c | 0x8000 | D15 to D0. |
| $0 \times 13$ | CPL DAC x15 5 A range | 0x0000 | D15 to D0. |
| 0x14 | CPL DAC m $5 \mu \mathrm{~A}$ range | OxFFFF | D15 to D0. |
| 0x15 | CPL DAC c $5 \mu$ A range | 0x8000 | D15 to D0. |
| 0x16 | CPL DAC x1 $25 \mu$ A range | 0x0000 | D15 to D0. |
| 0x17 | CPL DAC m $25 \mu$ A range | OxFFFF | D15 to D0. |
| $0 \times 18$ | CPL DAC c $25 \mu$ A range | 0x8000 | D15 to D0. |
| 0x19 | CPL DAC $\times 1250 \mu$ a range | 0x0000 | D15 to D0. |
| $0 \times 1 \mathrm{~A}$ | CPL DAC m $250 \mu$ A range | OxFFFF | D15 to D0. |
| $0 \times 1 \mathrm{~B}$ | CPL DAC c $250 \mu$ A range | 0x8000 | D15 to D0. |
| $0 \times 1 \mathrm{C}$ | CPL DAC x1 2.5 mA range | 0x0000 | D15 to D0. |
| $0 \times 1 \mathrm{D}$ | CPL DAC m 2.5 mA range | OxFFFF | D15 to D0. |
| $0 \times 1 \mathrm{E}$ | CPL DAC c 2.5 mA range | 0x8000 | D15 to D0. |
| 0x1F | CPL DAC x1 25 mA range | 0x0000 | D15 to D0. |
| 0x20 | CPL DAC m 25 mA range | OxFFFF | D15 to D0. |
| 0x21 | CPL DAC c 25 mA range | 0x8000 | D15 to D0. |
| 0x22 | CPL DAC x1 EXT Range 2 | 0x0000 | D15 to D0. |
| 0x23 | CPL DAC m EXT Range 2 | OxFFFF | D15 to D0. |
| 0x24 | CPL DAC c EXT Range 2 | 0x8000 | D15 to D0. |
| 0x25 | CPL DAC x1 EXT Range 1 | 0x0000 | D15 to D0. |
| 0x26 | CPL DAC m EXT Range 1 | OxFFFF | D15 to D0. |

## CONTROL REGISTERS

Table 24. Other Registers (Continued)

| Address | Register | Default | Data Bits, MSB First |
| :---: | :---: | :---: | :---: |
| 0x27 | CPL DAC c EXT Range 1 | 0x8000 | D15 to D0. |
| 0x28 | CPH DAC $\times 15 \mu$ A range | 0xFFFF | D15 to D0. |
| 0x29 | CPH DAC m $5 \mu \mathrm{~A}$ range | 0xFFFF | D15 to D0. |
| $0 \times 2 \mathrm{~A}$ | CPH DAC c $5 \mu \mathrm{~A}$ range | 0x8000 | D15 to D0. |
| $0 \times 2 B$ | CPH DAC x1 $25 \mu$ A range | OxFFFF | D15 to D0. |
| $0 \times 2 \mathrm{C}$ | CPH DAC m 25 mA range | OxFFFF | D15 to D0. |
| 0x2D | CPH DAC c $25 \mu$ A range | 0x8000 | D15 to D0. |
| $0 \times 2 \mathrm{E}$ | CPH DAC x1 $250 \mu \mathrm{~A}$ range | OxFFFF | D15 to D0. |
| 0x2F | CPH DAC m $250 \mu$ A range | OxFFFF | D15 to D0. |
| 0x30 | CPH DAC c $250 \mu$ A range | 0x8000 | D15 to D0. |
| 0x31 | CPH DAC x1 2.5 mA range | 0x0000 | D15 to D0. |
| $0 \times 32$ | CPH DAC m 2.5 mA range | OxFFFF | D15 to D0. |
| $0 \times 33$ | CPH DAC c 2.5 mA range | 0x8000 | D15 to D0. |
| 0x34 | CPH DAC x1 25 mA range | 0xFFFF | D15 to D0. |
| $0 \times 35$ | CPH DAC m 25 mA range | OxFFFF | D15 to D0. |
| 0x36 | CPH DAC c 25 mA range | 0x8000 | D15 to D0. |
| 0x37 | CPH DAC x1 EXT Range 2 | 0xFFFF | D15 to D0. |
| $0 \times 38$ | CPH DAC m EXT Range 2 | OxFFFF | D15 to D0. |
| 0x39 | CPH DAC c EXT Range 2 | 0x8000 | D15 to D0. |
| $0 \times 3 \mathrm{~A}$ | CPH DAC x1 EXT Range 1 | 0xFFFF | D15 to D0. |
| $0 \times 3 \mathrm{~B}$ | CPH DAC m EXT Range 1 | OxFFFF | D15 to D0. |
| $0 \times 3 \mathrm{C}$ | CPH DAC c EXT Range 1 | 0x8000 | D15 to D0. |
| $0 \times 3 \mathrm{D}$ | DGS DAC | 0x3333 | D15 to D0 DUTGND SENSE DAC, 0 V to 5 V range. |
| $0 \times 3 \mathrm{E}$ | Ramp end code | 0x0000 | D15 to D0; this is the ramp end code. The ramp start code is the code that is in the FIN DAC register. |
| 0x3F | Ramp step size | 0x0001 | $00000000 \text { D6 to DO. }$ <br> D6:DO set the ramp step size in increments of 16 LSB per code, with a 5 V reference, $16 \mathrm{LSB}=6.1 \mathrm{mV}$. For example, $\begin{aligned} & 0000000=16 \text { LSBs ( } 6.1 \mathrm{mV} \text { ) step } \\ & 0000001=16 \text { LSBs ( } 6.1 \mathrm{mV} \text { ) step } \end{aligned}$ <br> $1111111=2032$ LSBs (775 mV) step. |
| $0 \times 40$ | RCLK divider | 0x0001 | $00000000 \text { D7 to DO. }$ <br> D7:D0 set the RCLK divider. $\begin{aligned} & 00000000=\div 1 \\ & 00000001=\div 1 \\ & 00000010=\div 2 \\ & 00000011=\div 3 \end{aligned}$ <br> $11111111=\div 255$ |
| $0 \times 41$ | Enable ramp | 0x0000 | OxFFFF to enable. |
| 0x42 | Interrupt ramp | 0x0000 | 0x0000 to interrupt. |

## Table 25. Alarm Status and Clear Alarm Status Register

| Address | Register | Default | Data Bits, MSB first |
| :--- | :--- | :--- | :--- |
| $0 \times 43$ | Alarm status | 0x0000 | This register is a read-only register providing information on the status of the alarm functions and the comparator <br> outputs. |

## CONTROL REGISTERS

Table 25. Alarm Status and Clear Alarm Status Register (Continued)

| Address | Register | Default | Data Bits, MSB first |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Bit | Name | Function |
|  |  |  | $\begin{aligned} & \hline 15 \\ & 14 \\ & 13 \\ & 12 \\ & 11 \\ & 10 \\ & 9 \\ & 8 \\ & 8 \\ & 7 \\ & 6 \\ & 5 \\ & 4 \\ & 3: 0 \end{aligned}$ | LTMPALM <br> TMPALM <br> $\overline{\text { LOSALM }}$ <br> OSALM <br> LDUTALM <br> $\overline{\text { DUTALM }}$ <br> LCLALM <br> $\overline{\text { CLALM }}$ <br> $\overline{\text { LGRDALM }}$ <br> GRDALM <br> CPOL <br> CPOH <br> Unused | Latched temperature alarm bit; if low, this bit indicates that an alarm event has occurred. Unlatched alarm bit; if low, these bit indicates that an alarm event is still present. Latched open-sense alarm bit; if low, indicates that an alarm event has occurred. Unlatched open-sense alarm bit; if low, indicates that an alarm event is still present. Latched DUTGND Kelvin sense alarm; if low, indicates that an alarm event has occurred. Unlatched DUTGND Kelvin sense alarm; if low, indicates that an alarm event is still present. Latched clamp alarm; if low, indicates that an alarm event has occurred. Unlatched clamp alarm; if low, indicates that an alarm event is still present. Latched guard alarm; if low, indicates that an alarm event has occurred. Unlatched guard alarm; if low, indicates that an alarm event is still present. Comparator output low condition as per the comparator output pin. Comparator output high condition as per the comparator output pin. Must be zeros. |
| 0x44 | Alarm status and clear alarm | 0x0000 | This register is a read-only register providing information on the status of the alarm functions and the comparator outputs. Reading this register also automatically clears any latched alarm pins or bits. |  |  |
|  |  |  | Bit | Name | Function |
|  |  |  | 15 14 13 12 11 10 9 8 7 6 5 4 $3: 0$ | $\overline{\text { LTMPALM }}$ <br> $\overline{\text { TMPALM }}$ <br> $\overline{\text { LOSALM }}$ <br> $\overline{\text { OSALM }}$ <br> $\overline{\text { LDUTALM }}$ <br> $\overline{\text { DUTALM }}$ <br> $\overline{\text { LCLALM }}$ <br> $\overline{\text { CLALM }}$ <br> $\overline{\text { LGRDALM }}$ <br> GRDALM <br> CPOL <br> CPOH <br> Unused | Latched temperature alarm bit; if low, this bit indicates that an alarm event has occurred. Unlatched alarm bit; if low, these bit indicates that an alarm event is still present. Latched open-sense alarm bit; if low, indicates that an alarm event has occurred. Unlatched open-sense alarm bit; if low, indicates that an alarm event is still present. Latched DUTGND Kelvin sense alarm; if low, indicates that an alarm event has occurred. Unlatched DUTGND Kelvin sense alarm; if low, indicates that an alarm event is still present. Latched clamp alarm; if low, indicates that an alarm event has occurred. Unlatched clamp alarm; if low, indicates that an alarm event is still present. Latched guard alarm; if low, indicates that an alarm event has occurred. Unlatched guard alarm; if low, indicates that an alarm event is still present. Comparator output low condition as per the comparator output pin. Comparator output high condition as per the comparator output pin. Must be zeros. |
| 0x45 | CPL DAC x1 | 0x0000 | D15 to DO. V SENSE $^{\text {comparator low threshold. }}$ |  |  |
| 0x46 | CPL DAC m | OxFFFF | D15 to D0. V SENSE comparator low gain. |  |  |
| 0x47 | CPL DAC c | 0x8000 | D15 to D0. V SENSE $^{\text {comparator low offset. }}$ |  |  |
| 0x48 | CPH DAC $\times 1$ | OxFFFF | D15 to D0. V SENSE $^{\text {comparator high threshold. }}$ |  |  |
| 0x49 | CPH DAC m | OxFFFF | D15 to D0. V SENSE comparator high gain. |  |  |
| $0 \times 4 \mathrm{~A}$ | CPH DAC c | 0x8000 | D15 to D0. V SENSE $^{\text {comparator high offset. }}$ |  |  |
| 0x4B to 0x7F | Reserved |  | Reserved. |  |  |

## READBACK MODE

The AD5560 allows data readback via the serial interface from every register directly accessible to the serial interface, which is all registers except the DAC register (x2 calibrated register). To read back contents of a register, it is necessary to write a 1 to the $\mathrm{R} / \overline{\mathrm{W}}$ bit, address the appropriate register, and fill the data bits with all zeros.

After the write command has been written, data from the selected register is loaded to the internal shift register and is available on the SDO pin during the next SPI operation.

Address $0 \times 43$ and Address $0 \times 44$ are the only registers that are read only. The read function gives the user details of the alarm status and the comparator output result.

## CONTROL REGISTERS

Alarm flags on latched alarm pins (Pin 1, Pin 2, Pin 3) and bits are cleared after a read command of Register 0x44 (alarm status and clear alarm register (see Table 25)).
SCLK frequency for readback does not operate at the full speed of the SPI interface. See the Timing Characteristics section for further details.

## DAC READBACK

The DAC x1, DAC m, and DAC c registers are available to read back via the serial interface. Access to the calibrated x 2 register is not available.

## POWER-ON DEFAULT

During power-on, the power-on state machine resets all internal registers to their default values, and BUSY goes low. A rising edge
Table 26. AD5560 Truth Table of Switches

| Reg | Bit Name | Bit | SW1 ${ }^{1}$ | SW2 ${ }^{1}$ | SW3 ${ }^{1}$ | SW4 ${ }^{1}$ | SW7 ${ }^{1}$ | SW13 ${ }^{1}$ | SW14 ${ }^{1}$ | SW15 ${ }^{1}$ | SW5 ${ }^{1}$ | SW6 ${ }^{1}$ | SW8 ${ }^{1}$ | SW9 ${ }^{1}$ | SW11 ${ }^{1}$ | SW16 ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| System Control Register | Gain0, Gain1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | FINGND | 0 | B | $x$ | X | X | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ |
|  |  | 1 | A | X | X | X | X | X | X | X | X | X | X | X | X | X |
|  | CPO |  | X | X | X | X | X | X | X | X | X | X | X | X | X | X |
|  | $\overline{\mathrm{PD}}{ }^{2,3}$ |  | X | X | X | X | X | X | X | X | X | X | X | X | X | On |
| DPS Register 1 | SW-INH ${ }^{2}$ | $\begin{aligned} & 0^{4} \\ & 1^{5} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{c} \\ & \mathrm{a} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |
|  | 12, 11, 10 | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ $x$ | On <br> On <br> On <br> On <br> On <br> Off <br> Off | On <br> On <br> On <br> On <br> On <br> Off <br> Off | $\begin{aligned} & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { O } \end{aligned}$ | $\begin{aligned} & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { Off } \\ & \text { On } \\ & \text { Off } \end{aligned}$ | Off <br> Off <br> Off <br> Off <br> Off <br> On <br> On | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ |
|  | CMP1, CMP0 | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{a} \\ & \mathrm{~b} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & X \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ |
|  | $\begin{aligned} & \text { ME3, ME2, } \\ & \text { ME1, MEO } \end{aligned}$ | $\begin{aligned} & 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $X$ <br> X <br> X <br> X <br> X <br> X <br> X <br> X | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \text { Off } \\ & \text { On } \\ & \text { On } \\ & \text { On } \\ & \text { On } \\ & \text { On } \\ & \text { On } \end{aligned}$ On |
| DPS Register 2 | SF0 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \text { Off } \\ & \text { On } \end{aligned}$ | $\begin{aligned} & \text { Off } \\ & \text { On } \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  |

## CONTROL REGISTERS

Table 26. AD5560 Truth Table of Switches (Continued)

| Reg | Bit Name | Bit | SW1 ${ }^{1}$ | SW2 ${ }^{1}$ | SW3 ${ }^{1}$ | SW4 ${ }^{1}$ | SW7 ${ }^{1}$ | SW13 ${ }^{1}$ | SW14 ${ }^{1}$ | SW15 ${ }^{1}$ | SW5 ${ }^{1}$ | SW6 ${ }^{1}$ | SW8 ${ }^{1}$ | SW9 ${ }^{1}$ | SW11 ${ }^{1}$ | SW16 ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave, | $00^{6}$ | b | a | X | X | X | X | X | X | a | Off | X | X | X | X |
|  | GANGIMODE | $01^{7}$ | b | a | X | X | X | X | X | X | b | Off | X | X | X | X |
|  |  | $10^{8}$ | c | c | X | X | X | X | X | X | Off | On | X | X | X | X |
|  |  | $11^{9}$ |  | b | X | X | X | X | X | X | Off | On | X | X | X | X |
|  | INT10K | 0 | X | X | X | X | X | X | X | X | X | X | X | X | Off | X |
|  |  | 1 | X | X | X | X | X | X | X | X | X | X | X | X | On | X |
| Hardware Pins | HW_INH ${ }^{2}$ |  | X | c | X | X | X | X | X | X | X | X | X | X | X | X |
|  |  |  | X |  |  |  |  |  |  |  |  |  | X | X | X | X |

$1 \mathrm{X}=$ don't care; the switch is unaffected by the particular bit condition.
${ }^{2}$ Active low.
3 Power-down mode; used for low power consumption.
4 Force amplifier outputs tristate, low leakage mode; feedback made around amplifier.
5 FV mode.
6 Master: MASTER_OUT = internally connects to active EXTFORCE1/EXTFORCE2/25 mA output.
${ }^{7}$ Master: MASTER_OUT = master MI.
8 Slave FV: EXTFORCE1/EXTFORCE2/25 mA connected internally to close the FVAMP loop.
9 Slave FI.

## USING THE HCAV ${ }_{D D} X$ AND $H_{C A V}^{s s}$ X SUPPLIES

The first set of power supplies, $A V_{D D}$ and $A V_{S S}$, provide power to the DAC levels and associated circuitry. They also supply the force amplifier stage for the low current ranges (ranges using internal sense resistors up to 25 mA maximum).

The second set of power supplies, $\mathrm{HCAV}_{S S} 1$ and $\mathrm{HCAV}_{D D} 1$, are intended to be used to minimize power consumption in the AD5560 device for the EXTFORCE1 range (up to $\pm 1.2 \mathrm{~A}$ ). Similarly, the $\mathrm{HCAV}_{S S} 2$ and $\mathrm{HCAV}_{D D} 2$ supplies are used for the EXTFORCE2 range (up to $\pm 500 \mathrm{~mA}$ ). These supplies must be less than or equal to the $A V_{D D}$ and $A V_{S S}$ supplies. When driving high currents at low voltages, power can be greatly minimized by ensuring that the supplies are at the lowest voltages.

Therefore, $\mathrm{HCAV}_{S S} \mathrm{X}$ and $\mathrm{HCAV}_{D D} \mathrm{X}$ can be switched externally to different power rails as required by the set voltage range. However, the design of the high current output stage means that these supplies always have to be at a higher voltage than the forced voltage, irrespective of the current range being used. Therefore, depending on the level of supply switching, external diodes may be required in series with each of the $\mathrm{HCAV}_{D D} \mathrm{X}$ and $\mathrm{HCAV}_{S S} \mathrm{X}$ supplies, as
shown in Figure 60. There are internal pull-up resistors between the supplies (see Figure 60). Using diodes here allows a more flexible use of supplies and can minimize the amount of supply switching required. In the example, the $A V_{D D}$ and $A V_{S S}$ supplies can support the high voltage needs, whereas the $\mathrm{HCAV}_{D D} \mathrm{X}$ and HCAV ${ }_{S S}$ x supplies support the low voltage, higher current ranges. Diode selection should take into account the current carrying requirements. Supply selection for $\mathrm{HCAV}_{D D} \mathrm{X}$ and $\mathrm{HCAV}_{S S} \mathrm{X}$ supplies must allow for this extra voltage drop.

## POWER SUPPLY SEQUENCING

When the supplies are connected to the AD5560, it is important that the AGND and DGND pins be connected to the relevant ground plane before the positive or negative supplies are applied. In most applications, this is not an issue because the ground pins for the power supplies are connected to the ground pins of the AD5560 via ground planes. The $A V_{D D}$ and $A V_{S S}$ supplies must be applied to the device either before or at the same time as the $\mathrm{HCAV}_{D D} \mathrm{X}$ and $\mathrm{HCAV}_{S S} \mathrm{X}$ supplies, as indicated in Table 3. There are no known supply sequences surrounding the $D V_{C C}$ supply, although it is recommended that it be applied as indicated by the absolute maximum ratings (see Table 3).

## CONTROL REGISTERS



Figure 60. Example of Using the Extra Supply Rails Within the AD5560 to Achieve Multiple Voltage/Current Ranges

## REQUIRED EXTERNAL COMPONENTS

The minimum required external components are shown in the block diagram in Figure 61. Decoupling is very dependent on the type of supplies used, the board layout, and the noise in the system. It is possible that less decoupling may be required as a result. Although there are four compensation input pins and five feedforward
capacitor input pins, all capacitor inputs may be used only if the user intends to drive large variations of DUT load capacitances. If the DUT load capacitance is known and does not change for all combinations of voltage ranges and test conditions, then it is possible only one set of $\mathrm{C}_{\mathrm{Cx}}$ and $\mathrm{C}_{\mathrm{Fx}}$ is required.

## CONTROL REGISTERS



Figure 61. External Components Required for Use with the DPS

Table 27. References Suggested for Use with the AD5560

| Part No. ${ }^{1}$ | Voltage (V) | Initial Accuracy \% | Ref Out Tempco (ppm/ $/{ }^{\circ} \mathrm{C}$ max) <br> A/B Grade | Ref Output Current (mA) | Supply Voltage Range (V) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADR431 | 2.5 | $\pm 0.04$ | 10/3 | 30 | 4.5 to 18 | MSOP, SOIC |
| ADR435 | 5 | $\pm 0.04$ | 10/3 | 30 | 7 to 18 | MSOP, SOIC |
| ADR441 | 2.5 | $\pm 0.04$ | 10/3 | 10 | 3 to 18 | MSOP, SOIC |
| ADR445 | 5 | $\pm 0.04$ | 10/3 | 10 | 5.5 to 18 | MSOP, SOIC |

1 Subset of the possible references suitable for use with the AD5560. See http://www.analog.com/references for more options.

## POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5560 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5560 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The DGND connection in the AD5560 should be treated as AGND and returned to the AGND plane. For more detail on decoupling for mixed signal applications, refer to Analog Devices Tutorial MT 031.

For supplies with multiple pins $\left(\mathrm{AV}_{S S}, \mathrm{AV}_{D D}, \mathrm{DV}_{C C}\right)$, it is recommended to tie these pins together and to decouple each supply once.

The AD5560 should have ample supply decoupling of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on each supply located as close to the part as possible, ideally right up against the device. The $10 \mu \mathrm{~F}$ capacitors are the tantalum bead type. The $0.1 \mu \mathrm{~F}$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESL), such as the common ceramic capacitors that provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.
Digital lines running under the device should be avoided because these couple noise onto the device. The analog ground plane should be allowed to run under the AD5560 to avoid noise coupling.

## CONTROL REGISTERS

The power supply lines of the AD5560 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching digital signals should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. It is essential to minimize noise on all $\mathrm{V}_{\text {REF }}$ lines. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces
the effects of feedthrough throughout the board. As is the case for all thin packages, care must be taken to avoid flexing the package and to avoid a point load on the surface of this package during the assembly process.
Also note that the exposed paddle of the AD5560 is internally connected to the negative supply $\mathrm{AV}_{\mathrm{SS}}$.

## APPLICATIONS INFORMATION

## THERMAL CONSIDERATIONS

Table 28. Thermal Resistance for TQFP_EP

| Cooling ${ }^{1}$ | Airflow (LFPM) | $\theta_{\mathrm{JA}}{ }^{2}$ | $\theta_{\mathrm{JC}}$ (Uniform) ${ }^{3}$ | $\theta_{\text {JC (Local) }}{ }^{4}$ Ideal TIM ${ }^{5}$ | $\theta_{\mathrm{JC}}$ (Local) $\mathrm{w} / \mathrm{TIM}{ }^{5}$ | $\theta_{\text {JCP }}$ W/TIM ${ }^{6}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No Heat Sink | $\begin{aligned} & 0 \\ & 200 \\ & 500 \end{aligned}$ | $\begin{array}{\|l\|} \hline 39 \\ 37.2 \\ 35.7 \end{array}$ |  |  |  | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ <br> ${ }^{\circ} \mathrm{C} / \mathrm{W}$ <br> ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Heat Sink ${ }^{7}$ | $\begin{aligned} & 0 \\ & 200 \\ & 500 \end{aligned}$ | $\begin{array}{\|l\|} \hline 12.2 \\ 11.1 \\ 9.5 \end{array}$ | 1.0 | 2.8 | 4.91 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ <br> ${ }^{\circ} \mathrm{C} / \mathrm{W}$ <br> ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Cold Plate ${ }^{8}$ | N/A | N/A | 1.0 | 2.8 | 4.91 | 7.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ All numbers are simulated and assume a JEDEC 4-layer test board.
${ }^{2} \theta_{\mathrm{JA}}$ is the thermal resistance from hottest junction to ambient air.
${ }^{3} \theta_{\mathrm{JC}}$ (Uniform) is the thermal resistance from junction to the package top, assuming total power is uniformly distributed.
${ }^{4} \theta_{\mathrm{JC}}$ (Local) is the thermal resistance from junction to the center of package top, assuming total power $=8.5 \mathrm{~W}(1 \mathrm{~W}$ uniformly distributed, 7.5 W in power stages-local heating).
${ }^{5}$ Ideal TIM is assuming top of package in perfect contact with an infinite cold plate. w/TIM is assuming TIM is 0.5 mm thick, with thermal conductivity of $2.56 \mathrm{~W} / \mathrm{m} / \mathrm{k}$.
$6 \theta_{\mathrm{JCP}}$ is the thermal resistance from hottest junction to infinite cold plate with consideration of thermal interface material (TIM).
${ }^{7}$ Heat sink with a rated performance of $\theta_{C A} \sim 5.3^{\circ} \mathrm{C} / \mathrm{W}$ under forced convection, gives $\sim T_{J}=111^{\circ} \mathrm{C}$ at 500 LFM . Thermal performance of the package depends on the heat sink and environmental conditions.
${ }^{8}$ Attached infinite cold plate should be $\leq 26^{\circ} \mathrm{C}$ to maintain $\mathrm{T}_{j}<90^{\circ} \mathrm{C}$, given total power $=8.5 \mathrm{~W}$. Thermal performance of the package depends on the heat sink and environmental conditions.
To estimate junction temperature, the following equations can be used:
$T_{j}=T_{\text {amb }}+\theta_{\mathrm{JA}} \times$ Power
$T_{J}=T_{\text {cold plate }}+\theta_{J C P} \times$ Power
$T_{J}=T_{\text {top }}+\theta_{J c} \times$ Power
Table 29. Thermal Resistance for Flip Chip BGA

| Cooling ${ }^{1}$ | Airflow (LFPM) | $\theta_{\text {JA }}{ }^{2}$ | $\theta_{\mathrm{JC}}\left(\right.$ Uniform) ${ }^{3}$ | $\theta_{\mathrm{Jc}(\text { Local) }}{ }^{4}$ Ideal TIM ${ }^{5}$ | $\theta_{\mathrm{Jc}}^{(\text {Local) }}$ W/TIM ${ }^{5}$ | $\theta_{\text {JCP }}{ }^{6} \mathrm{w} / \mathrm{TIM}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No Heat Sink | 0 | 40.8 |  |  |  | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 200 | 38.1 |  |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 500 | 36 |  |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Heat Sink ${ }^{7}$ | 0 | 18 |  |  |  | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 200 | 11.8 | 0.05 | 1.6 | 4.6 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 500 | 9 |  |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Cold Plate ${ }^{8}$ | N/A | N/A | 0.05 | 1.6 | 4.6 | 6.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1 All numbers are simulated and assume a JEDEC 4 -layer test board.
${ }^{2} \theta_{\mathrm{JA}}$ is the thermal resistance from hottest junction to ambient air.
${ }^{3} \theta_{\mathrm{JC}}$ (Uniform) is the thermal resistance from junction to the package top, assuming total power is uniformly distributed.
${ }^{4} \theta_{\mathrm{JC}}$ (Local) is the thermal resistance from junction to the center of package top, assuming total power $=8.5 \mathrm{~W}(1 \mathrm{~W}$ uniformly distributed, 7.5 W in power stages-local heating).
${ }^{5}$ Ideal TIM is assuming top of package in perfect contact with an infinite cold plate. w/TIM is assuming TIM is 0.4 mm thick, with thermal conductivity of $3.57 \mathrm{~W} / \mathrm{m} / \mathrm{k}$.
${ }^{6} \theta_{\mathrm{JCP}}$ is the thermal resistance from hottest junction to infinite cold plate with consideration of thermal interface material (TIM).
7 Heat sink with a rated performance of $\theta_{C A} \sim 4.9^{\circ} \mathrm{C} / \mathrm{W}$ under forced convection, gives $\sim T_{J}=112^{\circ} \mathrm{C}$ at 500 LFM . Thermal performance of the package depends on the heat sink and environmental conditions.
${ }^{8}$ Attached infinite cold plate should be $\leq 30^{\circ} \mathrm{C}$ to maintain $\mathrm{T}_{j}<90^{\circ} \mathrm{C}$, given total power $=8.5 \mathrm{~W}$. Thermal performance of the package depends on the heat sink and environmental conditions.

## APPLICATIONS INFORMATION

To estimate junction temperature, the following equations can be used:
$T_{J}=T_{\text {amb }}+\theta_{J A} \times$ Power
$T_{J}=T_{\text {cold plate }}+\theta_{J C P} \times$ Power
$T_{J}=T_{\text {top }}+\theta_{J C} \times$ Power

## TEMPERATURE CONTOUR MAP ON THE TOP OF THE PACKAGE

## TQFP_EP Package

Due to localized heating, temperature at the top surface of the package has steep gradient. Thus, the $\theta_{\mathrm{Jc}}$ value is highly dependent on where the case temperature is measured. Figure 62 shows the top of the die temperature contour map for the TQFP_EP.

## BGA Package

Due to localized heating, temperature at the top surface of the package has steep gradient. Thus, the $\theta_{\mathrm{Jc}}$ value is highly dependent on where the case temperature is measured. Figure 63 shows the top of the die temperature contour map for the flip chip BGA.


Figure 62. Temperature Contour Map for 64-Lead TQFP_EP


Figure 63. Temperature Contour Map for the Flip Chip BGA

## OUTLINE DIMENSIONS



Figure 64. 64-Lead Thin Quad Flat Package, Exposed Pad [TQFP_EP]
(SV-64-3)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-216-P8.00×8.00-8045-81D
Figure 65. 72-Ball Chip Scale Package Ball Grid Array [CSP_BGA]
(BC-72-2)
Dimensions shown in millimeters
Updated: November 03, 2022

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option |
| :---: | :---: | :---: | :---: | :---: |
| AD5560JBCZ | $+25^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | 72-Ball CSPBGA ( $8 \mathrm{~mm} \times 8 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ ) |  | BC-72-2 |
| AD5560JBCZ-REEL | $+25^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | 72-Ball CSPBGA ( $8 \mathrm{~mm} \times 8 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ ) | Reel, 2000 | BC-72-2 |
| AD5560JSVUZ | $+25^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | 64-Lead TQFP ( $10 \mathrm{~mm} \times 10 \mathrm{~mm} \mathrm{w/} \mathrm{EP)}$ |  | SV-64-3 |
| AD5560JSVUZ-REEL | $+25^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ | 64-Lead TQFP ( $10 \mathrm{~mm} \times 10 \mathrm{~mm} \mathrm{w/} \mathrm{EP)}$ | Reel, 1500 | SV-64-3 |

[^1]AD5560

## OUTLINE DIMENSIONS

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| EVAL-AD5560EBUZ | Evaluation Kit |
| Z $=$ RoHS Compliant Part. |  |

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD5560JBCZ-REEL AD5560JSVUZ-REEL AD5560JBCZ EVAL-AD5560EBUZ AD5560JSVUZ


[^0]:    1 Subset of the possible ADCs, ADC drivers, and multiplexers suitable for use with the AD5560. Visit http://www.analog.com for more options.
    ${ }^{2}$ Do not allow the MEASOUT output range to exceed the AIN range of the ADC.
    ${ }^{3}$ For the purposes of sharing ADCs among multiple DPS channels, note that the multiplexer is not absolutely necessary because the AD5560 MEASOUT path has a tristate mode.

[^1]:    1 Z = RoHS Compliant Part.

