# **SY89112U**

# 2.5V/3.3V Low-Jitter, Low-Skew 1:12 LVPECL Fanout Buffer with 2:1 MUX Input and Internal Termination

#### **Features**

- Selects Between 1 of 2 Inputs and Provides 12 Precision, Low-Skew LVPECL Output Copies
- Ensured AC Performance over Temperature and Voltage:
  - DC to >2 GHz Throughput
  - <550 ps Propagation Delay CLK-to-Q
  - <220 ps Rise/Fall Time
  - <25 ps Output-to-Output Skew
- · Ultra-Low Jitter Design:
  - 50 fs<sub>RMS</sub> Typical Phase Jitter
  - <0.7 ps<sub>RMS</sub> Crosstalk-Induced Jitter
- Unique, Patent-Pending Input Termination and VT Pin Accepts DC-Coupled and AC-Coupled Differential Pins
- Unique, Patent-Pending 2:1 Input MUX Provides Superior Isolation to Minimize Channel-to-Channel Crosstalk
- 800 mV, 100K LVPECL Output Swing
- Power Supply: 2.5V ±5% or 3.3V ±10%
- Industrial Temperature Range: -40°C to +85°C
- Available in 44-Lead (7 mm x 7 mm) VQFN Package

#### **Applications**

- Multi-Processor Server
- · SONET/SDH Clock/Data Distribution
- · Fibre Channel Distribution
- · Gigabit Ethernet Clock Distribution

#### **General Description**

The SY89112U is a low-jitter, low-skew, high-speed LVPECL 1:12 differential fanout buffer optimized for precision telecom and enterprise server distribution applications. The input includes a 2:1 MUX for clock switchover applications. Unlike other multiplexers, this input includes a unique isolation design to minimize channel-to-channel crosstalk. The SY89112U distributes clock frequencies from DC to >2 GHz ensured over temperature and voltage. The SY89112U incorporates a synchronous output enable (EN) so that the outputs will only be enabled/disabled when they are already in the LOW state. This reduces the chance of generating "runt" clock pulses.

The SY89112U differential input includes Microchip's unique, patent-pending 3-pin input termination architecture that directly interfaces to any differential signal (AC- or DC-coupled) as small as 100 mV (200 mV<sub>PP</sub>) without any level shifting or termination resistor networks in the signal path. For AC-coupled input interface, an on-board output reference voltage (VREF-AC) is provided to bias the center-tap (VT) pin. The outputs are 800 mV, 100K compatible LVPECL with fast rise/fall times ensured to be less than 220 ps.

The SY89112U operates from a 2.5V  $\pm 5\%$  or 3.3V  $\pm 10\%$  supply and is ensured over the full industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. The SY89112U is part of Microchip's high-speed, Precision Edge<sup>®</sup> product line.

#### Package Type



# **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>CC</sub> )                    |                          |
|------------------------------------------------------|--------------------------|
| Input Voltage (V <sub>IN</sub> )                     | –0.5V to V <sub>CC</sub> |
| LVPECL Continuous Output Current (I <sub>OUT</sub> ) | 50 mA                    |
| LVPECL Surge Output Current (I <sub>OUT</sub> )      | 100 mA                   |
| Source or Sink Current on VT Pin                     | ±100 mA                  |
| Source or Sink Current on CLK, /CLK                  | ±50 mA                   |
| Source or Sink Current on VREF-AC Pin                | ±2 mA                    |

#### **Operating Ratings ‡**

| Supply Voltage (V <sub>CC</sub> ) | +2.375V to +2.625V |
|-----------------------------------|--------------------|
| Supply Voltage (V <sub>CC</sub> ) | +3.0V to +3.6V     |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**‡ Notice:** The device is not guaranteed to function outside its operating ratings.

#### DC ELECTRICAL CHARACTERISTICS

 $T_A = -40$ °C to +85°C, unless otherwise stated. Note 1

| Parameter                                   | Symbol               | Min.                  | Тур.                  | Max.                  | Units | Conditions                         |
|---------------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|-------|------------------------------------|
| Power Supply Voltage                        | V                    | 2.375                 | _                     | 2.625                 | V     | _                                  |
| Power Supply Voltage                        | V <sub>CC</sub>      | 3.0                   | _                     | 3.6                   | V     | _                                  |
| Power Supply Current                        | I <sub>CC</sub>      | _                     | 95                    | 130                   | mA    | No load, V <sub>CC</sub> = maximum |
| Input Resistance (CLK-to-VT)                | R <sub>IN</sub>      | 45                    | 50                    | 55                    | Ω     | _                                  |
| Differential Input Resistance (CLK-to-/CLK) | R <sub>DIFF_IN</sub> | 90                    | 100                   | 110                   | Ω     | _                                  |
| Input High Voltage (CLK-to-/CLK)            | V <sub>IH</sub>      | 1.2                   | _                     | V <sub>CC</sub>       | >     | _                                  |
| Input Low Voltage (CLK-to-/CLK)             | V <sub>IL</sub>      | 0                     | _                     | V <sub>IH</sub> – 0.1 | V     | _                                  |
| Input Voltage Swing (CLK-to-/CLK)           | V <sub>IN</sub>      | 0.1                   | _                     | 1.7                   | V     | See Figure 1-1                     |
| Differential Input Voltage Swing  CLK-/CLK  | V <sub>DIFF_IN</sub> | 0.2                   | _                     | _                     | V     | See Figure 1-2                     |
| CLK-to-VT (/CLK-to-VT)                      | V <sub>T_IN</sub>    | _                     | _                     | 1.28                  | ٧     | _                                  |
| Output Reference Voltage                    | V <sub>REF-AC</sub>  | V <sub>CC</sub> – 1.3 | V <sub>CC</sub> – 1.2 | V <sub>CC</sub> – 1.1 | V     | _                                  |

**Note 1:** The circuit is designed to meet the DC specifications shown in the table above after thermal equilibrium has been established.





#### LVPECL OUTPUTS DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V;  $T_A$  = -40°C to +85°C, unless otherwise stated. Note 1

| Parameter                                 | Symbol                | Min.                    | Тур. | Max.                    | Units | Conditions     |
|-------------------------------------------|-----------------------|-------------------------|------|-------------------------|-------|----------------|
| Output High Voltage (Q, /Q)               | V <sub>OH</sub>       | V <sub>CC</sub> – 1.145 | _    | V <sub>CC</sub> – 0.895 | V     | _              |
| Output Low Voltage (Q, /Q)                | V <sub>OL</sub>       | V <sub>CC</sub> – 1.945 | _    | V <sub>CC</sub> – 1.695 | V     | _              |
| Output Voltage Swing (Q, /Q)              | V <sub>OUT</sub>      | 550                     | 800  | _                       | mV    | See Figure 1-1 |
| Differential Output Voltage Swing (Q, /Q) | V <sub>DIFF_OUT</sub> | 1.1                     | 1.6  | _                       | ٧     | See Figure 1-2 |

**Note 1:** The circuit is designed to meet the DC specifications shown in the table above after thermal equilibrium has been established.

#### LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to +85°C, unless otherwise stated. Note 1

| Parameter          | Symbol          | Min.        | Тур. | Max.            | Units | Conditions |
|--------------------|-----------------|-------------|------|-----------------|-------|------------|
| Input High Voltage | V <sub>IH</sub> | 2.0         | _    | V <sub>CC</sub> | V     | _          |
| Input Low Voltage  | V <sub>IL</sub> | _           | _    | 0.8             | V     | _          |
| Input High Current | I <sub>IH</sub> | <b>–125</b> | _    | 40              | μA    | _          |
| Input Low Current  | I <sub>IL</sub> | -300        | _    | _               | μA    | _          |

**Note 1:** The circuit is designed to meet the DC specifications shown in the table above after thermal equilibrium has been established.

#### **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 2.5V ±5% or 3.3 ±10%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  – 2V;  $T_A$  = –40°C to +85°C, unless otherwise stated. Note 1

| Parameter                                                 | Symbol                         | Min. | Тур. | Max. | Units             | Conditions                                               |
|-----------------------------------------------------------|--------------------------------|------|------|------|-------------------|----------------------------------------------------------|
| Maximum Operating Frequency                               | f <sub>MAX</sub>               | 2    | 3    | _    | GHz               | V <sub>OUT</sub> ≥ 400 mV                                |
| Propagation Delay (CLK-to-Q)                              |                                | 300  | 400  | 550  | ps                | V <sub>IN</sub> ≥ 100 mV                                 |
| Propagation Delay (CLK_SEL-to-Q)                          | t <sub>PD</sub>                | 200  | 350  | 600  | ps                | _                                                        |
| Differential Propagation Delay<br>Temperature Coefficient | Δt <sub>PD</sub>               | _    | 150  | _    | fs/°C             | _                                                        |
| Set-Up Time (EN-to-CLK)                                   | t <sub>S</sub>                 | 0    | _    | _    | ps                | Note 2                                                   |
| Hold Time (CLK-to-EN)                                     | t <sub>H</sub>                 | 500  | _    | _    | ps                | Note 2                                                   |
| Output-to-Output Skew                                     | 4                              | _    | _    | 25   | ps                | Note 3                                                   |
| Part-to-Part Skew                                         | t <sub>SKEW</sub>              | _    | _    | 200  | ps                | Note 4                                                   |
| RMS Phase Jitter                                          | 4                              | _    | 50   | _    | fs <sub>RMS</sub> | Output = 622 MHz, Integration<br>Range: 12 kHz to 20 MHz |
| Adjacent Channel<br>Crosstalk-Induced Jitter              | t <sub>JITTER</sub>            | _    | _    | 0.7  | ps <sub>RMS</sub> | Note 5                                                   |
| Output Rise/Fall Time (20% to 80%)                        | t <sub>r</sub> ,t <sub>f</sub> | 70   | 140  | 220  | ps                | At full output swing.                                    |

- **Note 1:** High frequency AC parameters are ensured by design and characterization.
  - 2: Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold do not apply.
  - 3: Output-to-output skew is measured between two different outputs under identical transitions.
  - **4:** Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
  - **5:** Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

# **TEMPERATURE SPECIFICATIONS**

| Parameters                          | Sym.                                 | Min. | Тур. | Max. | Units | Conditions         |  |
|-------------------------------------|--------------------------------------|------|------|------|-------|--------------------|--|
| Temperature Ranges                  |                                      |      |      |      |       |                    |  |
| Storage Temperature Range           | T <sub>S</sub>                       | -65  | _    | +150 | °C    | _                  |  |
| Lead Temperature                    | T <sub>LEAD</sub>                    | _    | _    | +260 | °C    | Soldering, 20 sec. |  |
| Ambient Temperature Range           | T <sub>A</sub>                       | -40  | _    | +85  | °C    | _                  |  |
| Package Thermal Resistances (Note 1 | Package Thermal Resistances (Note 1) |      |      |      |       |                    |  |
| Thermal Decistores VOEN 44 Ld       | $\theta_{JA}$                        | _    | 42   | _    | °C/W  | Still-Air          |  |
| Thermal Resistance, VQFN 44-Ld      | ΨЈВ                                  | _    | 20   | _    | °C/W  | Junction-to-Board  |  |

Note 1: Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\Psi_{JB}$  and  $\theta_{JA}$  are shown for a 4-layer PCB in a still air environment, unless otherwise stated.



FIGURE 1-3: Differential In-to-Differential Out Propagation Delay.



FIGURE 1-4: CLK\_SEL-to-Differential Output Propagation Delay.



FIGURE 1-5: Set-Up and Hold Times EN-to-Differential Output Propagation Delay.

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

 $V_{CC}$  = 3.3V, GND = 0V,  $V_{IN}$  = 100 mV,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  – 2V,  $T_A$  = +25°C, unless otherwise stated.



**FIGURE 2-1:** Output Swing vs. Frequency.



FIGURE 2-4: 200 MHz Output.



FIGURE 2-2: Propagation Delay vs. Input Voltage Swing.



FIGURE 2-5: 1 GHz Output.



FIGURE 2-3: Temperature.

Propagation Delay vs.



FIGURE 2-6: 2 GHz Output.



FIGURE 2-7: Additive Phase Noise Plot.

# 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number                                                                                                           | Pin Name                                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2, 5<br>7, 10                                                                                                        | CLK0, /CLK0<br>CLK1, /CLK1                                                                                                           | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled differential signals as small as 100 mV. Each pin of a pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details.                                                 |
| 3, 8                                                                                                                 | VT0, VT1                                                                                                                             | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details.                                                                                                                                                                                             |
| 4, 9                                                                                                                 | VREF-AC0,<br>VREF-AC1                                                                                                                | Reference Voltage: These outputs bias to $V_{CC}-1.2V$ . They are used when AC-coupling the inputs (CLK, /CLK). For AC-coupled applications, connect VREF-AC to the VT pin and bypass with a 0.01 $\mu$ F low ESR capacitor to VCC. See "Input Interface Applications" section for more details. Maximum sink/source current is $\pm 1.5$ mA. Due to the limited drive capability, each VREF-AC pin is only intended to drive its respective VT pin. |
| 44                                                                                                                   | CLK_SEL                                                                                                                              | This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a 25 k $\Omega$ pull-up resistor and will default to a logic HIGH state if left open.                                                                                                                                                                                                                             |
| 12                                                                                                                   | EN                                                                                                                                   | This single-ended TTL/CMOS-compatible input functions as a synchronous output enable. The synchronous enable ensures that enable/disable will only occur when the outputs are in a logic LOW state. Note that this input is internally connected to a 25 k $\Omega$ pull-up resistor and will default to logic HIGH state (enabled) if left open.                                                                                                    |
| 13, 22, 23, 28,<br>33, 34, 43                                                                                        | VCC                                                                                                                                  | Positive power supply. Bypass with 0.1 $\mu$ F//0.01 $\mu$ F low-ESR capacitors and place as close to each VCC pin as possible.                                                                                                                                                                                                                                                                                                                      |
| 42, 41<br>40, 39<br>38, 37<br>36, 35<br>32, 31<br>30, 29<br>27, 26<br>25, 24<br>21, 20<br>19, 18<br>17, 16<br>15, 14 | Q0, /Q0<br>Q1, /Q1<br>Q2, /Q2<br>Q3, /Q3<br>Q4, /Q4<br>Q5, /Q5<br>Q6, /Q6<br>Q7, /Q7<br>Q8, /Q8<br>Q9, /Q9<br>Q10, /Q10<br>Q11, /Q11 | Differential 100K LVPECL Outputs: These LVPECL outputs are the precision, low skew copies of the inputs. Please refer to the Truth Table below for details. Unused output pairs may be left open. Terminate with $50\Omega$ to $V_{CC}-2V$ . See "LVPECL Output Interface Applications" section for more details.                                                                                                                                    |
| 1, 6, 11                                                                                                             | GND,<br>Exposed Pad                                                                                                                  | Ground. GND pins and exposed pad must both be connected to the most negative potential of chip the ground.                                                                                                                                                                                                                                                                                                                                           |

TABLE 3-2: TRUTH TABLE

| EN | CLK_SEL | Q          | /Q         |
|----|---------|------------|------------|
| Н  | L       | CLK0       | /CLK0      |
| Н  | Н       | CLK1       | /CLK1      |
| L  | Х       | L (Note 1) | H (Note 1) |

Note 1: Transition occurs on the next negative transition of the non-inverted input.

# 4.0 INPUT AND OUTPUT STAGES



FIGURE 4-1: Simplified Differential Input Stage.



FIGURE 4-2: Simplified LVPECL Output Stage.

#### 5.0 INPUT INTERFACE APPLICATIONS



FIGURE 5-1: DC-Coupled LVPECL Interface.



 $V_{\rm CC}$ V<sub>cc</sub> CLK LVPEC /CLK **LVDS** SY89112U GND GŇD **GND** V<sub>REF-AC</sub> NOTE: For 3.3V, RP =  $100\Omega$ For 2.5V, RP =  $50\Omega$ 

FIGURE 5-2: AC-Coupled LVPECL Interface.



 $V_{cc}$ CLK CML /CLK SY89112U GND  $V_{T}$ NC -V<sub>REF-AC</sub> NC -OPTION: May Connect  $\rm V_{\scriptscriptstyle T}$  to  $\rm V_{\scriptscriptstyle CC}$ FIGURE 5-3: DC-Coupled CML Interface.

#### 6.0 LVPECL OUTPUT INTERFACE APPLICATIONS

LVPECL has high-input impedance, very-low output (open emitter) impedance, and small signal swing, which result in low EMI. LVPECL is ideal for driving  $50\Omega$  and  $100\Omega$  controlled impedance transmission lines. There are several techniques for terminating the LVPECL output: Parallel-Thevenin Equivalent, Parallel Termination (3-Resistor), and AC-Coupled Termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated or balanced.



FIGURE 6-1: Parallel Termination: Thevenin Equivalent.



FIGURE 6-2: Parallel Termination: Three-Resistor.

#### 7.0 PACKAGING INFORMATION

# 7.1 Package Marking Information

44-Lead VQFN\*



Example

MICREL-SY89112UMY 2319PF8 2321 VU

**Legend:** XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

Pb-free JEDEC® designator for Matte Tin (Sn)

\* This package is Pb-free. The Pb-free JEDEC designator (@3)
can be found on the outer packaging for this package.

 ♠, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

**Note:** If the full seven-character YYWWNNN code cannot fit on the package, the following truncated codes are used based on the available marking space:

6 Characters = YWWNNN; 5 Characters = WWNNN; 4 Characters = WNNN; 3 Characters = NNN;

2 Characters = NN; 1 Character = N

# 44-Lead Very Thin Quad Flat, No Lead Package (QPA) - 7x7x1.0 mm Body [VQFN] With 3.3 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-1291 Rev A Sheet 1 of 2

### 44-Lead Very Thin Quad Flat, No Lead Package (QPA) - 7x7x1.0 mm Body [VQFN] With 3.3 mm Exposed Pad

For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging



|                            | Units  |      |          | MILLIMETERS |  |  |  |
|----------------------------|--------|------|----------|-------------|--|--|--|
| Dimension                  | Limits | MIN  | NOM      | MAX         |  |  |  |
| Number of Terminals        | N      |      | 44       |             |  |  |  |
| Pitch                      | е      |      | 0.50 BSC |             |  |  |  |
| Overall Height             | Α      | 0.80 | 0.90     | 1.00        |  |  |  |
| Standoff                   | A1     | 0.00 | 0.02     | 0.05        |  |  |  |
| Terminal Thickness         | A3     |      | 0.20 REF |             |  |  |  |
| Overall Length             | D      |      | 7.00 BSC |             |  |  |  |
| Exposed Pad Length         | D2     | 3.20 | 3.30     | 3.40        |  |  |  |
| Overall Width              | E      |      | 7.00 BSC |             |  |  |  |
| Exposed Pad Width          | E2     | 3.20 | 3.30     | 3.40        |  |  |  |
| Terminal Width             | b      | 0.20 | 0.25     | 0.30        |  |  |  |
| Terminal Length            | L      | 0.50 | 0.60     | 0.70        |  |  |  |
| Terminal-to-Exposed-Pad    | K      |      | 0.20 REF | ·           |  |  |  |
| Exposed Pad Corner Chamfer | СН     |      | 0.35 REF |             |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated

Dimensioning and tolerancing per ASME Y14.5M
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-1291 Rev A Sheet 2 of 2

# 44-Lead Very Thin Quad Flat, No Lead Package (QPA) - 7x7x1.0 mm Body [VQFN] With 3.3 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                  | MILLIMETERS |      |          |      |
|----------------------------------|-------------|------|----------|------|
| Dimension                        | Limits      | MIN  | NOM      | MAX  |
| Contact Pitch                    | Е           |      | 0.50 BSC |      |
| Center Pad Width                 | X2          |      |          | 3.40 |
| Center Pad Length                | Y2          |      |          | 3.40 |
| Contact Pad Spacing              | C1          |      | 6.70     |      |
| Contact Pad Spacing              | C2          |      | 6.70     |      |
| Contact Pad Width (Xnn)          | X1          |      |          | 0.30 |
| Contact Pad Length (Xnn)         | Y1          |      |          | 1.05 |
| Contact Pad to Center Pad (Xnn)  | G1          | 1.13 |          |      |
| Contact Pad to Contact Pad (Xnn) | G2          | 0.20 |          |      |
| Thermal Via Diameter             | V           |      | 0.33     |      |
| Thermal Via Pitch                | EV          |      | 1.20     |      |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-3291 Rev A

# APPENDIX A: REVISION HISTORY

# **Revision A (November 2023)**

- Converted Micrel document SY89112U to Microchip data sheet template DS20006829A.
- Minor text changes throughout.

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| Part No.              | <u>x</u>          | <u>x</u>             | <u>x</u>                                | [- <u>XX</u> ] | Exampl  | es:                                                                                                                                                                                                      |
|-----------------------|-------------------|----------------------|-----------------------------------------|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Supply<br>Voltage | Package              | Temperature<br>Range                    | Media Type     | a) SY89 | 9112UMY:                                                                                                                                                                                                 |
|                       |                   |                      |                                         |                |         | SY89112, 2.5V/3.3V Supply Voltage,<br>44-Lead VQFN, -40°C to +85°C Tempera-<br>ture Range, 260/Tray                                                                                                      |
| Device:               | SY89112:          |                      | w-Jitter, Low-Skew<br>with 2:1 MUX Inpu |                | b) SY89 | 9112UMY-TR:                                                                                                                                                                                              |
|                       |                   | Termination          |                                         |                |         | SY89112, 2.5V/3.3V Supply Voltage,<br>44-Lead VQFN, –40°C to +85°C Tempera-<br>ture Range, 1,000/Reel                                                                                                    |
| Supply Voltage:       | U                 | = 2.5V/3             | 3.3V                                    |                |         |                                                                                                                                                                                                          |
| Package:              | М                 | = 44-Lea             | ad 7 mm x 7 mm V                        | QFN            | Note 1: | Tape and Reel identifier only appears in the<br>catalog part number description. This identifier is<br>used for ordering purposes and is not printed on<br>the device package. Check with your Microchip |
| Temperature<br>Range: | Υ                 | = -40°C              | to +85°C                                |                |         | Sales Office for package availability with the Tape and Reel option.                                                                                                                                     |
| Media Type:           | <blaue></blaue>   | = 260/Tr<br>= 1,000/ |                                         |                |         |                                                                                                                                                                                                          |

**SY89112U** 

NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPlC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-3525-3

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi. MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY

Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110

Tel: 408-436-4270 Canada - Toronto

Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan

Tel: 86-27-5980-5300 China - Xian

Tel: 86-29-8833-7252 China - Xiamen

Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** 

Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Downloaded from Arrow.com.