# Low Distortion, High Speed Rail-to-Rail Input/Output Amplifiers 

## Data Sheet

## FEATURES

High speed<br>190 MHz, -3 dB bandwidth ( $\mathrm{G}=+1$ )<br>100 V/ $\mu \mathrm{s}$ slew rate<br>Low distortion<br>120 dBc at 1 MHz SFDR<br>80 dBc at 5 MHz SFDR

Selectable input crossover threshold
Low noise
$4.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
$1.6 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
Low offset voltage: $\mathbf{9 0 0} \boldsymbol{\mu \mathrm { V }}$ maximum
Low power: 6.5 mA per amplifier supply current
Power-down mode
No phase reversal: $\mathrm{V}_{\text {IN }}>\left|\mathrm{V}_{\mathrm{s}}\right|+200 \mathrm{mV}$
Wide supply range: 2.7 V to 12 V
Small packaging: 8-lead SOIC, 6-lead SOT-23, 10-lead MSOP Qualified for automotive applications (AD8028WARMZ-R7 only)

## APPLICATIONS

## Filters

ADC drivers
Level shifting
Buffering
Professional video
Low voltage instrumentation

## GENERAL DESCRIPTION

The AD8027/AD8028 ${ }^{1}$ are high speed amplifiers with rail-to-rail input and output that operate on low supply voltages and are optimized for high performance and a wide dynamic signal range. The AD8027/AD8028 have low noise ( $4.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}, 1.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ ) and low distortion ( 120 dBc at 1 MHz ). In applications that use a fraction of or use the entire input dynamic range and require low distortion, the AD8027/AD8028 are ideal choices.

Many rail-to-rail input amplifiers have an input stage that switches from one differential pair to another as the input signal crosses a threshold voltage, which causes distortion. The AD8027/AD8028 have a unique feature that allows the user to select the input crossover threshold voltage through the DISABLE/SELECT pin (DISABLE/SELECT x in the 10-lead MSOP, hereafter referred to as DISABLE/SELECT throughout this data sheet). This feature controls the voltage at which the complementary transistor input pairs switch. The AD8027/AD8028 also have intrinsically low crossover distortion.
${ }^{1}$ Protected by U.S. patent numbers 6,486,737B1; 6,518,842B1.

## Rev. D

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


Figure 1. 8-Lead SOIC, AD8027
See the Pin Configurations and Function Descriptions section for additional pin configurations and information about the pin functions.

With their wide supply voltage range ( 2.7 V to 12 V ) and wide bandwidth ( 190 MHz ), the AD8027/AD8028 amplifiers are designed to work in a variety of applications where speed and performance are needed on low supply voltages. The high performance of the AD8027/AD8028 is achieved with a quiescent current of only 6.5 mA (typical) per amplifier. The AD8027/ AD8028 have a shutdown mode that is controlled via the DISABLE/SELECT pin.

The AD8027/AD8028 are available in 8-lead SOIC, 6-lead SOT-23, and $10-\mathrm{lead}$ MSOP packages. The AD8028WARMZ-R7 is an automotive grade version, qualified for automotive applications. See the Automotive Products section for more details. The AD8027/AD8028 family is designed to work over the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Figure 2. SFDR vs. Output Voltage

## TABLE OF CONTENTS

Features ..... 1
Applications .....  1
General Description ..... 1
Pin Connection Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 7
Maximum Power Dissipation ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. ..... 8
Typical Performance Characteristics ..... 10
Test Circuit ..... 19
Theory of Operation ..... 20
Input Stage ..... 20
REVISION HISTORY
7/15—Rev. C to Rev. D
Changed SELECT to $\overline{\text { DISABLE/SELECT, }}$ NC to DNC, $\mathrm{V}_{\mathrm{S}+}$ to $+\mathrm{V}_{\mathrm{S}}$, and $\mathrm{V}_{\mathrm{s}-}$ to $-\mathrm{V}_{\mathrm{S}}$ Throughout
Changes to Features Section, Figure 1, and General Description
Section1
Changes to Table 1 ..... 3
Changes to Table 2 ..... 4
Changes to Table 3 ..... 5
Added Pin Configurations and Function Descriptions Section 8
Added Figure 4, Figure 5, Table 5, and Table 6; RenumberedSequentially 8
Added Figure 6, Figure 7, Table 7, and Table 8. ..... 9
Changes to Figure 10 Caption and Figure 13 Caption ..... 10
Changes to Figure 16 Caption and Figure 19 Caption ..... 11
Changes to Figure 20 Caption and Figure 21 ..... 12
Changes to Figure 26 Caption ..... 13
Changes to Figure 36 and Figure 37 ..... 14
Changes to Figure 42 ..... 15
Changes to Figure 50 Caption ..... 17
Added Test Circuit Section and Figure 59 ..... 19
Changes to Theory of Operation Section. ..... 20
Changes to Crossover Selection Section and Figure 61 ..... 21
Changes to Wideband Operation Section, Figure 62, Figure 63,and Figure 6422
Changes to PCB Layout Section ..... 23
Crossover Selection ..... 20
Output Stage ..... 21
DC Errors ..... 21
Wideband Operation ..... 22
Circuit Considerations ..... 22
Applications Information ..... 24
Using the $\overline{\text { DISABLE }} /$ SELECT Pin ..... 24
Driving a 16 -Bit ADC ..... 24
Band-Pass Filter ..... 25
Design Tools and Technical Support ..... 25
Outline Dimensions ..... 26
Ordering Guide ..... 27
Automotive Products ..... 27
Changes to Using the $\overline{\text { DISABLE }}$ /SELECT Pin Section and
Table 6 ..... 24
Changes to Figure 67 and Design Tools and Technical Support Section ..... 25
Updated Outline Dimensions. ..... 26
Changes to Ordering Guide ..... 27
Added Automotive Products Section ..... 27
3/05—Rev. B to Rev. C
Updated Format.. Universal
Change to Figure 1 ..... 1
10/03-Rev. A to Rev. B
Changes to Figure 1 ..... 1
8/03-Rev. 0 to Rev. A
Addition of AD8028 ..... Universal
Changes to General Description .....  1
Changes to Figure 1, Figure 3, Figure 4, Figure 8, Figure 13, Figure 15, Figure 17. ..... $1,6,7,8,9$
Changes to Figure 58, Figure 60 ..... 18, 20
Changes to Specifications .....  3
Updated Outline Dimensions. ..... 22
Updated Ordering Guide ..... 23
3/03-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, $\mathrm{G}=+1$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to $0.1 \%$ | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ <br> AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ <br> AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {max }}$ $\begin{aligned} & \mathrm{G}=+2, \mathrm{~V}_{\text {oUT }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { step } \end{aligned}$ | $\begin{aligned} & 138 \\ & 138 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 190 \\ & 32 \\ & \\ & 16 \\ & 90 \\ & 100 \\ & 35 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Spurious-Free Dynamic Range (SFDR) <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error <br> Differential Phase Error <br> Crosstalk, Output to Output | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } \mathrm{R}_{\mathrm{F}}=24.9 \Omega \\ & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {oUT }}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{R}_{\mathrm{F}}=24.9 \Omega \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{G}=+1, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \text { at } 1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 120 \\ & \\ & 80 \\ & 4.3 \\ & 1.6 \\ & 0.1 \\ & 0.2 \\ & -93 \end{aligned}$ |  | dBc <br> dBc $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Input Offset Voltage Drift Input Bias Current ${ }^{1}$ <br> Input Offset Current Open-Loop Gain | $\overline{\mathrm{DISABLE}} / \mathrm{SELECT}=$ tristate or open, PNP active <br> AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\overline{\mathrm{DISABLE}} / \mathrm{SELECT}=$ high, NPN active <br> AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {max }}$ <br> $V_{C M}=0 \mathrm{~V}$, NPN active <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$, PNP active <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> AD8028W only: $T_{\text {MIN }}$ to $T_{\text {MAX }}$ <br> AD8028W only: $T_{\text {MIN }}$ to $T_{\text {MAX }}$ <br> $\mathrm{V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}$, AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 100 | $\begin{aligned} & 200 \\ & 240 \\ & 1.50 \\ & 4 \\ & 4 \\ & \\ & -8 \\ & -8 \\ & \pm 0.1 \\ & 110 \end{aligned}$ | 800 <br> 850 <br> 900 <br> 900 <br> 6 <br> 6 <br> $-11$ <br> -11 <br> $\pm 0.9$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Impedance <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V} \\ & \text { AD8028W only: } \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \end{aligned}$ | $\begin{aligned} & 90 \\ & 88 \end{aligned}$ | $\begin{aligned} & 6 \\ & 2 \\ & -5.2 \text { to }+5.2 \\ & 110 \end{aligned}$ |  | $\mathrm{M} \Omega$ <br> pF <br> V <br> dB <br> dB |
| $\overline{\overline{D I S A B L E}} / \mathrm{SELECT}$ PIN <br> Selection Input Voltage Crossover Low Crossover High ${ }^{2}$ <br> Disable Input Voltage Disable Switching Speed Enable Switching Speed | $\begin{aligned} & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \text { Tristate }< \pm 20 \mu \mathrm{~A}, \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & 50 \% \text { of input to }<10 \% \text { of final } \mathrm{V}_{\text {out }} \end{aligned}$ | -3.0 | $\begin{aligned} & -3.9 \text { to }-3.7 \\ & 980 \\ & 45 \end{aligned}$ | -4.6 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AD8027/AD8028


${ }^{1}$ No sign or a plus sign indicates current into the pin; a minus sign indicates current out of the pin.
${ }^{2}$ It is recommended to float the DISABLE/SELECT pin for crossover high mode.
$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, $\mathrm{G}=+1$, unless otherwise noted.
Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| -3 dB Bandwidth | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | 131 | 185 |  | MHz |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 131 |  |  | MHz |
|  | $\mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | 18 | 28 |  | MHz |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 18 |  |  | MHz |
| Bandwidth for 0.1 dB Flatness Slew Rate | $\mathrm{G}=+2, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 12 |  | MHz |
|  | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ step |  | 85 |  | V/us |
|  | $\mathrm{G}=-1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V}$ step |  | 100 |  | V/us |
| Settling Time to 0.1\% | $\mathrm{G}=+2, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ step |  | 40 |  | ns |
| NOISE/DISTORTION PERFORMANCE |  |  |  |  |  |
| Spurious-Free Dynamic Range (SFDR) | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{Vp-p}, \mathrm{R}_{\mathrm{F}}=24.9 \Omega$ |  | 90 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{Vp-p}, \mathrm{R}_{\mathrm{F}}=24.9 \Omega$ |  | 64 |  | dBc |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 4.3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.6 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| Differential Gain Error | NTSC, $G=+2, R_{L}=150 \Omega$ |  | 0.1 |  |  |
| Differential Phase Error | NTSC, G $=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 0.2 |  | Degrees |
| Crosstalk, Output to Output | $\begin{aligned} & \mathrm{G}=+1, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\text {out }}=2 \mathrm{Vp}-\mathrm{p}, \\ & \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \text { at } 1 \mathrm{MHz} \end{aligned}$ |  | -92 |  | dB |
| DC PERFORMANCE |  |  |  |  |  |
| Input Offset Voltage | $\overline{\mathrm{DISABLE}} / \mathrm{SELECT}=$ tristate or open, PNP active |  | 200 | 800 | $\mu \mathrm{V}$ |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $T_{\text {MAX }}$ |  |  | 850 | $\mu \mathrm{V}$ |
|  | $\overline{\text { DISABLE/SELECT }}=$ high NPN active |  | 240 | 900 | $\mu \mathrm{V}$ |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | 900 |  |
| Input Offset Voltage Drift | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current ${ }^{1}$ | $\mathrm{V}_{\text {CM }}=2.5 \mathrm{~V}$, NPN active |  | 4 | 6 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 4 |  | $\mu \mathrm{A}$ |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | 6 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {CM }}=2.5 \mathrm{~V}, \mathrm{PNP}$ active |  | -8-8 | -11 | $\mu \mathrm{A}$ |
|  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  |  | $\mu \mathrm{A}$ |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | -8 | -11 | $\mu \mathrm{A}$ |
| Input Offset Current | AD8028W only: $T_{\text {MIN }}$ to $T_{\text {MAX }}$ |  | $\pm 0.1$ | $\pm 0.9$ | $\mu \mathrm{A}$ |
| Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ to 4V, AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 96 | 105 |  | dB |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Input Impedance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \\ & \text { AD8028W only: } \mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\text {MAX }} \end{aligned}$ | 90 <br> 84 | $\begin{aligned} & 6 \\ & 2 \\ & -0.2 \text { to }+5.2 \\ & 105 \end{aligned}$ |  | $\mathrm{M} \Omega$ <br> pF <br> V <br> dB <br> dB |
| $\overline{\overline{\mathrm{DISABLE}} / \mathrm{SELECT}} \mathrm{PIN}$ <br> Selection Input Voltage <br> Crossover Low <br> Crossover High ${ }^{2}$ <br> Disable Input Voltage <br> Disable Switching Speed <br> Enable Switching Speed |  | 2.0 | $\begin{aligned} & 1.1 \text { to } 1.3 \\ & 1100 \\ & 50 \end{aligned}$ | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Overdrive Recovery Time (Rising/Falling Edge) <br> Output Voltage Swing Off Isolation Short-Circuit Current Capacitive Load Drive | $\mathrm{V}_{\mathrm{IN}}=-6 \mathrm{~V} \text { to }+1 \mathrm{~V}, \mathrm{G}=-1$ <br> AD8028W only: $T_{\text {MIN }}$ to $T_{\text {MAX }}$ $\mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V} \mathrm{p-p,f}=1 \mathrm{MHz}, \overline{\mathrm{DISABLE}} / \mathrm{SELECT}=$ low <br> Sinking and sourcing <br> 30\% overshoot | 0.08 to 4.92 | $\begin{aligned} & 50 / 50 \\ & 0.04 \text { to } 4.96 \\ & -49 \\ & 105 \\ & 20 \end{aligned}$ |  | ns <br> V <br> dB <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current per Amplifier <br> Quiescent Current (Disabled) <br> Power Supply Rejection Ratio | $\begin{aligned} & \text { AD8028W only: } T_{\text {MIN }} \text { to } T_{\text {MAX }} \\ & \hline \text { DISABLE/SELECT }=\text { low } \\ & \text { AD8028W only: } T_{\text {MIN }} \text { to } T_{\text {MAX }} \\ & \mathrm{V}_{\mathrm{S}} \pm 1 \mathrm{~V}, \text { AD8028W only } \mathrm{T}_{\text {MIN }} \text { to } T_{\text {MAX }} \end{aligned}$ | 2.7 <br> 90 | $\begin{aligned} & 6 \\ & 320 \\ & 105 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 8.5 \\ & 9 \\ & 450 \\ & 450 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |

${ }^{1}$ No sign or a plus sign indicates current into the pin; a minus sign indicates current out of the pin.
${ }^{2}$ It is recommended to float the $\overline{\text { DISABLE/SELECT pin for crossover high mode. }}$
$\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, $\mathrm{G}=+1$, unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| -3 dB Bandwidth | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}$ p-p | 125 | 180 |  | MHz |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 125 |  |  | MHz |
|  | $\mathrm{G}=+1, \mathrm{~V}_{\text {out }}=2 \mathrm{~V}$ p-p | 19 | 29 |  | MHz |
|  | AD8028W only: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 19 |  |  | MHz |
| Bandwidth for 0.1 dB Flatness | $\mathrm{G}=+2, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}$ p-p |  | 10 |  | MHz |
| Slew Rate | $\mathrm{G}=+1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ step |  | 73 |  | $\mathrm{V} / \mu \mathrm{s}$ |
|  | $\mathrm{G}=-1, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ step |  | 100 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time to 0.1\% | $\mathrm{G}=+2, \mathrm{~V}_{\text {out }}=2 \mathrm{~V}$ step |  | 48 |  | ns |
| NOISE/DISTORTION PERFORMANCE |  |  |  |  |  |
| Spurious-Free Dynamic Range (SFDR) | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{Vp-p}, \mathrm{R}_{\mathrm{F}}=24.9 \Omega$ |  | 85 |  | dBc |
|  | $\mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{R}_{\mathrm{F}}=24.9 \Omega$ |  | 64 |  | dBc |
| Input Voltage Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 4.3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Input Current Noise | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.6 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| Differential Gain Error | NTSC, $G=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 0.15 |  | \% |
| Differential Phase Error | NTSC, $G=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | 0.20 |  | Degrees |
| Crosstalk, Output to Output | $\begin{aligned} & \mathrm{G}=+1, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} \text { at } \\ & 1 \mathrm{MHz} \end{aligned}$ |  | -89 |  | dB |



[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $\pm \mathrm{V}_{\mathrm{S}} \pm 0.5 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 1.8 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering 10 sec$)$ | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the AD8027/AD8028 package is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8027/AD8028. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in the silicon devices, potentially causing failure.

The still air thermal properties of the package and $\operatorname{PCB}\left(\theta_{\mathrm{JA}}\right)$, ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the total power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ determine the junction temperature of the die. The junction temperature can be calculated as

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right)
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins $\left(\mathrm{V}_{\mathrm{S}}\right)$ times the quiescent current $\left(\mathrm{I}_{\mathrm{S}}\right)$. Assuming the load $\left(\mathrm{R}_{\mathrm{L}}\right)$ is referenced to midsupply, the total drive power is $\mathrm{V}_{\mathrm{S}} / 2 \times \mathrm{I}_{\text {out }}$, some of which is dissipated in the package and some in the load $\left(\mathrm{V}_{\text {OUT }} \times \mathrm{I}_{\text {OUT }}\right)$. The difference between the total drive power and the load power is the drive power dissipated in the package.

$$
\begin{aligned}
& P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power }) \\
& P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
\end{aligned}
$$

It is recommended that rms output voltages be considered. If $R_{L}$ is referenced to $-\mathrm{V}_{\mathrm{S}}$, as in single-supply operation, the total drive power is $\mathrm{V}_{\mathrm{S}} \times \mathrm{I}_{\text {OUT }}$.
If the rms signal levels are indeterminate, consider the worst case, when $V_{\text {out }}=V_{S} / 4$ for $R_{L}$ to midsupply.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $R_{L}$ referenced to $-V_{S}$, worst case is $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{S}} / 2$.

Airflow increases heat dissipation, effectively reducing $\theta_{\text {IA }}$. Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduces the $\theta_{\mathrm{IA}}$. Care must be taken to minimize parasitic capacitances at the input leads of high speed op amps, as described in the PCB Layout section.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC $\left(125^{\circ} \mathrm{C} / \mathrm{W}\right), 6$-lead SOT-23 $\left(170^{\circ} \mathrm{C} / \mathrm{W}\right)$, and 10 -lead MSOP $\left(130^{\circ} \mathrm{C} / \mathrm{W}\right)$ packages on a JEDEC standard 4-layer board.

## Output Short Circuit

Shorting the output to ground or drawing excessive current from the AD8027/AD8028 can cause catastrophic failure.


Figure 3. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 8-Lead SOIC, AD8027 Pin Configuration

Table 5. 8-Lead SOIC, AD8027 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1,5 | DNC | Do Not Connect. Do not connect to these pins. |
| 2 | - IN | Negative Input. |
| 3 | + IN | Positive Input. |
| 4 | $-V_{S}$ | Negative Supply. |
| 6 | $V_{\text {out }}$ | Output Voltage. |
| 7 | $+V_{S}$ | Positive Supply |
| 8 | DISABLE/SELECT | Power-Down/Select. The power-down function places the device into low power <br> consumption mode. The select function of this pin shifts the crossover point (where the |
|  |  | NPN/PNP input differential pairs transition from one to the other) closer to either the positive <br> supply rail or the negative supply rail. |



Figure 5. 6-Lead SOT-23, AD8027 Pin Configuration
Table 6. 6-Lead SOT-23, AD8027 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $V_{\text {out }}$ | Output Voltage. |
| 2 | $-V_{s}$ | Negative Supply. |
| 3 | +IN | Positive Input. |
| 4 | -IN | Negative Input. |
| 5 | DISABLE/SELECT | Power-Down/Select. The power-down function places the device into low power <br> consumption mode. The select function of this pin shifts the crossover point (where the <br> NPN/PNP input differential pairs transition from one to the other) closer to either the positive <br> supply rail or the negative supply rail. |
|  |  | Positive Supply. |



Figure 6. 8-Lead SOIC, AD8028 Pin Configuration
Table 7. 8-Lead SOIC, AD8028 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | Vouta | Output Voltage, Channel A. |
| 2 | - IN A | Negative Input, Channel A. |
| 3 | + IN A | Positive Input, Channel A. |
| 4 | $-V_{\text {S }}$ | Negative Supply. |
| 5 | + IN B | Positive Input, Channel B. |
| 6 | - IN B | Negative Input, Channel B. |
| 7 | VoutB $_{8}$ | + V |



Figure 7. 10-Lead MSOP, AD8028 Pin Configuration
Table 8. 10-Lead MSOP, AD8028 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | Vouta | Output Voltage, Channel A. |
| 2 | -IN A | Negative Input, Channel A. |
| 3 | +IN A | Positive Input, Channel A. |
| 4 | - $\mathrm{V}_{\text {s }}$ | Negative Supply. |
| 5 | $\overline{\text { DISABLE/SELECT A }}$ | Power-Down/Select, Channel A. The power-down function places the device into low power consumption mode. The select function of this pin shifts the crossover point (where the NPN/PNP input differential pairs transition from one to the other) closer to either the positive supply rail or the negative supply rail. |
| 6 | $\overline{\text { DISABLE/SELECT B }}$ | Power-Down/Select, Channel B. The power-down function places the device into low power consumption mode. The select function of this pin shifts the crossover point (where the NPN/PNP input differential pairs transition from one to the other) closer to either the positive supply rail or the negative supply rail. |
| 7 | +IN B | Positive Input, Channel B. |
| 8 | -IN B | Negative Input, Channel B. |
| 9 | $V_{\text {оutb }}$ | Output Voltage, Channel B. |
| 10 | +V | Positive Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

Default conditions: $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, unless otherwise noted.


Figure 8. Small Signal Frequency Response for Various Gains


Figure 9. AD8027 Small Signal Frequency Response for Various Supplies


Figure 10. Large Signal Frequency Response for Various Supplies, $G=+1$


Figure 11. Small Signal Frequency Response for Various Supplies


Figure 12. AD8028 Small Signal Frequency Response for Various Supplies


Figure 13. Large Signal Frequency Response for Various Supplies, $G=+2$


Figure 14. AD8027 Small Signal Frequency Response for Various CLOAD Values


Figure 15. Frequency Response for Various Output Amplitudes


Figure 16. AD8027 Small Signal Frequency Response vs. Frequency for Various Temperatures


Figure 17. AD8028 Small Signal Frequency Response for Various CLOAD Values


Figure 18. Small Signal Frequency Response for Various RLOAD Values


Figure 19. AD8028 Small Signal Frequency Response vs. Frequency for Various Temperatures


Figure 20. Small Signal Frequency Response vs. Frequency for Various Input Common-Mode Voltages


Figure 21. AD8028 Crosstalk, Output to Output (see Figure 59)


Figure 22. Open-Loop Gain and Phase vs. Frequency


Figure 23. Voltage and Current Noise vs. Frequency


Figure 24.0.1 dB Flatness Frequency Response


Figure 25. Harmonic Distortion vs. Frequency and Supply Voltage


Figure 26. Harmonic Distortion vs. Output Voltage


Figure 27. Harmonic Distortion vs. Input Common-Mode Voltage, $\overline{D I S A B L E} / S E L E C T=H i g h$


Figure 28. Harmonic Distortion vs. Frequency and Load


Figure 29. Harmonic Distortion vs. Input Common-Mode Voltage, Vs $=5 \mathrm{~V}$


Figure 30. Harmonic Distortion vs. Input Common-Mode Voltage, $\overline{D I S A B L E} / S E L E C T=$ Trisate or Open


Figure 31. Harmonic Distortion vs. Frequency and Gain


Figure 32. Small Signal Transient Response


Figure 33. Large Signal Transient Response, $G=+1$


Figure 34. Large Signal Transient Response, $G=+2$


Figure 35. Small Signal Transient Response with Capacitive Load


Figure 36. Overdrive Recovery, $G=-1$


Figure 37. Overdrive Recovery, G=+1


Figure 38. Long-Term Settling Time


Figure 39. 0.1\% Short-Term Settling Time


Figure 40. Input Bias Current vs. Temperature


Figure 41. Input Bias Current vs. Input Common-Mode Voltage


Figure 42. Input Offset Voltage Distribution


Figure 43. Input Offset Voltage vs. Temperature


Figure 44. Input Offset Voltage vs. Input Common-Mode Voltage, $V_{S}= \pm 5 \mathrm{~V}$


Figure 45. Input Offset Voltage vs. Input Common-Mode Voltage, $V_{s}=5 \mathrm{~V}$


Figure 46. Input Offset Voltage vs. Input Common-Mode Voltage, V $V_{S}=3 \mathrm{~V}$


Figure 47. Common-Mode Rejection Ratio (CMRR) vs. Frequency


Figure 48. Power Supply Rejection Ratio (PSRR) vs. Frequency


Figure 49. Off Isolation vs. Frequency


Figure 50. Output Saturation Voltage vs. Load Resistance


Figure 51. Output Enabled-Impedance vs. Frequency


Figure 52. Output Saturation Voltage vs. Temperature


Figure 53. Open-Loop Gain vs. Load Current


Figure 54. Output Disabled-Impedance vs. Frequency


[^1]

Figure 56. Enable Turn On Timing


Figure 57. Disable Turn-Off Timing


Figure 58. Quiescent Supply Current vs. Temperature and Supply Voltage

TEST CIRCUIT


Figure 59. Crosstalk Test Circuit (see Figure 21)

## THEORY OF OPERATION

The AD8027/AD8028 are rail-to-rail input/output amplifiers designed in the Analog Devices, Inc., extra fast complementary bipolar (XFCB) process. The XFCB process enables the AD8027/AD8028 to run on 2.7 V to 12 V supplies with 190 MHz of bandwidth and a $100 \mathrm{~V} / \mu \mathrm{s}$ slew rate. The AD8027/AD8028 have $4.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ of wideband noise with $17 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ noise at 10 Hz . This noise performance, with an offset of less than $900 \mu \mathrm{~V}$ maximum and drift performance of $1.50 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typical, makes the AD8027/AD8028 ideal for high speed, precision applications. Additionally, the input stage operates 200 mV beyond the supply rails and shows no phase reversal. The amplifiers feature overvoltage protection on the input stage. When the inputs exceed the supply rails by 0.7 V , ESD protection diodes turn on, drawing excessive current through the differential input pins. Include a series input resistor to limit the input current to less than 10 mA .

## INPUT STAGE

The rail-to-rail input performance is achieved by operating complementary input pairs. The common-mode level of the differential input signal determines which pair is on. As shown in Figure 60, a tail current ( $\mathrm{I}_{\text {TAII }}$ ) is generated that sources the PNP differential input structure consisting of Q1 and Q2. A reference voltage is generated internally that is connected to the base of Q5. This voltage is continually compared against the common-mode input voltage. When the common-mode level exceeds the internal reference voltage, Q5 diverts the tail current ( $\mathrm{I}_{\text {TAIL }}$ ) from the PNP input pair to a current mirror that sources the NPN input pair consisting of Q3 and Q4.

The NPN input pair can then operate at 200 mV above the positive rail. Both input pairs are protected from differential input signals above 1.4 V by four diodes across the input (see Figure 60). In the event of differential input signals that exceed 1.4 V , the diodes conduct and excessive current flows through them. Include a series input resistor to limit the input current to 10 mA .

## CROSSOVER SELECTION

The AD8027/AD8028 have a crossover selection feature that allows the user to choose the crossover point between the PNP/NPN differential pairs. Although the crossover region is small, avoid operating in this region because it can introduce offset and distortion to the output signal. To help avoid operating in the crossover region, the AD8027/AD8028 allow the user to select from two preset crossover locations (voltage levels) using the $\overline{\text { DISABLE/SELECT pin. The crossover region is about }}$ 200 mV and is defined by the voltage level at the base of Q5 in Figure 60. Internally, two separate voltage sources are created approximately 1.2 V from either rail. One rail or the other is connected to Q5, based on the voltage applied to the $\overline{\text { DISABLE/ }}$ SELECT pin. This allows either dominant PNP pair operation, when the $\overline{\text { DISABLE }} /$ SELECT pin is left open, or dominant NPN pair operation, when the $\overline{\text { DISABLE/SELECT pin is pulled high. }}$
The $\overline{\text { DISABLE }} /$ SELECT pin also provides the traditional powerdown function when it is pulled low. This pin allows the designer to achieve the best precision and ac performance for high-side and low-side signal applications. See Figure 54 through Figure 57 for $\overline{\text { DISABLE }} /$ SELECT pin characteristics.


In the event that the crossover region cannot be avoided, specific attention is given to the input stage to ensure constant transconductance and minimal offset in all regions of operation. The regions are PNP input pair running, NPN input pair running, and both running at the same time (in the 200 mV crossover region). Maintaining constant transconductance in all regions ensures the best wideband distortion performance when going between these regions. With this technique, the AD8027/AD8028 can typically achieve 85 dBc SFDR for a 2 V p-p, 1 MHz , and $\mathrm{G}=+1$ signal on $\pm 1.5 \mathrm{~V}$ supplies. Another requirement needed to achieve this level of distortion is that the offset of each pair must be laser trimmed, even for low frequency signals.

## OUTPUT STAGE

The AD8027/AD8028 use a common emitter output structure to achieve rail-to-rail output capability. The output stage is designed to drive 50 mA of linear output current, 40 mA within 200 mV of the rail, and 2.5 mA within 35 mV of the rail. Loading of the output stage, including any possible feedback network, lowers the open-loop gain of the amplifier. Refer to Figure 53 for the loading behavior. Capacitive load can degrade the phase margin of the amplifier. The AD8027/AD8028 can drive up to $20 \mathrm{pF}, \mathrm{G}=+1$, as shown in Figure 14. Include a small ( $25 \Omega$ to $50 \Omega$ ) series resistor, $\mathrm{R}_{\mathrm{SNUB}}$, if the capacitive load is to exceed 20 pF for a gain of 1 . Increasing the closed-loop gain increases the amount of capacitive load that can be driven before a series resistor must be included.

## DC ERRORS

The AD8027/AD8028 use two complementary input stages to achieve rail-to-rail input performance, as described in the Input Stage section. To use the dc performance over the entire commonmode range, the input bias current and input offset voltage of each pair must be considered.
Referring to Figure 61, the output offset voltage of each pair is calculated by

$$
\begin{aligned}
& V_{O S, P N P, O U T}=V_{O S, P N P}\left(\frac{R_{G}+R_{F}}{R_{G}}\right) \\
& V_{O S, N P N, O U T}=V_{O S, N P N}\left(\frac{R_{G}+R_{F}}{R_{G}}\right)
\end{aligned}
$$

where the difference of the two input stages is the discontinuity experienced when going through the crossover region.

The size of the discontinuity is defined as

$$
V_{D I S}=\left(V_{O S, P N P}-V_{O S, N P N}\right) \times\left(\frac{R_{G}+R_{F}}{R_{G}}\right)
$$

Using the crossover select feature of the AD8027/AD8028 helps to avoid this region. In the event that the region cannot be avoided, the quantity $\left(\mathrm{V}_{\mathrm{OS}, \mathrm{PNP}}-\mathrm{V}_{\mathrm{OS}, \mathrm{NPN}}\right)$ is trimmed to minimize this effect.
Because the input pairs are complementary, the input bias current reverses polarity when going through the crossover region shown in Figure 41. The offset between pairs is described by

$$
V_{O S, P N P}-V_{O S, N P N}=\left(I_{B, P N P}-I_{B, N P N}\right) \times\left(R_{S}\left(\frac{R_{G}+R_{F}}{R_{G}}\right)-R_{F}\right)
$$

where:
$I_{B, P N P}$ is the input bias current of either input when the PNP input pair is active.
$I_{B, N P N}$ is the input bias current of either input pair when the NPN pair is active.
If $R_{S}$ is sized so that it equals $R_{F}$ when multiplied by the gain factor, this effect is eliminated. It is strongly recommended to balance the impedances in this manner when traveling through the crossover region to minimize the dc error and distortion. As an example, assuming that the PNP input pair has an input bias current of $6 \mu \mathrm{~A}$ and the NPN input pair has an input bias current of $-2 \mu \mathrm{~A}$, a $200 \mu \mathrm{~V}$ shift in offset occurs when traveling through the crossover region with $\mathrm{R}_{\mathrm{F}}$ equal to $0 \Omega$ and $\mathrm{R}_{S}$ equal to $25 \Omega$.
In addition to the input bias current shift between pairs, each input pair has an input bias current offset that contributes to the total offset in the following manner:

$$
\Delta V_{O S}=I_{B+} R_{S}\left(\frac{R_{G}+R_{F}}{R_{G}}\right)-I_{B-} R_{F}
$$



Figure 61. Op Amp DC Error Sources

## WIDEBAND OPERATION

Voltage feedback amplifiers can use a wide range of resistor values to set their gain. Proper design of the feedback network of the application requires consideration of the following issues:

- Poles formed by the amplifier input capacitances with the resistances seen at the amplifier input terminals
- Effects of mismatched source impedances
- Resistor value impact on the voltage noise of the application
- Amplifier loading effects

The AD8027/AD8028 have an input capacitance of 2 pF . This input capacitance forms a pole with the amplifier feedback network, destabilizing the loop. For this reason, it is generally desirable to keep the source resistances below $500 \Omega$, unless some capacitance is included in the feedback network. Likewise, keeping the source resistances low also takes advantage of the AD8027/AD8028 low input voltage noise of $4.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$.

With a wide bandwidth of 190 MHz , the AD8027/AD8028 have numerous applications and configurations. The AD8027/AD8028 device shown in Figure 62 is configured as a noninverting amplifier. Table 9 provides an easy selection table of gain, resistor values, bandwidth, and noise performance, and Figure 63 shows the inverting configuration.


Figure 62. Wideband Noninverting Gain Configuration


Figure 63. Wideband Inverting Gain Configuration

## CIRCUIT CONSIDERATIONS

## Balanced Input Impedances

Balanced input impedances can help to improve distortion performance. When the amplifier transitions from PNP pair to NPN pair operation, a change in both the magnitude and direction of the input bias current occurs. When multiplied by imbalanced input impedances, a change in offset can result. The key to minimizing this distortion is to keep the input impedances balanced on both inputs. Figure 64 shows the effect of the imbalance and degradation in SFDR performance for a $50 \Omega$ source impedance, with and without a $50 \Omega$ balanced feedback path.


Figure 64. SFDR vs. Frequency and Various $R_{F}$

Table 9. Component Values, Bandwidth, and Noise Performance ( $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ )

| Noise Gain (Noninverting) | Rsource ( $\mathbf{\Omega}$ ) | RF() | $\mathbf{R G G}_{\mathbf{G}} \mathbf{( \Omega )}$ | -3 dB Small Signal BW (MHz) | Output Noise with Resistors ( $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 50 | 0 | Not applicable | 190 | 4.4 |
| 2 | 50 | 499 | 499 | 95 | 10 |
| 10 | 50 | 499 | 54.9 | 13 | 45 |

## PCB Layout

As with all high speed op amps, achieving optimum performance from the AD8027/AD8028 requires careful attention to PCB layout. Particular care must be exercised to minimize lead lengths of the bypass capacitors. Excess lead inductance can influence the frequency response and even cause high frequency oscillations. The use of a multilayer board with an internal ground plane can reduce ground noise and enable a tighter layout.
To achieve the shortest possible lead length at the inverting input, position the feedback resistor, $\mathrm{R}_{\mathrm{F}}$, beneath the board so that it spans the distance from the output, to the inverting input. Situate the return node of the resistor, $\mathrm{R}_{\mathrm{G}}$, as closely as possible to the return node of the negative supply bypass capacitor.
On multilayer boards, clear all layers underneath the op amp of metal to avoid creating parasitic capacitive elements. This is especially true at the summing junction (the negative input). Extra capacitance at the summing junction can cause increased peaking in the frequency response and lower phase margin.

## Grounding

To minimize parasitic inductances and ground loops in high speed, densely populated boards, a ground plane layer is critical. Understanding where the current flows in a circuit is critical in the implementation of high speed circuit design. The length of the current path is directly proportional to the magnitude of the parasitic inductances and, therefore, the high frequency impedance of the path. Fast current changes in an inductive ground return can create unwanted noise and ringing.

The length of the high frequency bypass capacitor pads and traces is critical. A parasitic inductance in the bypass grounding works against the low impedance created by the bypass capacitor. Because load currents flow from supplies as well as ground, place the load at the same physical location as the bypass capacitor ground. For large values of capacitors, which are intended to be effective at lower frequencies, the current return path length is less critical.

## Power Supply Bypassing

Power supply pins are actually inputs, and care must be taken to provide a clean, low noise, dc voltage source to these inputs.
The bypass capacitors have two functions.

- Provide a low impedance path for unwanted frequencies from the supply inputs to ground, thereby reducing the effect of noise on the supply lines.
- Provide sufficient localized charge storage, for fast switching conditions and minimizing the voltage drop at the supply pins and the output of the amplifier. This is usually accomplished with larger electrolytic capacitors.

Decoupling methods are designed to minimize the bypassing impedance at all frequencies. This can be accomplished with a combination of capacitors in parallel to ground.
Use high quality ceramic chip capacitors and always keep them as close as possible to the amplifier package. A parallel combination of a $0.01 \mu \mathrm{~F}$ ceramic and a $10 \mu \mathrm{~F}$ electrolytic covers a wide range of rejection for unwanted noise. The $10 \mu \mathrm{~F}$ capacitor is less critical for high frequency bypassing, and, in most cases, one per supply line is sufficient.

## APPLICATIONS INFORMATION

## USING THE DISABLE/SELECT PIN

The AD8027/AD8028 unique DISABLE/SELECT pin has two functions:

- The power-down function places the AD8027/AD8028 into low power consumption mode. In power-down mode, the amplifiers draw $500 \mu \mathrm{~A}$ maximum of supply current.
- The second function, as described in the Crossover Selection section, shifts the crossover point (where the NPN/PNP input differential pairs transition from one to the other) closer to either the positive supply rail or the negative supply rail. This selectable crossover point allows the user to minimize distortion based on the input signal and environment. The default state is -1.2 V from the positive power supply, with the $\overline{\text { DISABLE/SELECT pin left }}$ floating or in tristate mode. In tristate mode, it is important that current to the pin is limited to $\pm 20 \mu \mathrm{~A}$ maximum.

Table 10 lists the voltage levels and modes of operation for the $\overline{\text { DISABLE/SELECT pin over the full temperature range. }}$

Table 10. $\overline{\text { DISABLE }} /$ SELECT Pin Mode Control

| Mode | $\overline{\text { DISABLE/SELECT Pin Voltage (V) }}$ |
| :--- | :--- |
| Disable | $-\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}+0.4$ |
| Crossover Referenced -1.2 V <br> to Positive Supply | $-\mathrm{V}_{\mathrm{s}}+1.1$ to $-\mathrm{V}_{\mathrm{s}}+1.3$ |
| Crossover Referenced +1.2 V <br> to Negative Supply | $-\mathrm{V}_{\mathrm{s}}+2.0$ to $+\mathrm{V}_{\mathrm{s}}$ |

When the input stage transitions from one input differential pair to the other, there is virtually no noticeable change in the output waveform.

The disable time of the AD8027/AD8028 amplifiers is load dependent. Table 11 lists typical enable/disable times. See Figure 56 and Figure 57 for the actual switching measurements.

Table 11. $\overline{\text { DISABLE } / S E L E C T ~ S w i t c h i n g ~ S p e e d s ~}$

|  | Supply Voltages ( $\left.\mathbf{R}_{\mathbf{L}}=\mathbf{1} \mathbf{~} \mathbf{\Omega}\right)$ |  |  |
| :--- | :--- | :--- | :--- |
| Time | $\mathbf{+ 5} \mathbf{~ V}$ | $\mathbf{+ 5} \mathbf{~ V}$ | $\mathbf{+ 3} \mathbf{~ V}$ |
| $\mathrm{t}_{\text {ON }}$ | $\mathbf{4 5} \mathrm{ns}$ | 50 ns | 50 ns |
| $\mathrm{t}_{\text {OFF }}$ | 980 ns | 1100 ns | 1150 ns |

## DRIVING A 16-BIT ADC

With the adjustable crossover distortion selection point and low noise, the AD8028 is an ideal amplifier for driving or buffering input signals into high resolution ADCs such as the AD7677, a 16-bit, 1 LSB INL, 1 MSPS differential ADC. Figure 65 shows the typical schematic for driving the ADC. The AD8028 driving the AD7677 offers performance close to nonrail-to-rail amplifiers and avoids the need for an additional supply other than the single 5 V supply already used by the ADC.
In this application, the $\overline{\text { DISABLE }}$ /SELECT pins are biased to avoid the crossover region of the AD8028 for low distortion operation.
Table 12 lists summary test data for the schematic shown in Figure 65.

Table 12. ADC Driver Performance, $\mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}$,
$\mathrm{V}_{\text {OUT }}=4.7 \mathrm{~V} \mathbf{~ p - p}$

| Parameter | Measurement |
| :--- | :--- |
| Second Harmonic Distortion | -105 dB |
| Third Harmonic Distortion | -102 dB |
| Total Harmonic Distortion | -102 dB |
| SFDR | 105 dBC |



Figure 65. Unity-Gain Differential Drive

As shown in Figure 66, the AD8028 and AD7677 combination offers excellent integral nonlinearity (INL).


Figure 66. Integral Nonlinearity

## BAND-PASS FILTER

In communication systems, active filters are used extensively in signal processing. The AD8027/AD8028 are excellent choices for active filter applications. In realizing this filter, it is important that the amplifier have a large signal bandwidth of at least $10 \times$ the center frequency, $f_{0}$. Otherwise, a phase shift can occur in the amplifier, causing instability and oscillations.

In Figure 67, the AD8027/AD8028 device is configured as a 1 MHz band-pass filter. The target specifications are $\mathrm{f}_{\mathrm{O}}=1 \mathrm{MHz}$ and a -3 dB pass band of 500 kHz . To start the design, select $\mathrm{f}_{\mathrm{o}}$, $\mathrm{Q}, \mathrm{C} 1$, and R4. Then use the following equations to calculate the remaining variables:

$$
Q=\frac{f_{O}(\mathrm{MHz})}{\text { Band Pass }(\mathrm{MHz})}
$$

$$
\begin{aligned}
& k=2 \pi f_{0} C 1 \\
& C 2=0.5 C 1 \\
& R 1=2 / k, R 2=2 /(3 k), R 3=4 / k \\
& H=1 / 3(6.5-1 / Q) \\
& R 5=R 4 /(H-1)
\end{aligned}
$$



Figure 67. Band-Pass Filter Schematic

The test data shown in Figure 68 indicates that this design yields a filter response with a center frequency of $\mathrm{f}_{\mathrm{o}}=1 \mathrm{MHz}$, and a bandwidth of 450 kHz .


Figure 68. Band-Pass Filter Response

## DESIGN TOOLS AND TECHNICAL SUPPORT

Analog Devices is committed to simplifying the design process by providing technical support and online design tools. Analog Devices offers technical support via evaluation boards, sample ICs, interactive evaluation tools, data sheets, SPICE models, application notes, and phone and email support available at www.analog.com.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 69. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MO-178-AB
12-16-2008-A
Figure 70. 6-Lead Small Outline Transistor Package [SOT-23] (RJ-6)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-187-BA


Figure 71. 10-Lead Mini Small Outline Package [MSOP]
(RM-10)
Dimensions shown in millimeters
ORDERING GUIDE

| Model ${ }^{1,2}$ | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding ${ }^{3}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD8027ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1 |  |
| AD8027ARZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 2500 |  |
| AD8027ARZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1000 |  |
| AD8027ARTZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | 250 | H4B\# |
| AD8027ARTZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SOT-23 | RJ-6 | 3000 | H4B\# |
| AD8028ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | 1 |  |
| AD8028ARZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | $2500$ |  |
| AD8028ARZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 | $1000$ |  |
| AD8028ARMZ | $-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 |  | H5B\# |
| AD8028ARMZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | $1000$ | H5B\# |
| AD8028WARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | 1000 | Y5R\# |
| AD8027ART-EBZ <br> AD8028AR-EBZ |  | Evaluation Board Evaluation Board |  |  |  |

${ }^{1} Z=$ RoHS Compliant Part.
${ }^{2}$ W = Qualified for Automotive Applications.
${ }^{3}$ \# denotes lead-free, may be top or bottom marked.

## AUTOMOTIVE PRODUCTS

The AD8028W model is available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that this automotive model may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade product shown is available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for this model.

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD8028ARMZ AD8028ARZ AD8028ARMZ-REEL7 AD8028ARZ-REEL AD8028ARZ-REEL7 AD8028WARMZ-R7


[^0]:    ${ }^{1}$ No sign or a plus sign indicates current into the pin; a minus sign indicates current out of the pin.
    ${ }^{2}$ It is recommended to float the DISABLE/SELECT pin for crossover high mode.

[^1]:    Figure 55. $\bar{D} I S A B L E / S E L E C T$ Current vs.
    $\overline{D I S A B L E} /$ SELECT Voltage and Temperature

