

## 250 MHz Bandwidth DPD Observation Receiver

#### **FEATURES**

- $\triangleright$  SNR = 65.8 dBFS at f<sub>IN</sub> up to 250 MHz at 500 MSPS
- $\blacktriangleright$  ENOB of 10.5 bits at f<sub>IN</sub> up to 250 MHz at 500 MSPS (-1.0 dBFS)
- $\triangleright$  SFDR = 80 dBc at f<sub>IN</sub> up to 250 MHz at 500 MSPS (-1.0 dBFS)
- Excellent linearity
  - ▶ DNL = ±0.5 LSB typical, INL = ±0.6 LSB typical
- ▶ Integrated 16k × 12 FIFO
- ▶ FIFO readback options
  - ▶ 12-bit parallel CMOS at 62.5 MHz
  - ▶ 6-bit DDR LVDS interface
  - ▶ SPORT at 62.5 MHz
  - ▶ SPI at 25 MHz
- High speed synchronization capability
- ▶ 1 GHz full power analog bandwidth
- Integrated input buffer
- ▶ On-chip reference, no external decoupling required
- ► Low power dissipation
  - ▶ 695 mW at 500 MSPS
  - Programmable input voltage range
  - ▶ 1.18 V to 1.6 V, 1.5 V nominal
- ▶ 1.9 V analog and digital supply operation
- ▶ 1.9 V or 3.3 V SPI and SPORT operation
- ▶ Clock duty cycle stabilizer
- Integrated data clock output with programmable clock and data alignment

#### **APPLICATIONS**

- ▶ Wireless and wired broadband communications
- ▶ Communications test equipment
- ▶ Power amplifier linearization

## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **PRODUCT HIGHLIGHTS**

- High Performance ADC Core.
   Maintains 65.8 dBFS SNR at 500 MSPS with a 250 MHz input.
- 2. Low Power. Consumes only 695 mW at 500 MSPS.
- 3. Ease of Use.
  - On-chip 16k FIFO allows the user to target the high performance ADC to the time period of interest and reduce the constraints of processing the data by transferring it at an arbitrary time and a lower sample rate. The on-chip reference and sample-and-hold provide flexibility in system design. Use of a single 1.9 V supply simplifies system power supply design.
- Serial Port Control.
   Standard serial port interface supports configuration of the device and customization for the user's needs.
- **5.** 1.9 V or 3.3 V SPI and Serial Data Port Operation.

## **TABLE OF CONTENTS**

| Features 1                                                                  | ESD Caution                                  | 11 |
|-----------------------------------------------------------------------------|----------------------------------------------|----|
| Applications1                                                               | Pin Configurations and Function Descriptions | 12 |
| Functional Block Diagram1                                                   | Typical Performance Characteristics          |    |
| Product Highlights1                                                         | Equivalent Circuits                          |    |
| General Description3                                                        | SPI Register Map                             |    |
| Specifications4                                                             | Theory of Operation                          |    |
| DC Specifications4                                                          | FIFO Operation                               |    |
| AC Specifications4                                                          | FIFO Output Interfaces                       |    |
| Digital Specifications6                                                     | Analog Input and Voltage Reference           |    |
| Switching Specifications7                                                   | VREF                                         |    |
| SPI Timing Requirements9                                                    | Configuration Using the SPI                  |    |
| Timing Diagrams9                                                            | Outline Dimensions                           |    |
| Absolute Maximum Ratings11                                                  | Ordering Guide                               |    |
| Thermal Resistance11                                                        | Evaluation Boards                            | 28 |
| REVISION HISTORY                                                            |                                              |    |
| 3/2022—Rev. 0 to Rev. A Changed Master to Leader and Slave to Follower Thro |                                              |    |
| Moved Product Highlights Section                                            |                                              |    |
| Moved General Description Section                                           |                                              | 3  |
| Changes to Table 7                                                          |                                              | 11 |
| Changes to Figure 8 and Figure 9                                            |                                              | 12 |
| Updated Outline Dimensions                                                  |                                              | 28 |
| Changes to Ordering Guide                                                   |                                              | 28 |
|                                                                             |                                              |    |

4/2011—Revision 0: Initial Version

analog.com Rev. A | 2 of 28

#### **GENERAL DESCRIPTION**

The AD6641 is a 250 MHz bandwidth digital predistortion (DPD) observation receiver that integrates a 12-bit 500 MSPS ADC, a 16k × 12 FIFO, and a multimode back end that allows users to retrieve the data through a serial port (SPORT), the SPI interface, a 12-bit parallel CMOS port, or a 6-bit DDR LVDS port after being stored in the integrated FIFO memory. It is optimized for outstanding dynamic performance and low power consumption and is suitable for use in telecommunications applications such as a digital predistortion observation path where wider bandwidths are desired. All necessary functions, including the sample-and-hold and voltage reference, are included on the chip to provide a complete signal conversion solution.

The on-chip FIFO allows small snapshots of time to be captured via the ADC and read back at a lower rate. This reduces the constraints of signal processing by transferring the captured data at an arbitrary time and at a much lower sample rate. The FIFO can be operated in several user-programmable modes. In the single capture mode, the ADC data is captured when signaled via the SPI port or the use of the external FILL± pins. In the continuous capture

mode, the data is loaded continuously into the FIFO and the FILL± pins are used to stop this operation.

The data stored in the FIFO can be read back based on several user-selectable output modes. The DUMP pin can be asserted to output the FIFO data. The data stored in the FIFO can be accessed via a SPORT, SPI, 12-bit parallel CMOS port, or 6-bit DDR LVDS interface. The maximum output throughput supported by the AD6641 is in the 12-bit CMOS or 6-bit DDR LVDS mode and is internally limited to 1/8th of the maximum input sample rate. This corresponds to the maximum output data rate of 62.5 MHz at an input clock rate of 500 MSPS.

The ADC requires a 1.9 V analog voltage supply and a differential clock for full performance operation. Output format options include twos complement, offset binary format, or Gray code. A data clock output is available for proper output data timing. Fabricated on an advanced SiGe BiCMOS process, the device is available in a 56-lead LFCSP and is specified over the industrial temperature range (-40°C to +85°C). This product is protected by a U.S. patent.

analog.com Rev. A | 3 of 28

#### **SPECIFICATIONS**

#### **DC SPECIFICATIONS**

AVDD = 1.9 V, DRVDD = 1.9 V,  $T_{MIN} = -40$ °C,  $T_{MAX} = +85$ °C,  $f_{IN} = -1.0$  dBFS, full scale = 1.5 V, unless otherwise noted.

Table 1.

|                                               |      |      | AD6641-500 |      |       |
|-----------------------------------------------|------|------|------------|------|-------|
| Parameter <sup>1</sup>                        | Temp | Min  | Тур        | Max  | Unit  |
| RESOLUTION                                    |      |      | 12         |      | Bits  |
| ACCURACY                                      |      |      |            |      |       |
| No Missing Codes                              | Full |      | Guarant    | eed  |       |
| Offset Error                                  | Full | -2.6 | 0.0        | +1.8 | mV    |
| Gain Error                                    | Full | -6.8 | -2.3       | +3.3 | % FS  |
| Differential Nonlinearity (DNL)               | Full |      | ±0.5       |      | LSB   |
| Integral Nonlinearity (INL)                   | Full |      | ±0.6       |      | LSB   |
| TEMPERATURE DRIFT                             |      |      |            |      |       |
| Offset Error                                  | Full |      | 18         |      | μV/°C |
| Gain Error                                    | Full |      | 0.07       |      | %/°C  |
| ANALOG INPUTS (VIN±)                          |      |      |            |      |       |
| Differential Input Voltage Range <sup>2</sup> | Full | 1.18 | 1.5        | 1.6  | V p-p |
| Input Common-Mode Voltage                     | Full |      | 1.8        |      | V     |
| Input Resistance (Differential)               | Full |      | 1          |      | kΩ    |
| Input Capacitance (Differential)              | 25°C |      | 1.3        |      | pF    |
| POWER SUPPLY                                  |      |      |            |      |       |
| AVDD                                          | Full | 1.8  | 1.9        | 2.0  | V     |
| DRVDD                                         | Full | 1.8  | 1.9        | 2.0  | V     |
| SPI_VDDIO                                     | Full | 1.8  | 1.9        | 3.3  | V     |
| Supply Currents                               |      |      |            |      |       |
| $I_{AVDD}^3$                                  | Full |      | 300        | 330  | mA    |
| $I_{DRVDD}^{3}$                               | Full |      | 66         | 80   | mA    |
| Power Dissipation <sup>3</sup>                | Full |      | 695        | 779  | mW    |
| Power-Down Dissipation                        | Full |      | 15         |      | mW    |
| Standby Dissipation                           | Full |      | 72         |      | mW    |
| Standby to Power-Up Time                      | Full |      | 10         |      | μs    |

See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for a complete set of definitions and information about how these tests were completed.

#### **AC SPECIFICATIONS**

AVDD = 1.9 V, DRVDD = 1.9 V,  $T_{MIN}$  = -40°C,  $T_{MAX}$  = +85°C,  $f_{IN}$  = -1.0 dBFS, full scale = 1.5 V, unless otherwise noted.

Table 2.

|                           |      | AD6641-500 |     |     |      |
|---------------------------|------|------------|-----|-----|------|
| Parameter <sup>1, 2</sup> | Temp | Min        | Тур | Max | Unit |
| SNR                       |      |            |     |     |      |

analog.com Rev. A | 4 of 28

<sup>&</sup>lt;sup>2</sup> The input range is programmable through the SPI, and the range specified reflects the nominal values of each setting. See the SPI Register Map section for additional details.

<sup>&</sup>lt;sup>3</sup> I<sub>AVDD</sub> and I<sub>DRVDD</sub> are measured with a -1 dBFS, 30 MHz sine input at a rated sample rate.

#### **SPECIFICATIONS**

Table 2.

|                                                                                 |      |      | AD6641-500 |             |        |  |
|---------------------------------------------------------------------------------|------|------|------------|-------------|--------|--|
| Parameter <sup>1, 2</sup>                                                       | Temp | Min  | Тур        | Max         | Unit   |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | 66.0       |             | dBFS   |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      | 65.9       |             | dBFS   |  |
|                                                                                 | Full | 65.0 |            |             | dBFS   |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | 65.8       |             | dBFS   |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | 65.1       |             | dBFS   |  |
| SINAD                                                                           |      |      |            |             |        |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | 66.0       |             | dBFS   |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      | 65.7       |             | dBFS   |  |
|                                                                                 | Full | 63.8 |            |             | dBFS   |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | 65.3       |             | dBFS   |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | 64.6       |             | dBFS   |  |
| EFFECTIVE NUMBER OF BITS (ENOB)                                                 |      |      |            |             |        |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | 10.7       |             | Bits   |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      | 10.6       |             | Bits   |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | 10.5       |             | Bits   |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | 10.4       |             | Bits   |  |
| SFDR                                                                            |      |      |            |             |        |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | 88         |             | dBc    |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      | 83         |             | dBc    |  |
|                                                                                 | Full | 77   |            |             | dBc    |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | 80         |             | dBc    |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | 72         |             | dBc    |  |
| NORST HARMONIC (SECOND OR THIRD)                                                |      |      |            |             |        |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | -92        |             | dBc    |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      |            | <b>-</b> 77 | dBc    |  |
|                                                                                 | Full |      | -84        |             | dBc    |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | -80        |             | dBc    |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | -72        |             | dBc    |  |
| WORST OTHER HARMONIC (SFDR EXCLUDING SECOND AND THIRD)                          |      |      |            |             |        |  |
| f <sub>IN</sub> = 30 MHz                                                        | 25°C |      | -90        |             | dBc    |  |
| f <sub>IN</sub> = 125 MHz                                                       | 25°C |      | -90        |             | dBc    |  |
| ••                                                                              | Full |      |            | <b>-</b> 77 | dBc    |  |
| f <sub>IN</sub> = 250 MHz                                                       | 25°C |      | -85        |             | dBc    |  |
| f <sub>IN</sub> = 450 MHz                                                       | 25°C |      | -78        |             | dBc    |  |
| TWO-TONE IMD                                                                    |      |      |            |             |        |  |
| f <sub>IN1</sub> = 119.8 MHz, f <sub>IN2</sub> = 125.8 MHz (-7 dBFS, Each Tone) | 25°C |      | -82        |             | dBc    |  |
| ANALOG INPUT BANDWIDTH                                                          | 25°C |      | 1          |             | GHz    |  |
|                                                                                 | 1-0  |      | •          |             | J. 1.2 |  |

<sup>&</sup>lt;sup>1</sup> All ac specifications tested by driving CLK+ and CLK- differentially.

analog.com Rev. A | 5 of 28

<sup>&</sup>lt;sup>2</sup> See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for a complete set of definitions and information about how these tests were completed.

## **SPECIFICATIONS**

# **DIGITAL SPECIFICATIONS**

 $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale} = 1.5 \text{ V}, unless otherwise noted.}$ 

Table 3.

|                                             |      | AD6641-500      |           |                 |       |  |
|---------------------------------------------|------|-----------------|-----------|-----------------|-------|--|
| Parameter <sup>1</sup>                      | Temp | Min             | Тур       | Max             | Unit  |  |
| CLOCK INPUTS (CLK±)                         |      |                 |           |                 |       |  |
| Logic Compliance                            | Full |                 | CMOS/LVDS | S/LVPECL        |       |  |
| Internal Common-Mode Bias                   | Full |                 | 0.9       |                 | V     |  |
| Differential Input Voltage                  |      |                 |           |                 |       |  |
| High Level Input (V <sub>IH</sub> )         | Full | 0.2             |           | 1.8             | V p-p |  |
| Low Level Input (V <sub>IL</sub> )          | Full | -1.8            |           | -0.2            | V p-p |  |
| High Level Input Current (I <sub>IH</sub> ) | Full | -10             |           | +10             | μA    |  |
| Low Level Input Current (I <sub>IL</sub> )  | Full | -10             |           | +10             | μA    |  |
| Input Resistance (Differential)             | Full | 8               | 10        | 12              | kΩ    |  |
| Input Capacitance                           | Full |                 | 4         |                 | pF    |  |
| LOGIC INPUTS (SPI, SPORT)                   |      |                 |           |                 |       |  |
| Logic Compliance                            | Full |                 | CMC       | )S              |       |  |
| Logic 1 Voltage                             | Full | 0.8 × SPI_VDDIO |           |                 | V     |  |
| Logic 0 Voltage                             | Full |                 |           | 0.2 × SPI_VDDIO | V     |  |
| Logic 1 Input Current (SDIO)                | Full |                 | 0         |                 | μA    |  |
| Logic 0 Input Current (SDIO)                | Full |                 | -60       |                 | μA    |  |
| Logic 1 Input Current (SCLK)                | Full |                 | 50        |                 | μA    |  |
| Logic 0 Input Current (SCLK)                | Full |                 | 0         |                 | μA    |  |
| Input Capacitance                           | 25°C |                 | 4         |                 | pF    |  |
| LOGIC INPUTS (DUMP, CSB)                    |      |                 |           |                 |       |  |
| Logic Compliance                            | Full |                 | CMC       | )S              |       |  |
| Logic 1 Voltage                             | Full | 0.8 × DRVDD     |           |                 | V     |  |
| Logic 0 Voltage                             | Full |                 |           | 0.2 × DRVDD     | V     |  |
| Logic 1 Input Current                       | Full |                 | 0         |                 | μA    |  |
| Logic 0 Input Current                       | Full |                 | -60       |                 | μA    |  |
| Input Capacitance                           | 25°C |                 | 4         |                 | pF    |  |
| LOGIC INPUTS (FILL±)                        |      |                 |           |                 |       |  |
| Logic Compliance                            | Full |                 | CMOS/LVDS | S/LVPECL        |       |  |
| Internal Common-Mode Bias                   | Full |                 | 0.9       |                 | V     |  |
| Differential Input Voltage                  |      |                 |           |                 |       |  |
| High Level Input (V <sub>IH</sub> )         | Full | 0.2             |           | 1.8             | V p-p |  |
| Low Level Input (V <sub>IL</sub> )          | Full | -1.8            |           | -0.2            | V p-p |  |
| High Level Input Current (I <sub>IH</sub> ) | Full | -10             |           | +10             | μA    |  |
| Low Level Input Current (I <sub>IL</sub> )  | Full | -10             |           | +10             | μA    |  |
| Input Resistance (Differential)             | Full | 8               | 10        | 12              | kΩ    |  |
| Input Capacitance                           | Full |                 | 4         |                 | pF    |  |
| LOGIC OUTPUTS <sup>2</sup> (FULL, EMPTY)    |      |                 |           |                 | 1.    |  |
| Logic Compliance                            | Full |                 | CMC       | OS              |       |  |
| High Level Output Voltage                   | Full | DRVDD - 0.05    |           |                 | V     |  |
| Low Level Output Voltage                    | Full |                 |           | DRGND + 0.05    | V     |  |

analog.com Rev. A | 6 of 28

#### **SPECIFICATIONS**

Table 3.

|                                             |      |                  | AD6641-50         | 00                         |      |
|---------------------------------------------|------|------------------|-------------------|----------------------------|------|
| Parameter <sup>1</sup>                      | Temp | Min              | Тур               | Max                        | Unit |
| LOGIC OUTPUTS <sup>2</sup> (SPI, SPORT)     |      |                  |                   |                            |      |
| Logic Compliance                            | Full |                  | CMOS              |                            |      |
| High Level Output Voltage                   | Full | SPI_VDDIO - 0.05 |                   |                            | V    |
| Low Level Output Voltage                    | Full |                  |                   | DRGND + 0.05               | V    |
| LOGIC OUTPUTS                               |      |                  |                   |                            |      |
| DDR LVDS Mode (PCLK±, PD[5:0]±, PDOR±)      |      |                  |                   |                            |      |
| Logic Compliance                            | Full |                  | LVDS              |                            |      |
| V <sub>OD</sub> Differential Output Voltage | Full | 247              |                   | 454                        | mV   |
| V <sub>OS</sub> Output Offset Voltage       | Full | 1.125            |                   | 1.375                      | V    |
| Parallel CMOS Mode (PCLK±, PD[11:0])        |      |                  |                   |                            |      |
| Logic Compliance                            | Full |                  | CMOS              |                            |      |
| High Level Output Voltage                   | Full | DRVDD - 0.05     |                   |                            | V    |
| Low Level Output Voltage                    | Full |                  |                   | DRGND + 0.05               | V    |
| Output Coding                               |      | Twos compleme    | ent, Gray code, o | or offset binary (default) |      |

See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions and information about how these tests were completed.

## **SWITCHING SPECIFICATIONS**

 $AVDD = 1.9 \text{ V}, DRVDD = 1.9 \text{ V}, T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, f_{IN} = -1.0 \text{ dBFS}, full scale} = 1.5 \text{ V}, unless otherwise noted.}$ 

Table 4.

| Parameter <sup>1</sup>                                                                                     | Temp | Min  | Тур  | Max | Unit |
|------------------------------------------------------------------------------------------------------------|------|------|------|-----|------|
| OUTPUT DATA RATE                                                                                           |      |      |      |     |      |
| Maximum Output Data Rate (Decimate by 8 at 500 MSPS Sample Rate, Parallel CMOS or DDR LVDS Mode Interface) | Full | 62.5 |      |     | MHz  |
| Maximum Output Data Rate (Decimate by 8 at 500 MSPS Sample Rate, SPORT Mode)                               | Full | 62.5 |      |     | MHz  |
| PULSE WIDTH/PERIOD (CLK±)                                                                                  |      |      |      |     |      |
| CLK± Pulse Width High (t <sub>CH</sub> )                                                                   | Full |      | 1    |     | ns   |
| CLK± Pulse Width Low (t <sub>CL</sub> )                                                                    | Full |      | 1    |     | ns   |
| Rise Time (t <sub>R</sub> ) (20% to 80%)                                                                   | 25°C |      | 0.2  |     | ns   |
| Fall Time (t <sub>F</sub> ) (20% to 80%)                                                                   | 25°C |      | 0.2  |     | ns   |
| PULSE WIDTH/PERIOD (PCLK±, DDR LVDS MODE)                                                                  |      |      |      |     |      |
| PCLK± Pulse Width High (t <sub>PCLK_CH</sub> )                                                             | Full |      | 8    |     | ns   |
| PCLK± Period (t <sub>PCLK</sub> )                                                                          | Full |      | 16   |     | ns   |
| Propagation Delay (t <sub>CPD</sub> , CLK± to PCLK±)                                                       | Full |      | ±0.1 |     | ns   |
| Rise Time (t <sub>R</sub> ) (20% to 80%)                                                                   | 25°C |      | 0.2  |     | ns   |
| Fall Time (t <sub>F</sub> ) (20% to 80%)                                                                   | 25°C |      | 0.2  |     | ns   |
| Data to PCLK Skew (t <sub>SKEW</sub> )                                                                     | Full |      | 0.2  |     | ns   |
| SERIAL PORT OUTPUT TIMING <sup>2</sup>                                                                     |      |      |      |     |      |
| SP_SDFS Propagation Delay (t <sub>DSDFS</sub> )                                                            | Full |      | 3    |     | ns   |
| SP_SDO Propagation Delay (t <sub>DSDO</sub> )                                                              | Full |      | 3    |     | ns   |

analog.com Rev. A | 7 of 28

<sup>&</sup>lt;sup>2</sup> 5 pF loading.

## **SPECIFICATIONS**

Table 4.

|                                                |      | AD6641-500 |      |     |        |
|------------------------------------------------|------|------------|------|-----|--------|
| Parameter <sup>1</sup>                         | Temp | Min        | Тур  | Max | Unit   |
| SERIAL PORT INPUT TIMING                       |      |            |      |     |        |
| SP_SDFS Setup Time (t <sub>SSF</sub> )         | Full |            | 2    |     | ns     |
| SP_SDFS Hold Time (t <sub>HSF</sub> )          | Full |            | 2    |     | ns     |
| FILL± INPUT TIMING                             |      |            |      |     |        |
| FILL± Setup Time (t <sub>Sfill</sub> )         | Full |            | 0.5  |     | ns     |
| FILL± Hold Time (t <sub>Hfill</sub> )          | Full |            | 0.7  |     | ns     |
| APERTURE DELAY (t <sub>A</sub> )               | 25°C |            | 0.85 |     | ns     |
| APERTURE UNCERTAINTY (JITTER, t <sub>J</sub> ) | 25°C |            | 80   |     | fs rms |
|                                                |      |            |      |     |        |

See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for a complete set of definitions and information about how these tests were completed.

analog.com Rev. A | 8 of 28

<sup>&</sup>lt;sup>2</sup> 5 pF loading.

Data Sheet AD664'

#### **SPI TIMING REQUIREMENTS**

Table 5.

| Parameter             | Description                                                                                           | Limit | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------|-------|--------|
| t <sub>DS</sub>       | Setup time between the data and the rising edge of SCLK                                               | 2     | ns min |
| t <sub>DH</sub>       | Hold time between the data and the rising edge of SCLK                                                | 2     | ns min |
| t <sub>CLK</sub>      | Period of the SCLK                                                                                    | 40    | ns min |
| ts                    | Setup time between CSB and SCLK                                                                       | 2     | ns min |
| t <sub>H</sub>        | Hold time between CSB and SCLK                                                                        | 2     | ns min |
| t <sub>HIGH</sub>     | SCLK pulse width high                                                                                 | 10    | ns min |
| $t_{LOW}$             | SCLK pulse width low                                                                                  | 10    | ns min |
| t <sub>EN_SDIO</sub>  | Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge | 10    | ns min |
| t <sub>DIS_SDIO</sub> | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge  | 10    | ns min |

## **TIMING DIAGRAMS**



Figure 2. Input Interface Timing



Figure 3. Parallel CMOS Mode Output Interface Timing



Figure 4. SP\_SDFS Propagation Delay



Figure 5. SP\_SDO Propagation Delay

analog.com Rev. A | 9 of 28

# **SPI TIMING REQUIREMENTS**



Figure 6. Follower Mode SP\_SDFS Setup/Hold Time



Figure 7. FILL± Setup and Hold Times

analog.com Rev. A | 10 of 28

#### **ABSOLUTE MAXIMUM RATINGS**

Table 6.

| Parameter                            | Rating                      |
|--------------------------------------|-----------------------------|
| Electrical                           |                             |
| AVDD to AGND                         | -0.3 V to +2.0 V            |
| DRVDD to DRGND                       | -0.3 V to +2.0 V            |
| AGND to DRGND                        | -0.3 V to +0.3 V            |
| AVDD to DRVDD                        | -2.0 V to +2.0 V            |
| SPI_VDDIO to AVDD                    | -2.0 V to +2.0 V            |
| SPI_VDDIO to DRVDD                   | -2.0 V to +2.0 V            |
| PD[5:0]± to DRGND                    | -0.3 V to DRVDD + 0.2 V     |
| PCLK± to DRGND                       | -0.3 V to DRVDD + 0.2 V     |
| PDOR± to DRGND                       | -0.3 V to DRVDD + 0.2 V     |
| FULL to DRGND                        | -0.3 V to DRVDD + 0.2 V     |
| CLK± to AGND                         | -0.3 V to AVDD + 0.2 V      |
| FILL± to AGND                        | -0.3 V to DRVDD + 0.2 V     |
| DUMP to AGND                         | -0.3 V to DRVDD + 0.2 V     |
| EMPTY to AGND                        | -0.3 V to DRVDD + 0.2 V     |
| VIN± to AGND                         | -0.3 V to AVDD + 0.2 V      |
| VREF to AGND                         | -0.3 V to AVDD + 0.2 V      |
| CML to AGND                          | -0.3 V to AVDD + 0.2 V      |
| CSB to DRGND                         | -0.3 V to SPI_VDDIO + 0.3 V |
| SP_SCLK, SP_SDFS to AGND             | -0.3 V to SPI_VDDIO + 0.3 V |
| SDIO to DRGND                        | -0.3 V to SPI_VDDIO + 0.3 V |
| SP_SDO to DRGND                      | -0.3 V to SPI_VDDIO + 0.3 V |
| Environmental                        |                             |
| Storage Temperature Range            | -65°C to +125°C             |
| Operating Temperature Range          | -40°C to +85°C              |
| Lead Temperature (Soldering, 10 sec) | 300°C                       |
| Junction Temperature                 | 150°C                       |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

The exposed pad must be soldered to the ground plane for the LFCSP. Soldering the exposed pad to the PCB increases the reliability of the solder joints, maximizing the thermal capability of the package.

Table 7.

| Package Type             | $\theta_{JA}$ | $\theta_{JC}$ | Unit |
|--------------------------|---------------|---------------|------|
| 56-Lead LFCSP (CP-56-22) | 23.7          | 1.7           | °C/W |

Typical  $\theta_{JA}$  and  $\theta_{JC}$  are specified for a 4-layer board in still air. Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes reduces the  $\theta_{JA}$ .

## **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. A | 11 of 28

#### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



1. DNC = DO NOT CONNECT. DO NOT CONNECT TO THIS PIN.
2. EXPOSED PAD. THE EXPOSED PAD IS THE ONLY ANALOG GROUND CONNECTION FOR THE CHIP. IT MUST BE CONNECTED TO PCB AGND.

Figure 8. Pin Configuration for DDR LVDS Mode

Table 8. DDR LVDS Mode Pin Function Descriptions

| Pin No.                                       | Mnemonic  | Description                                                                                                    |
|-----------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------|
| 0                                             | EPAD      | Exposed Pad. The exposed pad is the only ground connection for the chip. The pad must be connected to PCB AGND |
| 1                                             | PD0-      | PD0 Data Output (LSB)—Complement.                                                                              |
| 2                                             | PD0+      | PD0 Data Output (LSB)—True.                                                                                    |
| 3                                             | PD1-      | PD1 Data Output—Complement.                                                                                    |
| 4                                             | PD1+      | PD1 Data Output—True.                                                                                          |
| 5                                             | PD2-      | PD2 Data Output—Complement.                                                                                    |
| 3                                             | PD2+      | PD2 Data Output—True.                                                                                          |
| 7, 24, 47                                     | DRVDD     | 1.9 V Digital Output Supply.                                                                                   |
| 8, 23, 48                                     | DRGND     | Digital Output Ground.                                                                                         |
| 9                                             | PD3-      | PD3 Data Output—Complement.                                                                                    |
| 10                                            | PD3+      | PD3 Data Output—True.                                                                                          |
| 11                                            | PD4-      | PD4 Data Output—Complement.                                                                                    |
| 12                                            | PD4+      | PD4 Data Output—True.                                                                                          |
| 13                                            | PD5-      | PD5 Data Output (MSB)—Complement.                                                                              |
| 14                                            | PD5+      | PD5 Data Output (MSB)—True.                                                                                    |
| 15                                            | PDOR-     | Overrange Output—Complement.                                                                                   |
| 16                                            | PDOR+     | Overrange Output—True.                                                                                         |
| 17                                            | SP_SDO    | SPORT Output.                                                                                                  |
| 18, 19, 20, 28, 54                            | DNC       | Do Not Connect. Do not connect to this pin.                                                                    |
| 21                                            | SP_SDFS   | SPORT Frame Sync Input (Follower Mode)/Output (Leader Mode).                                                   |
| 22                                            | SP_SCLK   | SPORT Clock Input (Follower Mode)/Output (Leader Mode).                                                        |
| 25                                            | SDIO      | Serial Port Interface (SPI) Data Input/Output (Serial Port Mode).                                              |
| 26                                            | SCLK      | Serial Port Interface Clock (Serial Port Mode).                                                                |
| 27                                            | CSB       | Serial Port Chip Select (Active Low).                                                                          |
| 29                                            | SPI_VDDIO | 1.9 V or 3.3 V SPI I/O Supply.                                                                                 |
| 30, 32, 33, 34, 37, 38, 39, 41, 42,<br>43, 46 | AVDD      | 1.9 V Analog Supply.                                                                                           |
| 31                                            | VREF      | Voltage Reference Input/Output. Nominally 0.75 V.                                                              |
|                                               |           |                                                                                                                |

analog.com Rev. A | 12 of 28

#### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 8. DDR LVDS Mode Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                                                                         |
|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 35      | VIN+     | Analog Input—True.                                                                                                                  |
| 36      | VIN-     | Analog Input—Complement.                                                                                                            |
| 40      | CML      | Common-Mode Output. Enabled through the SPI, this pin provides a reference for the optimized internal bias voltage for VIN+ and VIN |
| 44      | CLK+     | Clock Input—True.                                                                                                                   |
| 45      | CLK-     | Clock Input—Complement.                                                                                                             |
| 49      | FILL+    | FIFO Fill Input (LVDS)—True.                                                                                                        |
| 50      | FILL-    | FIFO Fill Input (LVDS)—Complement.                                                                                                  |
| 51      | FULL     | FIFO Full Output Indicator.                                                                                                         |
| 52      | EMPTY    | FIFO Empty Output Indicator.                                                                                                        |
| 53      | DUMP     | FIFO Readback Input.                                                                                                                |
| 55      | PCLK-    | Data Clock Output—Complement.                                                                                                       |
| 56      | PCLK+    | Data Clock Output—True.                                                                                                             |



Figure 9. Pin Configuration for Parallel CMOS Mode

Table 9. Parallel CMOS Mode Pin Function Descriptions

| Pin No.                  | Mnemonic | Description                                                                                                     |
|--------------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| 0                        | EPAD     | Exposed Pad. The exposed pad is the only ground connection for the chip. The pad must be connected to PCB AGND. |
| 1, 2, 18, 19, 20, 28, 54 | DNC      | Do Not Connect. Do not connect to this pin.                                                                     |
| 3                        | PD0      | PD0 Data Output.                                                                                                |
| 4                        | PD1      | PD1 Data Output.                                                                                                |
| 5                        | PD2      | PD2 Data Output.                                                                                                |
| 6                        | PD3      | PD3 Data Output.                                                                                                |
| 7, 24, 47                | DRVDD    | 1.9 V Digital Output Supply.                                                                                    |
| 8, 23, 48                | DRGND    | Digital Output Ground.                                                                                          |
| 9                        | PD4      | PD4 Data Output.                                                                                                |
| 10                       | PD5      | PD5 Data Output.                                                                                                |
| 11                       | PD6      | PD6 Data Output.                                                                                                |
| 12                       | PD7      | PD7 Data Output.                                                                                                |

analog.com Rev. A | 13 of 28

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 9. Parallel CMOS Mode Pin Function Descriptions

| Pin No.                                       | Mnemonic  | Description                                                                                                                         |
|-----------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 13                                            | PD8       | PD8 Data Output.                                                                                                                    |
| 14                                            | PD9       | PD9 Data Output.                                                                                                                    |
| 15                                            | PD10      | PD10 Data Output.                                                                                                                   |
| 16                                            | PD11      | PD11 Data Output (MSB).                                                                                                             |
| 17                                            | SP_SDO    | SPORT Output.                                                                                                                       |
| 21                                            | SP_SDFS   | SPORT Frame Sync Input (Follower Mode)/Output (Leader Mode).                                                                        |
| 22                                            | SP_SCLK   | SPORT Clock Input (Follower Mode)/Output (Leader Mode).                                                                             |
| 25                                            | SDIO      | Serial Port Interface (SPI) Data Input/Output (Serial Port Mode).                                                                   |
| 26                                            | SCLK      | Serial Port Interface Clock (Serial Port Mode).                                                                                     |
| 27                                            | CSB       | Serial Port Chip Select (Active Low).                                                                                               |
| 29                                            | SPI_VDDIO | 1.9 V or 3.3 V SPI I/O Supply.                                                                                                      |
| 30, 32, 33, 34, 37, 38, 39, 41, 42,<br>43, 46 | AVDD      | 1.9 V Analog Supply.                                                                                                                |
| 31                                            | VREF      | Voltage Reference Input/Output. Nominally 0.75 V.                                                                                   |
| 35                                            | VIN+      | Analog Input—True.                                                                                                                  |
| 36                                            | VIN-      | Analog Input—Complement.                                                                                                            |
| 40                                            | CML       | Common-Mode Output. Enabled through the SPI, this pin provides a reference for the optimized internal bias voltage for VIN+ and VIN |
| 44                                            | CLK+      | Clock Input—True.                                                                                                                   |
| 45                                            | CLK-      | Clock Input—Complement.                                                                                                             |
| 49                                            | FILL+     | FIFO Fill Input (LVDS)—True.                                                                                                        |
| 50                                            | FILL-     | FIFO Fill Input (LVDS)—Complement.                                                                                                  |
| 51                                            | FULL      | FIFO Full Output Indicator.                                                                                                         |
| 52                                            | EMPTY     | FIFO Empty Output Indicator.                                                                                                        |
| 53                                            | DUMP      | FIFO Readback Input.                                                                                                                |
| 55                                            | PCLK-     | Data Clock Output—Complement.                                                                                                       |
| 56                                            | PCLK+     | Data Clock Output—True.                                                                                                             |

analog.com Rev. A | 14 of 28

#### TYPICAL PERFORMANCE CHARACTERISTICS

AVDD = 1.9 V, DRVDD = 1.9 V, rated sample rate,  $T_A = 25$ °C, 1.5 V p-p differential input,  $A_{IN} = -1$  dBFS, unless otherwise noted.



Figure 10. 16k Point Single-Tone FFT; 500 MSPS, 30.4 MHz



Figure 11. 16k Point Single-Tone FFT; 500 MSPS, 100.4 MHz



Figure 12. 16k Point Single-Tone FFT; 500 MSPS, 140.4 MHz



Figure 13. 16k Point Single-Tone FFT; 491.52 MSPS, 368.0 MHz



Figure 14. 16k Point Single-Tone FFT; 491.52 MSPS, 450.1 MHz



Figure 15. Single-Tone SNR/SFDR vs. Input Frequency ( $f_{\rm IN}$ ) and Temperature; 500 MSPS

analog.com Rev. A | 15 of 28

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 16. SNR/SFDR vs. Sample Rate and Supply



Figure 17. SNR/SFDR vs. Input Amplitude; 500 MSPS, 140.3 MHz



Figure 18. INL; 500 MSPS



Figure 19. DNL; 500 MSPS



Figure 20. Grounded Input Histogram; 500 MSPS



Figure 21. 16k Point Single-Tone FFT; 491.52 MSPS,  $f_{\rm IN1}$  = 121.3 MHz,  $f_{\rm IN2}$  = 124.7 MHz

analog.com Rev. A | 16 of 28

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 22. Two-Tone SFDR vs. Input Amplitude; 500 MSPS, 119.2 MHz, 122.5 MHz



Figure 23. Two-Tone SFDR vs. Input Amplitude; 500 MSPS, 139.3 MHz, 141.3 MHz



Figure 24. SNR/SFDR vs. Power Supply



Figure 25. Current and Power vs. Sample Rate

analog.com Rev. A | 17 of 28

#### **EQUIVALENT CIRCUITS**



Figure 26. DC Equivalent Analog Input Circuit



Figure 27. AC Equivalent Analog Input Circuit



Figure 28. Equivalent CLK± and FILL± Input Circuit



Figure 29. Equivalent PD[11:0], FULL, EMPTY, PCLK±, and SP\_SDO Output Circuit



Figure 30. LVDS Outputs (PDOR±, PD[5:0]±, PCLK±)



Figure 31. Equivalent SCLK Input Circuit



Figure 32. Equivalent CSB Input Circuit



Figure 33. Equivalent SDIO Circuit



Figure 34. Equivalent SP SDFS and SP SCLK Circuit



Figure 35. Equivalent VREF Circuit

analog.com Rev. A | 18 of 28

## **SPI REGISTER MAP**

Table 10. Memory Map Register

| Addr.<br>(Hex) | Parameter Name       | Bit 7<br>(MSB)                                                                                   | Bit 6                                                                                              | Bit 5                                                | Bit 4                                                        | Bit 3                                                                                                                                                                                                                                                                                                              | Bit 2                                                                                                             | Bit 1                                  | Bit 0<br>(LSB)                                            | Default<br>Value<br>(Hex)                                                                         | Default Notes/<br>Comments                                                                                                                                    |
|----------------|----------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip Cor       | figuration Registers |                                                                                                  |                                                                                                    |                                                      |                                                              |                                                                                                                                                                                                                                                                                                                    |                                                                                                                   |                                        |                                                           |                                                                                                   |                                                                                                                                                               |
| 0x00           | CHIP_PORT_CONFIG     | 0                                                                                                | LSB first                                                                                          | Soft reset                                           | 1                                                            | 1                                                                                                                                                                                                                                                                                                                  | Soft reset                                                                                                        | LSB first                              | 0                                                         | 0x18                                                                                              | The nibbles should be mirrored by the user so that LSB or MSB first mode registers correctly, regardless of shift mode.                                       |
| 0x01           | CHIP_ID              |                                                                                                  | 8-bit chip ID, Bits[7:0] = 0xA0                                                                    |                                                      |                                                              |                                                                                                                                                                                                                                                                                                                    |                                                                                                                   |                                        | Read only                                                 | Default is unique<br>chip ID, different<br>for each device.<br>This is a read-on-<br>ly register. |                                                                                                                                                               |
| 0x02           | CHIP_GRADE           | 0                                                                                                | 0                                                                                                  |                                                      | l grade:<br>0 MSPS                                           | X <sup>1</sup>                                                                                                                                                                                                                                                                                                     | X <sup>1</sup>                                                                                                    | X <sup>1</sup>                         | X <sup>1</sup>                                            | Read only                                                                                         | Child ID used to differentiate graded devices.                                                                                                                |
| Transfer       | Register             |                                                                                                  |                                                                                                    |                                                      |                                                              |                                                                                                                                                                                                                                                                                                                    |                                                                                                                   |                                        |                                                           |                                                                                                   |                                                                                                                                                               |
| 0xFF           | DEVICE_UPDATE        |                                                                                                  | [7:1] = 0000000 SW trans-<br>fer                                                                   |                                                      |                                                              |                                                                                                                                                                                                                                                                                                                    |                                                                                                                   |                                        |                                                           | 0x00                                                                                              | Synchronously<br>transfers data<br>from the leader<br>shift register to<br>the follower.                                                                      |
| ADC Fur        | ctions               |                                                                                                  |                                                                                                    |                                                      |                                                              |                                                                                                                                                                                                                                                                                                                    |                                                                                                                   |                                        |                                                           |                                                                                                   |                                                                                                                                                               |
| 0x08           | Modes                | 0                                                                                                | 0                                                                                                  | 0                                                    | 0                                                            | 0                                                                                                                                                                                                                                                                                                                  | Internal power-down mode:  000 = normal (power-up, default)  001 = full power-down  010 = standby  011 = reserved |                                        |                                                           | 0x00                                                                                              | Determines various generic modes of chip operation.                                                                                                           |
| OxOD           | TEST_IO              | (For user mode only, s = 10 00 = Patte   01 = tr   Patte   10 = tr   Pattern   11 = tr   Pattern | set Bits[3:0]<br>00)<br>ern 1 only<br>oggle<br>rn 1/<br>ern 2<br>oggle<br>1/0000<br>oggle<br>rn 1/ | Reset<br>PN23 gen:<br>1 = on<br>0 = off<br>(default) | Reset PN9<br>gen:<br>1 = on<br>0 = off<br>(default)          | Output test mode:  0000 = off (default)  0001 = midscale short  0010 = +FS short  0011 = -FS short  0100 = checkerboard output  0101 = PN23 sequence  0110 = PN9  0111 = one/zero word toggle  1000 = user defined  1001 = unused  1010 = unused  1011 = unused  1011 = unused  (format determined by OUTPUT_MODE) |                                                                                                                   |                                        | le                                                        | 0x00                                                                                              | When set, the test data is placed on the output pins in place of normal data. Set pattern values: Pattern 1: Reg 0x19, Reg 0x1A Pattern 2: Reg 0x1B Reg 0x1C. |
| 0x14           | OUTPUT_MODE          | 0                                                                                                | 0                                                                                                  | 0                                                    | Output<br>disable:<br>0 = enable<br>(default)<br>1 = disable | 0 =<br>CMOS:<br>1 = LVDS<br>(default)                                                                                                                                                                                                                                                                              | Output<br>invert:<br>1 = on<br>0 = off<br>(default)                                                               | 00 = off<br>(de<br>01 = twos<br>10 = G | mat select: set binary fault) complement ray code eserved | 0x08                                                                                              |                                                                                                                                                               |

analog.com Rev. A | 19 of 28

## **SPI REGISTER MAP**

Table 10. Memory Map Register

| Addr.<br>(Hex) | Parameter Name | Bit 7<br>(MSB)                                                 | Bit 6        | Bit 5    | Bit 4 | Bit 3                                                              | Bit 2                                                                                                                                                              | Bit 1                                                                                                                          | Bit 0<br>(LSB)               | Default<br>Value<br>(Hex)   | Default Notes/<br>Comments                                                                                                   |
|----------------|----------------|----------------------------------------------------------------|--------------|----------|-------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 0x15           | OUTPUT_ADJUST  |                                                                |              | ] = 0000 |       | LVDS<br>course<br>adjust:<br>0 = 3.5 mA<br>(default)<br>1 = 2.0 mA |                                                                                                                                                                    | LVDS fine adju<br>001 = 3.50 m<br>010 = 3.25 m<br>011 = 3.00 m<br>100 = 2.75 m<br>101 = 2.50 m<br>110 = 2.25 m<br>111 = 2.00 m | st:<br>A<br>A<br>A<br>A<br>A | 0x00                        |                                                                                                                              |
| 0x16           | OUTPUT_PHASE   | Output clock polarity: 1 = inverted 0 = normal (default)       |              |          |       | [6:0] = 00000                                                      | 00                                                                                                                                                                 |                                                                                                                                |                              | 0x03                        |                                                                                                                              |
| Ox17           | OUTPUT_DELAY   | 0                                                              | 0            | 0        | 0     |                                                                    | Output clock delay:<br>0000 = 0<br>0001 = -1/10<br>0010 = -2/10<br>0011 = -3/10<br>0100 = reserved<br>0101 = +5/10<br>0110 = +4/10<br>0111 = +3/10<br>1000 = +2/10 |                                                                                                                                |                              |                             | Shown as fractional value of sampling clock period that is subtracted or added to initial t <sub>SKEW</sub> , see Figure 3). |
| Ox18           | Input range    | 00 = inte<br>(20 kΩ p<br>01 = impor<br>V to 0.80 p<br>10 = exp | 1001 = +1/10 |          |       |                                                                    | 0                                                                                                                                                                  |                                                                                                                                |                              |                             |                                                                                                                              |
| 0x19           | USER_PATT1_LSB |                                                                |              |          |       | [7:0]                                                              |                                                                                                                                                                    |                                                                                                                                | 0                            | User Defined Pattern 1 LSB. |                                                                                                                              |
| 0x1A           | USER_PATT1_MSB |                                                                |              |          |       | [7:0]                                                              |                                                                                                                                                                    |                                                                                                                                |                              | 0                           | User Defined Pattern 1 MSB.                                                                                                  |
| 0x1B           | USER_PATT2_LSB |                                                                |              |          |       | [7:0]                                                              |                                                                                                                                                                    |                                                                                                                                |                              | 0                           | User Defined Pattern 2 LSB.                                                                                                  |
| 0x1C           | USER_PATT2_MSB |                                                                |              |          |       | [7:0]                                                              |                                                                                                                                                                    |                                                                                                                                |                              | 0                           | User Defined Pattern 2 MSB.                                                                                                  |

Digital Controls

analog.com Rev. A | 20 of 28

## **SPI REGISTER MAP**

Table 10. Memory Map Register

| Addr.<br>(Hex) | Parameter Name        | Bit 7<br>(MSB)   | Bit 6                                    | Bit 5    | Bit 4        | Bit 3                                                                                                     | Bit 2                                        | Bit 1    | Bit 0<br>(LSB)                                     | Default<br>Value<br>(Hex) | Default Notes/<br>Comments                                                       |
|----------------|-----------------------|------------------|------------------------------------------|----------|--------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|----------------------------------------------------|---------------------------|----------------------------------------------------------------------------------|
| 0x101          | Fill control register | Reserved         | Fill input<br>pin disa-<br>ble           | Reserved | LIFO<br>mode | FIFO 1<br>00 =<br>01 = co                                                                                 | fill mode:<br>single<br>ontinuous<br>eserved | Reserved | Standby<br>after fill                              | 0                         |                                                                                  |
| 0x102          | FIFO Config           |                  | [7:4] =                                  | reserved |              | Dump re-                                                                                                  | Fill reset                                   | Dump     | Fill                                               | 0                         |                                                                                  |
| 0x104          | Fill count            |                  |                                          |          |              | [7:0]                                                                                                     |                                              |          |                                                    | 0x7F                      | Number of words<br>to use for fill or<br>dump.                                   |
| 0x105          | Settle Count0         |                  | [7:0]                                    |          |              |                                                                                                           |                                              |          |                                                    | 0                         | LSBs settling<br>time given to<br>ADC before ini-<br>tiating fill.               |
| 0x106          | Settle Count1         |                  | [7:0]                                    |          |              |                                                                                                           |                                              |          |                                                    | 0                         | MSBs settling<br>time given to<br>ADC before ini-<br>tiating fill.               |
| 0x107          | Dump control          |                  | [7:3] = reserved 0 = follower 1 = leader |          |              |                                                                                                           |                                              |          | ick mode:<br>= off<br>parallel<br>SPORT<br>eserved | 0                         | Customer drives<br>SP_SCLK,<br>SP_SDFS in fol-<br>lower mode.                    |
| 0x10A          | FIFO status           |                  | [7:3] = reserved Overrange Empty Full    |          |              |                                                                                                           |                                              |          |                                                    | 0                         |                                                                                  |
| 0x10B          | FIFO Dump Data0       |                  |                                          |          | [7:0         | )] = LSBs                                                                                                 |                                              |          |                                                    | 0                         | LSBs readback data.                                                              |
| 0x10C          | FIFO Dump Data1       |                  | [7:4] =                                  | reserved |              | [3:0] = MSBs                                                                                              |                                              |          |                                                    |                           | MSBs upper four bits readback da ta.                                             |
| 0x10F          | Read Offset Data0     |                  |                                          |          | [7:C         | )] = LSBs                                                                                                 |                                              |          |                                                    | 0                         | LSBs offset to<br>RAM, allowing<br>subsegments of<br>data capture to<br>be read. |
| 0x110          | Read Offset Data1     | [7:6] = re       | eserved                                  |          |              | [5:0] :                                                                                                   | = MSBs                                       |          |                                                    | 0                         | MSB's offset.                                                                    |
| 0x111          | PPORT control         | [7               | [7:5] = reserved                         |          |              | Divide ratio = 2 × (bit word):  00100 = divide by 8 (default)  01111 = divide by 30  1xxxx = divide by 32 |                                              |          |                                                    |                           | CMOS parallel port divide rate.                                                  |
| 0x112          | SPORT control         | [7:5] = reserved |                                          |          |              | Divide ratio= 2 × (bit word): 00100 = divide by 8 (default) 01111 = divide by 30 1xxxx = divide by 32     |                                              |          |                                                    |                           | Serial port divide rate.                                                         |
| 0x13A          | FIFO test BIST        | [7               | 7:5] = reserv                            | ved      |              | Sets the BIST r<br>1xxx =<br>0111 =<br>0110 = 12't<br>0101 = 12'                                          |                                              | FIFO:    | FIFO<br>BIST ena-<br>ble                           | 0                         |                                                                                  |

analog.com Rev. A | 21 of 28

Data Sheet AD664\*

## **SPI REGISTER MAP**

Table 10. Memory Map Register

| Addr.<br>(Hex) | Parameter Name | Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4     | Bit 3        | Bit 2                       | Bit 1           | Bit 0<br>(LSB) | Default<br>Value<br>(Hex) | Default Notes/<br>Comments |
|----------------|----------------|----------------|-------|-------|-----------|--------------|-----------------------------|-----------------|----------------|---------------------------|----------------------------|
|                |                |                |       |       | 0011 = cl | heckerboard  | (12'hAAA, 12                | 'h555, 12'hAAA, |                |                           |                            |
|                |                |                |       |       | 0010 = c  | checkerboard | <i>)</i><br>I (12'h555, 12' | 'hAAA, 12'h555, |                |                           |                            |
|                |                |                |       |       |           | 0004         | )                           |                 |                |                           |                            |
|                |                |                |       |       |           |              |                             |                 |                |                           |                            |
|                |                |                |       |       |           |              | ecrementing range           |                 |                |                           |                            |

<sup>1</sup> X = don't care.

analog.com Rev. A | 22 of 28

#### THEORY OF OPERATION

The on-chip FIFO allows small snapshots of time to be captured via the ADC and read back at a lower rate. This reduces the constraints of signal processing by transferring the captured data at an arbitrary time and at a much lower sample rate.

#### **FIFO OPERATION**

The capture of the data can be signaled through writes to the SPI port by pulsing the FILL± pins. The transaction diagram shown in Figure 36 illustrates the loading of the FIFO.

At Event 1, the FIFO is instructed to fill either by asserting the FILL± pins or via a write to the SPI bits. FILL± pin operation can be delayed by a programmable fill hold-off counter so that the FIFO data can be surrounding a fill event. The FIFO then loads itself with data. The number of samples of data is determined by the SPI fill count register (0x104). This is an 8-bit register with values from 0 to 255. The number of samples placed in the FIFO is determined by the following equation:

After the FIFO has begun filling at Event 2, the AD6641 asserts a full flag to indicate that the FIFO has finished capturing data and enters a wait state in which the device waits to receive the dump instruction from the DUMP pin or the SPI.

After the data has been shifted (Event 4), the FIFO goes into the idle state and waits for another fill command. During the idle state, the ADC can optionally be placed into standby mode to save power. If the ADC powers down in the idle state, initiating a fill operation (Event 1) powers up the ADC. In this mode, the ADC waits for settle count cycles (0x105, 0x106) before capturing the data. Settle count is programmable from the SPI port and allows

the analog circuitry to stabilize before taking data. An intelligent trade-off between speed of acquisition and accuracy can be made by using this register.

The data can be read back through any of the three output interfaces at a low data rate, which further saves power. If the SPI or SPORT is used to read back the data, the interface can require as few as three pins. A full flag and an empty flag are provided to signal the state of the FIFO. The FIFO status register (0x10A) in the SPI also allows this to be monitored via software.

#### Single Capture Mode

The FIFO can be placed into single capture mode by writing the FIFO fill mode bits in the fill control register (0x101[3:2]) to 00. In the single capture mode, the user initiates a capture either by driving the FILL± pins high or by initiating a fill command through the SPI port by writing the standby after fill bit (0x101[0]). This powers up the ADC (if needed) after a programmable amount of time as determined by the SPI settle count registers (0x105, 0x106). If Bit 0 of the 0x101 register in the SPI is set, the ADC returns to standby mode after the capture is complete.

#### **Fill Pin Timing**

A fill of the FIFO can be initiated by asserting the differential FILL± pins. When a pulse is detected on the FILL± pins, the FIFO is filled.

## **Dump Pin Timing**

A readback of the FIFO can be initiated by asserting the DUMP pin. When a logic high is detected on the DUMP pin, the FIFO data is available through the chosen interface.



Figure 36. On-Chip FIFO Transaction Timing Assuming Serial Port



Figure 38. FIFO DUMP Timing

analog.com Rev. A | 23 of 28

#### THEORY OF OPERATION

#### **SPORT Leader Mode (Single Capture)**

Details of the transaction diagram for serial leader mode are shown in Figure 39 for single capture mode with the SDO output. Clock cycles are approximate because the fill and dump signals can be driven asynchronously. In this example, SCLK is derived from the leader clock with a divide by 8 programmed from the SPI.

#### Fill Pulse (1)

The FIFO captures data after a fill signal (high level) is detected on the rising edge of the sampling clock. In synchronous operation, a valid high level is accomplished by adhering to the setup and hold times specified. For nonsynchronous control, the fill signal can be widened to accommodate two or more clock cycles to guarantee capture of a high level. Fill count (0x104) is reset on the rising edge of the clock and is incremented on subsequent clock cycles only after the fill signal returns low. A new fill signal at any point during the capture resets the counter and begins filling the FIFO.

## **Empty Signal (2)**

After the FIFO state machine has begun loading data, the empty signal goes low 24 clock cycles after the fill signal was last sampled high.

#### Full Signal (3)

The full signal indicates when the FIFO has been filled and is driven high when the number of samples specified has been captured in the FIFO, where

Number of Samples = (FILL CNT + 1) × 64

The time at which the full signal goes high is based on (FILL\_CNT + 1) × 64 + 13 clock cycles after the fill signal was last sampled high.

#### Dump Signal (4)—Transition to High

The dump signal initiates reading data from the FIFO. Dump is enabled with a high level and should be initiated only after the full signal goes high. The dump signal should be held high until all data has been read out of the FIFO.

#### SCLK Signal (5)

The SCLK (serial clock) signal is configured as an output from the device when in the leader mode of operation. SCLK begins cycling five ADC clock cycles after the dump signal is sampled high and continues cycling up until one additional cycle after the empty signal goes high. SCLK then remains low until the next dump operation.

#### SDFS Signal (6)

The SDFS (serial data frame sync) signal is configured as an output from the device when in the leader mode of operation. Frame synchronization begins 15 ADC clock cycles after the dump signal is sampled.

#### **Dump Signal (7)—Transition to Low**

A dump signal transition to low is applied after data has been read out of the FIFO.

## Empty Signal (8)—Transition to High

The empty signal transitions to high after data has been output from the FIFO based on the clock cycle count of (FILL CNT + 1) × 64.

The transition occurs 76 ADC clock cycles after the last LSB(s) of data have been output on the serial port.



Figure 39. SPORT Leader Mode Transaction Diagram

analog.com Rev. A | 24 of 28

Data Sheet AD664'

#### THEORY OF OPERATION

#### Parallel Leader Mode (Single Capture)

Details of the transaction diagram for parallel leader mode are shown in Figure 40 with the PD[11:0] output word. Clock cycles are approximate because the fill and dump signals can be driven asynchronously. In this example, PCLK± is derived from the leader clock with a divide by 8 programmed from the SPI.

#### Fill Pulse (1)

The FIFO captures data after a fill signal (high level) is detected on the rising edge of the sampling clock. In synchronous operation, a valid high level is accomplished by adhering to the setup and hold times specified. For nonsynchronous control, the fill signal can be widened to accommodate two or more clock cycles to guarantee capture of a high level. Fill count (0x104) is reset on the rising edge of the clock and is incremented on subsequent clock cycles only after the fill signal returns low. A new fill signal at any point during the capture resets the counter and begins filling the FIFO.

## **Empty Signal (2)**

After the FIFO state machine has begun loading data, the empty signal goes low 24 clock cycles after the fill signal was last sampled high.

#### Full Signal (3)

The full signal indicates when the FIFO has been filled and is driven high when the number of samples specified has been captured in the FIFO, where

Number of Samples =  $(FILL\ CNT + 1) \times 64$ 

The time at which the full signal goes high is based on (FILL\_CNT + 1) × 64 + 13 clock cycles after the fill signal was last sampled high.

#### **Dump Signal (4)—Transition to High**

The dump signal initiates reading data from the FIFO. Dump is enabled with a high level and should be initiated only after the full

signal goes high. The dump signal should be held high until all data has been read out of the FIFO.

#### PCLK± Signal (5)

The PCLK± (parallel clock) signal is configured as an output from the device. PCLK± begins cycling 71 ADC clock cycles after the dump signal is sampled high. PCLK± goes low after the last data is read out of the FIFO and remains low until the next dump operation.

#### PD[11:0] Signal (6)

The PD (parallel data) output provides 12 data bits (PD[11:0]) at a maximum rate of 1/8<sup>th</sup> of the sampling clock. Data begins after two PCLK± cycles (assuming the dump signal has been sampled).

#### **Dump Signal (7)—Transition to Low**

A dump signal transition to low is applied after data has been read out of the FIFO.

#### Empty Signal (8)—Transition to High

The empty signal transitions to high after data has been output from the FIFO based on the clock cycle count of (FILL\_CNT + 1)  $\times$  64. The transition occurs nine clock cycles after the last PCLK± rising edge.

#### **Continuous Capture Mode**

The FIFO can be placed into continuous capture mode by writing the FIFO fill mode bits in the fill control register (0x101[3:2]) to 01. In the continuous capture mode, data is loaded continuously into the FIFO and the FILL± pins pulsing high is used to stop the operation. This allows the history of the samples that preceded an event to be captured.



Figure 40. Parallel Mode Transaction Diagram

analog.com Rev. A | 25 of 28

#### THEORY OF OPERATION

#### FIFO OUTPUT INTERFACES

The FIFO data is available through one of three interfaces. The data can be output on the serial data port (SPORT), the SPI port, or a 12-bit CMOS interface. The data port chosen must be selected from the SPI port before the data is read from the FIFO. Only one interface can be chosen at a time. The SPORT and SPI interfaces are powered via the SPI\_VDDIO pin and can support either 1.9 V or 3.3 V logic levels.

#### **SPORT Interface**

The SPORT consists of a clock (SP\_SCLK) and frame sync (SP\_SDFS) signal. The SP\_SCLK and SP\_SDFS signals are output from the AD6641 when the SPORT is configured as a bus leader and are input to the device when it is configured as a follower port.

#### Serial Data Frame (Serial Bus Leader)

The serial data transfer is initiated with SP\_SDFS. In leader mode, the internal serial controller initiates SP\_SDFS after the dump input goes high requesting the data. SP\_SDFS is valid for one complete clock cycle prior to the data shift. On the next clock cycle, the AD6641 begins shifting out the data stream.

## **CMOS Output Interface**

The data stored in the FIFO can also be accessed via a 12-bit parallel CMOS interface. The maximum output throughput supported by the AD6641 is in the 12-bit CMOS mode and is internally

limited to 1/8<sup>th</sup> of the maximum input sample rate. Therefore, the output maximum output data rate is 62.5 MHz at a 500 MSPS input sample rate. See Figure 3 for the parallel CMOS mode output interface timing diagram.

#### **LVDS Output Interface**

The AD6641 differential outputs conform to the ANSI-644 LVDS standard on default power-up. This can be changed to a low power, reduced signal option similar to the IEEE 1596.3 standard using the SPI. This LVDS standard can further reduce the overall power dissipation of the device, which reduces the power by ~39 mW. The LVDS driver current is derived on chip and sets the output current at each output equal to a nominal 3.5 mA. A 100  $\Omega$  differential termination resistor placed at the LVDS receiver inputs results in a nominal  $\pm 350$  mV differential or 700 mV p-p swing at the receiver.

The AD6641 LVDS outputs facilitate interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point-to-point net topologies are recommended with a 100  $\Omega$  termination resistor placed as close to the receiver as possible. No far-end receiver termination and poor differential trace routing may result in timing errors. It is recommended that the trace length be no longer than 24 inches and that the differential output traces be kept close together and at equal lengths.

The data on the LVDS output port is interleaved in a MSB/LSB format. PCLK± is generated by dividing the ADC sample clock by the programmed decimation rate (8 to 32, even divides). The maximum rate of PCLK± is limited to 62.5 MHz.



Figure 42. DDR LVDS Output MSB/LSB Interleaving with Decimate by 8

analog.com Rev. A | 26 of 28

#### THEORY OF OPERATION

#### ANALOG INPUT AND VOLTAGE REFERENCE

The analog input to the AD6641 is a differential buffer. For best dynamic performance, match the source impedances driving VIN+ and VIN- such that common-mode settling errors are symmetrical. The analog input is optimized to provide superior wideband performance and requires that the analog inputs be driven differentially. SNR and SINAD performance degrades significantly if the analog input is driven with a single-ended signal.

A wideband transformer, such as Mini-Circuits® ADT1-1WT, can provide the differential analog inputs for applications that require a single-ended-to-differential conversion. Both analog inputs are self-biased by an on-chip reference to a nominal 1.7 V.

An internal differential voltage reference creates positive and negative reference voltages that define the 1.5 V p-p fixed span of the ADC core. This internal voltage reference can be adjusted by means of an SPI control.

#### **VREF**

The AD6641 VREF pin (Pin 31) allows the user to monitor the onboard voltage reference or provide an external reference (requires configuration through the SPI). The three optional settings are internal  $V_{REF}$  (pin is connected to 20  $k\Omega$  to ground), export  $V_{REF}$ , and import  $V_{REF}$ . Do not attach a bypass capacitor to this pin. VREF is internally compensated and additional loading may impact performance.

#### **CONFIGURATION USING THE SPI**

Three pins define the SPI of the AD6641: SCLK, SDIO, and CSB (see Table 11). SCLK (a serial clock) is used to synchronize the read and write data presented from and to the AD6641. SDIO (serial data input/output) is a bidirectional pin that allows data to be sent to and read from the internal memory map registers. CSB (chip select) is an active low control that enables or disables the read and write cycles.

Table 11. Serial Port Interface Pins

| Pin  | Function                                                                                                                                                                 |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK | Serial clock. Serial shift clock input. SCLK is used to synchronize serial interface reads and writes.                                                                   |
| SDIO | Serial data input/output. Bidirectional pin that serves as an input or an output, depending on the instruction being sent and the relative position in the timing frame. |
| CSB  | Chip select (active low). This control gates the read and write cycles.                                                                                                  |

The falling edge of the CSB pin, in conjunction with the rising edge of the SCLK pin, determines the start of the framing. An example of the serial timing can be found in Figure 43 (for symbol definitions, see Table 5).

CSB can be held low indefinitely, which permanently enables the device; this is called streaming. CSB can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in high impedance mode.

During an instruction phase, a 16-bit instruction is transmitted. The first bit of the first byte in a serial data transfer frame indicates whether a read command or a write command is issued. Data follows the instruction phase, and its length is determined by the W0 and W1 bits. All data is composed of 8-bit words.

The instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a read operation, the serial data input/output (SDIO) pin changes direction from an input to an output at the appropriate point in the serial frame.

Data can be sent in MSB first mode or in LSB first mode. MSB first is the default mode on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the AN-877 Application Note, *Interfacing to High Speed ADCs via SPI*.



Figure 43. Serial Port Interface Timing Diagram

analog.com Rev. A | 27 of 28

#### **OUTLINE DIMENSIONS**



Figure 44. 56-Lead Lead Frame Chip Scale Package [LFCSP] 8 mm × 8 mm Body and 0.85 mm Package Height (CP-56-22) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description       | Packing Quantity | Package<br>Option |
|--------------------|-------------------|---------------------------|------------------|-------------------|
| AD6641BCPZ-500     | -40°C to +85°C    | 56-Lead LFCSP (8mm x 8mm) | Tray             | CP-56-22          |
| AD6641BCPZRL7-500  | -40°C to +85°C    | 56-Lead LFCSP (8mm x 8mm) | Reel, 750        | CP-56-22          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

#### **EVALUATION BOARDS**

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| AD6641-500EBZ      | Evaluation Board |

<sup>&</sup>lt;sup>1</sup> Z = RoHS-Compliant Part.



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

AD6641BCPZ-500 AD6641BCPZRL7-500 AD6641-500EBZ