## 360MHz, Low Power, Video Operational Amplifier with Output Limiting

The HFA1135 is a high speed, low power current feedback amplifier build with Intersil's proprietary complementary bipolar UHF-1 process. This amplifier features user programmable output limiting, via the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ pins.

The HFA1135 is the ideal choice for high speed, low power applications requiring output limiting (e.g. flash A/D drivers), especially those requiring fast overdrive recovery times. The limiting function allows the designer to set the maximum and minimum output levels to protect downstream stages from damage or input saturation. The sub-nanosecond overdrive recovery time ensures a quick return to linear operation following an overdrive condition.

Component and composite video systems also benefit from this operational amplifier's performance, as indicated by the gain flatness, and differential gain and phase specifications.

The HFA1135 is a low power, high performance upgrade for the CLC501 and CLC502.

## Ordering Information

| PART <br> NUMBER | PART <br> MARKING | TEMP. <br> RANGE <br> ( ${ }^{\circ}$ C) | PACKAGE | PKG. <br> DWG. <br> $\#$ |
| :--- | :--- | :--- | :--- | :--- |
| HFA1135IB | 1135 IB | -40 to 85 | 8 Ld SOIC | M8.15 |
| HFA1135IB96 | $1135 I B$ | -40 to 85 | 8 Ld SOIC <br> Tape and Reel | M8.15 |
| HFA1135IBZ <br> (See Note) | 1135 IBZ | -40 to 85 | 8 Ld SOIC <br> (Pb-free) | M8.15 |
| HFA1135IBZ96 <br> (See Note) | 1135 IBZ | -40 to 85 | 8 Ld SOIC <br> Tape and Reel <br> (Pb-free) | M8.15 |
| HFA11XXEVAL | DIP Evaluation Board for High Speed <br> Op Amps |  |  |  |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Features

- User Programmable Output Voltage Limiting
- Fast Overdrive Recovery . . . . . . . . . . . . . . . . . . . . . $<1$ ns
- Low Supply Current . . . . . . . . . . . . . . . . . . . . . . . . 6.8mA
- High Input Impedance . . . . . . . . . . . . . . . . . . . . . . . 2M $\Omega$
- Wide -3dB Bandwidth. . . . . . . . . . . . . . . . . . . . . . 360MHz
- Very Fast Slew Rate. . . . . . . . . . . . . . . . . . . . . . 1200V/ $\mu \mathrm{s}$
- Gain Flatness (to 50 MHz ) . . . . . . . . . . . . . . . . . . $\pm 0.07 \mathrm{~dB}$
- Differential Gain . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.02\%
- Differential Phase . . . . . . . . . . . . . . . . . . . . . 0.04 Degrees
- Pin Compatible Upgrade to CLC501 and CLC502
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Applications

- Flash A/D Drivers
- High Resolution Monitors
- Professional Video Processing
- Video Digitizing Boards/Systems
- Multimedia Systems
- RGB Preamps
- Medical Imaging
- Hand Held and Miniaturized RF Equipment
- Battery Powered Communications


## Pinout

HFA1135
(SOIC)
TOP VIEW


## Absolute Maximum Ratings $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Voltage Between V+ and V- . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11V
DC Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V V VUPPLY
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 C
Output Current (Note 1) . . . . . . . . . . . . . . . . . . Short Circuit Protected 30mA Continuous
$60 \mathrm{~mA} \leq 50 \%$ Duty Cycle
ESD Rating $\qquad$

## Operating Conditions

Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance (Typical, Note 1) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| SOIC Package | 165 |
| Maximum Junction Temperature (Die Only) | $.175^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (Plastic Package) | $.150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range. | ${ }^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) (SOIC - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

Electrical Specifications $\quad V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=510 \Omega$ (Note 3), $R_{L}=100 \Omega$, Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | (NOTE 2) TEST LEVEL | TEMP. $\left({ }^{\circ} \mathrm{C}\right)$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Input Offset Voltage |  | A | 25 | - | 2 | 5 | mV |
|  |  | A | Full | - | 3 | 8 | mV |
| Average Input Offset Voltage Drift |  | B | Full | - | 1 | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Voltage Common-Mode Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 25 | 47 | 50 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 85 | 45 | 48 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 45 | 48 | - | dB |
| Input Offset Voltage Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 25 | 50 | 54 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | 47 | 50 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 47 | 50 | - | dB |
| Non-Inverting Input Bias Current |  | A | 25 | - | 6 | 15 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | 10 | 25 | $\mu \mathrm{A}$ |
| Non-Inverting Input Bias Current Drift |  | B | Full | - | 5 | 60 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| Non-Inverting Input Bias Current Power Supply Sensitivity | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 0.5 | 1 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 0.8 | 3 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 0.8 | 3 | $\mu \mathrm{A} / \mathrm{V}$ |
| Non-Inverting Input Resistance | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 25 | 0.8 | 2 | - | $\mathrm{M} \Omega$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 85 | 0.5 | 1.3 | - | $\mathrm{M} \Omega$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 0.5 | 1.3 | - | $\mathrm{M} \Omega$ |
| Inverting Input Bias Current |  | A | 25 | - | 0.1 | 4 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | 3 | 8 | $\mu \mathrm{A}$ |
| Inverting Input Bias Current Drift |  | B | Full | - | 60 | 200 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| Inverting Input Bias Current Common-Mode Sensitivity | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 3 | 6 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
| Inverting Input Bias Current Power Supply Sensitivity | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 2 | 5 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
| Inverting Input Resistance |  | C | 25 | - | 40 | - | $\Omega$ |
| Input Capacitance (Either Input) |  | C | 25 | - | 1.6 | - | pF |

## Electrical Specifications $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=510 \Omega$ (Note 3), $R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | (NOTE 2) TEST LEVEL | TEMP. <br> ( ${ }^{\circ} \mathrm{C}$ ) | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Common Mode Range (Implied by $\mathrm{V}_{\mathrm{IO}}$ CMRR, $+\mathrm{R}_{\text {IN }}$, and - $_{\text {BIAS }}$ CMS tests) |  | A | 25, 85 | $\pm 1.8$ | $\pm 2.4$ | - | V |
|  |  | A | -40 | $\pm 1.2$ | $\pm 1.7$ | - | V |
| Input Noise Voltage Density (Note 5) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 3.5 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Non-Inverting Input Noise Current Density (Note 5) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 2.5 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| Inverting Input Noise Current Density (Note 5) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 20 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

TRANSFER CHARACTERISTICS

| Open Loop Transimpedance Gain (Note 5) | $\mathrm{A}_{\mathrm{V}}=-1$ | C | 25 | - | 500 | - | $\mathrm{k} \Omega$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

AC CHARACTERISTICS $A_{V}=+2, R_{F}=250 \Omega$, Unless Otherwise Specified

| -3dB Bandwidth$\left(\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \text { Note } 5\right)$ | $\mathrm{A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1.5 \mathrm{k} \Omega$ | B | 25 | - | 660 | - | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $A_{V}=+2, R_{F}=250 \Omega$ | B | 25 | - | 360 | - | MHz |
|  | $A_{V}=+2, R_{F}=330 \Omega$ | B | 25 | - | 315 | - | MHz |
|  | $A_{V}=-1, R_{F}=330 \Omega$ | B | 25 | - | 290 | - | MHz |
| Full Power Bandwidth $\left(V_{\text {OUT }}=5 \mathrm{~V}_{\text {P-P }}\right.$ at $\mathrm{A}_{\mathrm{V}}=+2 /-1$, $4 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ at $\mathrm{A}_{\mathrm{V}}=+1$, Note 5) | $A_{V}=+1, R_{F}=1.5 \mathrm{k} \Omega$ | B | 25 | - | 90 | - | MHz |
|  | $A_{V}=+2, R_{F}=250 \Omega$ | B | 25 | - | 130 | - | MHz |
|  | $A_{V}=-1, R_{F}=330 \Omega$ | B | 25 | - | 170 | - | MHz |
| Gain Flatness (to $25 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {P-p }}$, Note 5 ) | $A_{V}=+1, R_{F}=1.5 \mathrm{k} \Omega$ | B | 25 | - | $\pm 0.10$ | - | dB |
|  | $A_{V}=+2, R_{F}=250 \Omega$ | B | 25 | - | $\pm 0.02$ | - | dB |
|  | $A_{V}=+2, R_{F}=330 \Omega$ | B | 25 | - | $\pm 0.02$ | - | dB |
| Gain Flatness (to $50 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {P-p }}$, Note 5 ) | $A_{V}=+1, R_{F}=1.5 \mathrm{k} \Omega$ | B | 25 | - | $\pm 0.22$ | - | dB |
|  | $A_{V}=+2, R_{F}=250 \Omega$ | B | 25 | - | $\pm 0.07$ | - | dB |
|  | $A_{V}=+2, R_{F}=330 \Omega$ | B | 25 | - | $\pm 0.03$ | - | dB |
| Minimum Stable Gain |  | A | Full | - | 1 | - | V/V |
| OUTPUT CHARACTERISTICS $\mathrm{R}_{\mathrm{F}}=510 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 5) | $A_{V}=-1, R_{L}=100 \Omega$ | A | 25 | $\pm 3$ | $\pm 3.4$ | - | V |
|  |  | A | Full | $\pm 2.8$ | $\pm 3$ | - | V |
| Output Current (Note 5) | $A_{V}=-1, R_{L}=50 \Omega$ | A | 25, 85 | 50 | 60 | - | mA |
|  |  | A | -40 | 28 | 42 | - | mA |
| Output Short Circuit Current |  | B | 25 | - | 90 | - | mA |
| Closed Loop Output Resistance (Note 5) | $D C, A_{V}=+2, R_{F}=250 \Omega$ | B | 25 | - | 0.07 | - | $\Omega$ |
| Second Harmonic Distortion$\left(A_{V}=+2, R_{F}=250 \Omega, V_{\text {OUT }}=2 V_{P-P}, \text { Note } 5\right)$ | 10 MHz | B | 25 | - | -50 | - | dBc |
|  | 20 MHz | B | 25 | - | -45 | - | dBc |
| Third Harmonic Distortion $\left(A_{V}=+2, R_{F}=250 \Omega, V_{\text {OUT }}=2 V_{\text {P-P }}\right.$, Note 5$)$ | 10MHz | B | 25 | - | -50 | - | dBc |
|  | 20 MHz | B | 25 | - | -45 | - | dBc |
| TRANSIENT CHARACTERISTICS $A_{V}=+2, R_{F}=250 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Rise and Fall Times$\left(\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \text { Note } 5\right)$ | Rise Time | B | 25 | - | 0.81 | - | ns |
|  | Fall Time | B | 25 | - | 1.25 | - | ns |
| Overshoot (Note 4) $\left(\mathrm{V}_{\text {OUT }}=0\right.$ to $\left.0.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \mathrm{t}_{\text {RISE }}=2.5 \mathrm{~ns}\right)$ | +OS | B | 25 | - | 3 | - | \% |
|  | -OS | B | 25 | - | 5 | - | \% |
| Overshoot (Note 4) $\left(\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}_{\text {P-P }}, \mathrm{V}_{\text {IN }} \mathrm{t}_{\text {RISE }}=2.5 \mathrm{~ns}\right)$ | +OS | B | 25 | - | 2 | - | \% |
|  | -OS | B | 25 | - | 10 | - | \% |
| Slew Rate$\left(\mathrm{V}_{\mathrm{OUT}}=4 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=1.5 \mathrm{k} \Omega\right)$ | +SR | B | 25 | - | 875 | - | V/ $/ \mathrm{s}$ |
|  | -SR (Note 6) | B | 25 | - | 510 | - | V/ $/ \mathrm{s}$ |
| Slew Rate$\left(\mathrm{V}_{\mathrm{OUT}}=5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \mathrm{~A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=250 \Omega\right)$ | +SR | B | 25 | - | 1530 | - | V/us |
|  | -SR (Note 6) | B | 25 | - | 850 | - | V/us |

## Electrical Specifications $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=510 \Omega$ (Note 3), $R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | (NOTE 2) TEST LEVEL | TEMP. ( ${ }^{\circ} \mathrm{C}$ ) | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Slew Rate$\left(V_{\text {OUT }}=5 V_{P-P}, A_{V}=-1, R_{F}=330 \Omega\right)$ | +SR | B | 25 | - | 2300 | - | V/us |
|  | -SR (Note 6) | B | 25 | - | 1200 | - | V/us |
| Settling Time ( $\mathrm{V}_{\text {OUT }}=+2 \mathrm{~V}$ to 0 V step, Note 5 ) | To 0.1\% | B | 25 | - | 23 | - | ns |
|  | To 0.05\% | B | 25 | - | 33 | - | ns |
|  | To 0.02\% | B | 25 | - | 45 | - | ns |
| VIDEO CHARACTERISTICS $A_{V}=+2, R_{F}=250 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Differential Gain ( $\mathrm{f}=3.58 \mathrm{MHz}$ ) | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | B | 25 | - | 0.02 | - | \% |
|  | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.03 | - | \% |
| Differential Phase ( $\mathrm{f}=3.58 \mathrm{MHz}$ ) | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | B | 25 | - | 0.04 | - | Degrees |
|  | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.06 | - | Degrees |
| OUTPUT LIMITING CHARACTERISTICS $\mathrm{A}_{\mathrm{V}}=+2, \mathrm{R}_{\mathrm{F}}=250 \Omega, \mathrm{~V}_{\mathrm{H}}=+1 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=-1 \mathrm{~V}$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Limit Accuracy (Note 5) | $\begin{aligned} & V_{I N}= \pm 2 V, A_{V}=-1, \\ & R_{F}=510 \Omega \end{aligned}$ | A | Full | -125 | 25 | 125 | mV |
| Overdrive Recovery Time (Note 5) | $\mathrm{V}_{\text {IN }}= \pm 1 \mathrm{~V}$ | B | 25 | - | 0.8 | - | ns |
| Negative Limit Range |  | B | 25 |  | . 0 to +2 |  | V |
| Positive Limit Range |  | B | 25 |  | . 5 to +5. |  | V |
| Limit Input Bias Current |  | A | 25 | - | 50 | 200 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | 80 | 200 | $\mu \mathrm{A}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |
| Power Supply Range |  | C | 25 | $\pm 4.5$ | - | $\pm 5.5$ | V |
| Power Supply Current (Note 5) |  | A | Full | 6.4 | 6.9 | 7.3 | mA |

NOTES:
2. Test Level: A. Production Tested; B. Typical or Guaranteed Limit Based on Characterization; C. Design Typical for Information Only.
3. The optimum feedback resistor for the HFA1135 at $A_{V}=+1$ is $1.5 \mathrm{k} \Omega$. The Production Tested parameters are tested with $R_{F}=510 \Omega$ because the HFA1135 shares test hardware with the HFA1105 amplifier.
4. Undershoot dominates for output signal swings below GND (e.g., $0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ ), yielding a higher overshoot limit compared to the $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 0.5 V condition. See the "Application Information" section for details.
5. See Typical Performance Curves for more information.
6. Slew rates are asymmetrical if the output swings below GND (e.g., a bipolar signal). Positive unipolar output signals have symmetric positive and negative slew rates comparable to the + SR specification. See the "Application Information" section, and the pulse response graphs for details.

## Application Information

## Relevant Application Notes

The following Application Notes pertain to the HFA1135:

- AN9653-Use and Application of Output Limiting Amplifiers
- AN9752-Sync Stripper and Sync Inserter for Composite Video
- AN9787-An Intuitive Approach to Understanding Current Feedback Amplifiers
- AN9420-Current Feedback Amplifier Theory and Applications
- AN9663-Converting from Voltage Feedback to Current Feedback Amplifiers

These publications may be obtained from Intersil's web site at www.intersil.com.

## Optimum Feedback Resistor

Although a current feedback amplifier's bandwidth dependency on closed loop gain isn't as severe as that of a voltage feedback amplifier, there can be an appreciable decrease in bandwidth at higher gains. This decrease may be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and $R_{F}$. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and $R_{F}$, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to $R_{F}$. The HFA1135 design is optimized for a $250 \Omega R_{F}$ at a gain of +2 . Decreasing $R_{F}$ decreases stability, resulting in excessive peaking and overshoot (Note: Capacitive feedback will cause the same
problems due to the feedback impedance decrease at higher frequencies). At higher gains the amplifier is more stable, so $R_{F}$ can be decreased in a trade-off of stability for bandwidth.

The table below lists recommended $R_{F}$ values, and the expected bandwidth, for various closed loop gains.

TABLE 1. OPTIMUM FEEDBACK RESISTOR

| GAIN <br> $\left(\mathbf{A}_{\mathbf{V}}\right)$ | $\mathbf{R}_{\mathbf{F}}(\Omega)$ | BANDWIDTH <br> $(\mathbf{M H z})$ |
| :---: | :---: | :---: |
| -1 | 330 | 290 |
| +1 | 1.5 k | 660 |
| +2 | 250 | 360 |
|  | 330 | 315 |
| +5 | 180 | 200 |
| +10 | 250 | 90 |

## Non-inverting Input Source Impedance

For best operation, the DC source impedance seen by the non-inverting input should be $\geq 50 \Omega$. This is especially important in inverting gain configurations where the noninverting input would normally be connected directly to GND.

## Pulse Undershoot and Asymmetrical Slew Rates

The HFA1135 utilizes a quasi-complementary output stage to achieve high output current while minimizing quiescent supply current. In this approach, a composite device replaces the traditional PNP pulldown transistor. The composite device switches modes after crossing 0 V , resulting in added distortion for signals swinging below ground, and an increased undershoot on the negative portion of the output waveform (see Figures 9, 13, and 17). This undershoot isn't present for small bipolar signals, or large positive signals. Another artifact of the composite device is asymmetrical slew rates for output signals with a negative voltage component. The slew rate degrades as the output signal crosses through 0V (see Figures 9, 13, and 17), resulting in a slower overall negative slew rate. Positive only signals have symmetrical slew rates as illustrated in the large signal positive pulse response graphs (see Figures 7, 11, and 15).

## PC Board Layout

This amplifier's frequency response depends greatly on the care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must!

Attention should be given to decoupling the power supplies. A large value $(10 \mu \mathrm{~F})$ tantalum in parallel with a small value $(0.1 \mu \mathrm{~F})$ chip capacitor works well in most cases.

Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section.

Care must also be taken to minimize the capacitance to ground at the amplifier's inverting input (-IN), as this capacitance causes gain peaking, pulse overshoot, and if large enough, instability. To reduce this capacitance, the designer should remove the ground plane under traces connected to -IN, and keep connections to - IN as short as possible.

An example of a good high frequency layout is the Evaluation Board shown in Figure 2.

## Driving Capacitive Loads

Capacitive loads, such as an A/D input, or an improperly terminated transmission line degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $\mathrm{R}_{\mathrm{S}}$ ) in series with the output prior to the capacitance.

Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $R_{S}$ and $C_{L}$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance.
$R_{S}$ and $C_{L}$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of $660 \mathrm{MHz}\left(A_{V}=+1\right)$. By decreasing $R_{S}$ as $C_{L}$ increases (as illustrated by the curves), the maximum bandwidth is obtained without sacrificing stability. In spite of this, bandwidth still decreases as the load capacitance increases. For example, at $A_{V}=+1, R_{S}=50 \Omega, C_{L}=20 p F$, the overall bandwidth is 170 MHz , but the bandwidth drops to 45 MHz at $A_{V}=+1, R_{S}=10 \Omega, C_{L}=330 p F$.


FIGURE 1. RECOMMENDED SERIES RESISTOR vs LOAD CAPACITANCE

## Evaluation Board

The performance of the HFA1135 may be evaluated using the HFA11XX evaluation board (part number HFA11XXEVAL). Please contact your local sales office for information. When evaluating this amplifier at a gain of +2 , the two $510 \Omega$ gain setting resistors on the evaluation board should be changed to $250 \Omega$.
The layout and schematic of the board are shown in Figure 2.
NOTE: The SOIC version may be evaluated in the DIP board by using a SOIC-to-DIP adapter such as Aries Electronics part number 08-350000-10.


TOP LAYOUT


BOTTOM LAYOUT


FIGURE 2. EVALUATION BOARD SCHEMATC AND LAYOUT

## Limiting Operation

## General

The HFA1135 featurgs user programmable output clamps to limit output voltage excursions. Limiting action is obtained by applying voltzges to the $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ terminals (pins 8 and 5)
of the amplifier. $\mathrm{V}_{\mathrm{H}}$ sets the upper output limit, while $\mathrm{V}_{\mathrm{L}}$ sets the lower limit level. If the amplifier tries to drive the output above $\mathrm{V}_{\mathrm{H}}$, or below $\mathrm{V}_{\mathrm{L}}$, the clamp circuitry limits the output voltage at $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$ ( $\pm$ the limit accuracy), respectively. The low input bias currents of the limit pins allow them to be driven by simple resistive divider circuits, or active elements such as amplifiers or DACs.

## Limit Circuitry

Figure 3 shows a simplified schematic of the HFA1135 input stage, and the high limit $\left(\mathrm{V}_{\mathrm{H}}\right)$ circuitry. As with all current feedback amplifiers, there is a unity gain buffer ( $\left.Q_{X 1}-Q_{X 2}\right)$ between the positive and negative inputs. This buffer forces -IN to track +IN , and sets up a slewing current of:
$I_{\text {SLEW }}=\left(\mathrm{V}_{- \text {IN }}-\mathrm{V}_{\text {OUT }}\right) / R_{F}+\mathrm{V}_{\text {-IN }} / R_{G}$


This current omirrored onto the high impedance node $(Z)$ by $Q_{X 3}-Q$, where it is converted to a voltage and fed to the outr ar via another unity gain buffer. If no limiting is utilized, ne high impedance node may swing within the limits defined by $Q_{P 4}$ and $Q_{N 4}$. Note that when the output reaches its quiescent value, the current flowing through -IN is reduced to only that small current (-IBIAS) required to keep the output at the final voltage.
Tracing the path from $V_{H}$ to Z illustrates the effect of the limit voltage on the high impedance node. $\mathrm{V}_{\mathrm{H}}$ decreases by $2 \mathrm{~V}_{\mathrm{BE}}$ ( $Q_{N 6}$ and $Q_{P 6}$ ) to set up the base voltage on $Q_{P 5} . Q_{P 5}$ begins to conduct whenever the high impedance node reaches a voltage equal to $Q_{P 5}$ 's base voltage $+2 V_{B E}\left(Q_{P 5}\right.$ and $\left.Q_{N 5}\right)$. Thus, $Q_{P 5}$ limits node $Z$ whenever $Z$ reaches $V_{H}$. $R_{1}$ provides a pull-up network to ensure functionality with the limit inputs floating. A similar description applies to the symmetrical low limit circuitry controlled by $\mathrm{V}_{\mathrm{L}}$.

When the output is limited, the negative input continues to source a slewing current (l/IMIT) in an attempt to force the output to the quiescent voltage defined by the input. $Q_{P 5}$ must sink this current while limiting, because the -IN current is always mirrored onto the high impedance node. The limiting current is calculated as:
$\mathrm{I}_{\text {LIMIT }}=\left(\mathrm{V}_{\text {-IN }}-\mathrm{V}_{\text {OUT }}\right.$ LIMITED $) / R_{F}+\mathrm{V}_{\text {-IN }} / R_{G}$.
As an example, a unity gain circuit with $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{H}}=1 \mathrm{~V}$, would have $\mathrm{L}_{\text {LIMIT }}=(2 \mathrm{~V}-1 \mathrm{~V}) / 1.5 \mathrm{k} \Omega+2 \mathrm{~V} / \infty=667 \mu \mathrm{~A}\left(\mathrm{R}_{\mathrm{G}}=\infty\right.$ for unity gain applications). Note that $\mathrm{I}_{\mathrm{CC}}$ increases by ILIMIT when the output is limited.

## Limit Accuracy

The limited output voltage will not be exactly equal to the voltage applied to $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$. Offset errors, mostly due to VBE mismatches, necessitate a limit accuracy parameter which is found in the device specifications. Limit accuracy is a function of the limiting conditions. Referring again to Figure 3 , it can be seen that one component of limit accuracy is the $V_{B E}$ mismatch between the $Q_{X 6}$ transistors, and the $Q_{X 5}$ transistors. If the transistors always ran at the same current level there would be no $\mathrm{V}_{\mathrm{BE}}$ mismatch, and no contribution to the inaccuracy. The $Q_{X 6}$ transistors are biased at a constant current, but as described earlier, the current through $Q_{X 5}$ is equivalent to $I_{\text {LIMIT }}$. $\mathrm{V}_{\text {BE }}$ increases as $I_{\text {LIMIT }}$ increases, causing the limited output voltage to increase as well. ILIMIT is a function of the overdrive level
(( $\left.\left.\mathrm{A}_{\mathrm{V}} \times \mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {LIMIT }}\right) / \mathrm{V}_{\text {LIMIT }}\right)$, so limit accuracy degrades as the overdrive increases. For example, accuracy degrades from +15 mV to +70 mV when the overdrive increases from $100 \%$ to $200 \%\left(A_{V}=+2, V_{H}=500 \mathrm{mV}, R_{F}=250 \Omega\right)$.

Consideration must also be given to the fact that the limit voltages have an effect on amplifier linearity. The "Linearity Near Limit Voltage" curves, Figures 34 and 35, illustrate the impact of several limit levels on linearity.

## Limit Range

Unlike some competitor devices, both $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ have usable ranges that cross 0 V . While $\mathrm{V}_{\mathrm{H}}$ must be more positive than $\mathrm{V}_{\mathrm{L}}$, both may be positive or negative, within the range restrictions indicated in the specifications. For example, the HFA1135 could be limited to ECL output levels by setting $\mathrm{V}_{\mathrm{H}}=-0.8 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{L}}=-1.8 \mathrm{~V}$. $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ may be connected to the same voltage (GND for instance) but the result won't be a DC output voltage from an AC input signal. A $150 \mathrm{mV}-200 \mathrm{mV}$ $A C$ signal will still be present at the output.

## Recovery from Overdrive

The output voltage remains at the limit level as long as the overdrive condition remains. When the input voltage drops below the overdrive level $\left(\mathrm{V}_{\mathrm{LIMIT}} / \mathrm{A}_{\mathrm{V}}\right)$ the amplifier returns to linear operation. A time delay, known as the Overdrive Recovery Time, is required for this resumption of linear operation. Overdrive recovery time is defined as the difference between the amplifier's propagation delay exiting
limiting and the amplifier's normal propagation delay, and it is a strong function of the overdrive level. Figure 36 details the overdrive recovery time for various limit and overdrive levels.

## Benefits of Output Limiting

The plots of "Pulse Response Without Limiting" and "Pulse Response With Limiting" (Figures 4 and 5) highlight the advantages of output limiting. Besides the obvious benefit of constraining the output swing to a defined range, limiting the output excursions also keeps the output transistors from saturating, which prevents unwanted saturation artifacts from distorting the output signal. Output limiting also takes advantage of the HFA1135's ultra-fast overdrive recovery time, reducing the recovery time from 2.3 ns to 0.3 ns , based on the amplifier's normal propagation delay of 1.2 ns .


FIGURE 4. PULSE RESPONSE WITHOUT LIMITING


FIGURE 5. PULSE RESPONSE WITH LIMITING

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified


FIGURE 6. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 8. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 10. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 7. LARGE SIGNAL POSITIVE PULSE RESPONSE


FIGURE 9. LARGE SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 11. LARGE SIGNAL POSITIVE PULSE RESPONSE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 12. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 14. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 16. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 13. LARGE SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 15. LARGE SIGNAL POSITIVE PULSE RESPONSE


FIGURE 17. LARGE SIGNAL BIPOLAR PULSE RESPONSE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 24. GAIN FLATNESS


FIGURE 26. REVERSE ISOLATION


FIGURE 28. SETTLING TIME RESPONSE


FIGURE 25. OPEN LOOP TRANSIMPEDANCE


FIGURE 27. OUTPUT RESISTANCE


FIGURE 29. INPUT NOISE CHARACTERISTICS
$V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 30. 2nd HARMONIC DISTORTION vs POUT


FIGURE 32. $\mathrm{V}_{\mathrm{H}}$ LIMIT ACCURACY vs OVERDRIVE


FIGURE 31. 3rd HARMONIC DISTORTION vs Pout


FIGURE 33. $\mathrm{V}_{\mathrm{L}}$ LIMIT ACCURACY vs OVERDRIVE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 36. OVERDRIVE RECOVERY TIME vs OVERDRIVE


FIGURE 38. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 37. OUTPUT VOLTAGE vs TEMPERATURE


FIGURE 39. RISE AND FALL TIMES vs TEMPERATURE

## Die Characteristics

DIE DIMENSIONS
59 mils $\times 58.2$ mils $\times 19$ mils
$1500 \mu \mathrm{~m} \times 1480 \mu \mathrm{~m} \times 483 \mu \mathrm{~m}$
METALLIZATION
Type: Metal 1: AICu(2\%)/TiW
Thickness: Metal 1: $8 \mathrm{k} \AA \pm 0.4 \mathrm{k} \AA$
Type: Metal 2: AICu(2\%)
Thickness: Metal 2: $16 \mathrm{k} \AA \pm 0.8 \mathrm{k} \AA$

SUBSTRATE POTENTIAL (POWERED UP)
Floating (Recommend Connection to V-)

## PASSIVATION

Type: Nitride
Thickness: $4 \mathrm{k} \AA \pm 0.5 \mathrm{k} \AA$
TRANSISTOR COUNT
89
PROCESS
Bipolar Dielectric Isolation

## Metallization Mask Layout



## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm (0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " $N$ " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |  |  |  |  |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |  |  |  |  |  |  |  |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |  |  |  |  |  |  |  |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |  |  |  |  |  |  |  |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |  |  |  |  |  |  |  |
| D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 |  |  |  |  |  |  |  |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |  |  |  |  |  |  |  |
| e | 0.050 |  | BSC | 1.27 |  |  |  |  |  |  |  |  |
| BSC | - |  |  |  |  |  |  |  |  |  |  |  |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |  |  |  |  |  |  |  |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |  |  |  |  |  |  |  |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |  |  |  |  |  |  |  |
| N | 8 |  |  |  |  |  |  | 8 |  |  |  |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |  |  |  |  |  |  |  |

Rev. 1 6/05

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

