

# Low-Power, High-Speed CMOS Analog Switches

#### **DESCRIPTION**

The DG401, DG403, DG405 monolithic analog switches were designed to provide precision, high performance switching of analog signals. Combining low power (0.35  $\mu$ W, typ.) with high speed (t<sub>ON</sub>: 75 ns, typ.), the DG401 series is ideally suited for portable and battery powered industrial and military applications.

Built on the Vishay Siliconix proprietary high-voltage silicon-gate process to achieve high voltage rating and superior switch on/off performance, break-before-make is guaranteed for the SPDT configurations. An epitaxial layer prevents latchup.

Each switch conducts equally well in both directions when on, and blocks up to 30 V peak-to-peak when off. On-resistance is very flat over the full  $\pm$  15 V analog range, rivaling JFET performance without the inherent dynamic range limitations.

The three devices in this series are differentiated by the type of switch action as shown in the functional block diagrams.

#### **FEATURES**

- 44 V supply max. rating
- ± 15 V analog signal range
- On-resistance  $R_{DS}$ (on): 30  $\Omega$
- Low leakage I<sub>D(on)</sub>: 40 pA
- Fast switching t<sub>ON</sub>: 75 ns
- Ultra low power requirements P<sub>D</sub>: 0.35 μW
- TTL, CMOS compatible
- · Single supply capability
- Compliant to RoHS directive 2002/95/EC

#### **BENEFITS**

- · Wide dynamic range
- Break-before-make switching action
- · Simple interfacing

#### **APPLICATIONS**

- · Audio and video switching
- · Sample-and-hold circuits
- · Battery operation
- · Test equipment
- · Communications systems
- PBX, PABX

#### **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION**





Two SPST Switches per Package

| TRUTH TABLE |        |  |  |  |
|-------------|--------|--|--|--|
| Logic       | Switch |  |  |  |
| 0           | OFF    |  |  |  |
| 1           | ON     |  |  |  |
|             |        |  |  |  |

Logic "0"  $\leq$  0.8 V Logic "1"  $\geq$  2.4 V

Document Number: 70049 S09-2561-Rev. I, 30-Nov-09

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# VISHAY.

#### **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION**





Two SPDT Switches per Package

| TRUTH TABLE |                                   |                                   |  |  |
|-------------|-----------------------------------|-----------------------------------|--|--|
| Logic       | SW <sub>1</sub> , SW <sub>2</sub> | SW <sub>3</sub> , SW <sub>4</sub> |  |  |
| 0           | OFF                               | ON                                |  |  |
| 1           | ON                                | OFF                               |  |  |

Logic "0"  $\leq$  0.8 V Logic "1"  $\geq$  2.4 V





Two DPST Switches per Package

| TRUTH TABLE |        |  |  |  |
|-------------|--------|--|--|--|
| Logic       | Switch |  |  |  |
| 0           | OFF    |  |  |  |
| 1           | ON     |  |  |  |

 $\begin{array}{l} \text{Logic "0"} \leq 0.8 \ V \\ \text{Logic "1"} \geq 2.4 \ V \end{array}$ 



| ORDERING INFORMATION |                    |                                                      |  |
|----------------------|--------------------|------------------------------------------------------|--|
| Temp. Range          | Package            | Part Number                                          |  |
| DG401                | ·                  |                                                      |  |
|                      | 16-Pin Plastic DIP | DG401DJ<br>DG401DJ-E3                                |  |
| - 40 °C to 85 °C     | 16-Pin Narrow SOIC | DG401DY<br>DG401DY-T1<br>DG401DY-E3<br>DG401DY-T1-E3 |  |
| DG403                | ·                  |                                                      |  |
|                      | 16-Pin Plastic DIP | DG403DJ<br>DG403DJ-E3                                |  |
| - 40 °C to 85 °C     | 16-Pin Narrow SOIC | DG403DY<br>DG403DY-E3<br>DG403DY-T1<br>DG403DY-T1-E3 |  |
| DG405                | ·                  |                                                      |  |
|                      | 16-Pin Plastic DIP | DG405DJ<br>DG405DJ-E3                                |  |
| - 40 °C to 85 °C     | 16-Pin Narrow SOIC | DG405DY<br>DG405DY-E3<br>DG405DY-T1<br>DG405DY-T1-E3 |  |

| ABSOLUTE MAXIMUM RATINGS                                      |                                 |                                                          |       |  |
|---------------------------------------------------------------|---------------------------------|----------------------------------------------------------|-------|--|
| Parameter                                                     |                                 | Limit                                                    | Unit  |  |
| V+ to V-                                                      |                                 | 44                                                       |       |  |
| GND to V-                                                     |                                 | 25                                                       |       |  |
| V <sub>L</sub>                                                |                                 | (GND - 0.3) to (V+) + 0.3                                | V     |  |
| Digital Inputs <sup>a</sup> , V <sub>S</sub> , V <sub>D</sub> |                                 | (V-) - 2 to (V+) + 2<br>or 30 mA, whichever occurs first |       |  |
| Current (Any Terminal) Continuous                             |                                 | 30                                                       | mA    |  |
| Current, S or D (Pulsed 1 ms, 10 % Duty)                      |                                 | 100                                                      | IIIA  |  |
| Storage Temperature                                           | (DJ, DY Suffix)                 | - 65 to 125                                              | °C    |  |
| D D: : :: (D   )h                                             | 16-Pin Plastic DIP <sup>c</sup> | 450                                                      | mW    |  |
| Power Dissipation (Package) <sup>b</sup>                      | 16-Pin SOIC <sup>d</sup>        | 600                                                      | 11100 |  |

- a. Signals on  $S_X$ ,  $D_X$ , or  $IN_X$  exceeding V+ or V- will be clamped by internal diodes. Limit forward diode current to maximum current ratings. b. All leads welded or soldered to PC board.
- c. Derate 6 mW/°C above 75 °C.
- d. Derate 7.6 mW/°C above 75 °C.

# DG401, DG403, DG405

# Vishay Siliconix



| SPECIFICATIONS <sup>a</sup>             | T                                   | Test Conditions                                                                         |              |                   | D S               | uffix    |      |
|-----------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------|--------------|-------------------|-------------------|----------|------|
|                                         |                                     | Unless Specified<br>V+ = 15 V, V- = - 15 V                                              |              |                   | _                 | to 85 °C | 1    |
| Parameter                               | Symbol                              | $V_L = 5 \text{ V}, V_{IN} = 2.4 \text{ V}, 0.8 \text{ V}^f$                            | Temp.b       | Typ. <sup>c</sup> | Min. <sup>d</sup> | Max.d    | Uni  |
| Analog Switch                           |                                     |                                                                                         |              |                   |                   | l        |      |
| Analog Signal Range <sup>e</sup>        | V <sub>ANALOG</sub>                 |                                                                                         | Full         |                   | - 15              | 15       | V    |
| Drain-Source<br>On-Resistance           | R <sub>DS(on)</sub>                 | I <sub>S</sub> = - 10 mA, V <sub>D</sub> = ± 10 V<br>V+ = 13.5 V, V- = - 13.5 V         | Room<br>Full | 30                |                   | 45<br>55 | Ω    |
| Δ Drain-Source<br>On-Resistance         | $\Delta R_{DS(on)}$                 | $I_S = -10 \text{ mA}, V_D = \pm 5 \text{ V}, 0 \text{ V}$<br>V+ = 16.5 V, V- = -16.5 V | Room<br>Full | 3                 |                   | 3<br>5   | - 52 |
| Switch Off Leakage Current              | I <sub>S(off)</sub>                 | V+ = 16.5 V, V- = - 16.5 V                                                              | Room<br>Hot  | - 0.01            | - 0.5<br>- 5      | 0.5<br>5 |      |
| Owner on Leakage ourient                | I <sub>D(off)</sub>                 | $V_D = \pm 15.5 \text{ V}, V_S = \pm 15.5 \text{ V}$                                    | Room<br>Hot  | - 0.01            | - 0.5<br>- 5      | 0.5<br>5 | nA   |
| Channel On Leakage Current              | I <sub>D(on)</sub>                  | V+ = 16.5  V, V- = -16.5  V<br>$V_S = V_D = \pm 15.5 \text{ V}$                         | Room<br>Hot  | - 0.04            | - 1<br>- 10       | 1<br>10  |      |
| Digital Control                         |                                     |                                                                                         |              |                   |                   |          |      |
| Input Current V <sub>IN</sub> Low       | I <sub>IL</sub>                     | V <sub>IN</sub> under test = 0.8 V<br>All Other = 2.4 V                                 | Full         | 0.005             | - 1               | 1        | μΑ   |
| Input Current V <sub>IN</sub> High      | I <sub>IH</sub>                     | V <sub>IN</sub> under test = 2.4 V<br>All Other = 0.8 V                                 | Full         | 0.005             | - 1               | 1        | μΛ   |
| Dynamic Characteristics                 |                                     |                                                                                         |              |                   |                   |          |      |
| Turn-On Time                            | t <sub>ON</sub>                     | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                      | Room         | 75                |                   | 150      |      |
| Turn-Off Time                           | t <sub>OFF</sub>                    | See Figure 2                                                                            | Room         | 30                |                   | 100      | ns   |
| Break-Before-Make<br>Time Delay (DG403) | t <sub>D</sub>                      | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                      | Room         | 35                | 5                 |          |      |
| Charge Injection                        | Q                                   | $C_L = 10 \text{ nF}$<br>$V_{gen} = 0 \text{ V}, R_{gen} = 0 \Omega$                    | Room         | 60                |                   |          | рС   |
| Off Isolation Reject Ratio              | OIRR                                | $R_L = 100 \Omega, C_L = 5 pF$                                                          | Room         | 72                |                   |          | dB   |
| Channel-to-Channel Crosstalk            | X <sub>TALK</sub>                   | f = 1 MHz                                                                               | Room         | 90                |                   |          | ub   |
| Source Off Capacitance                  | C <sub>S(off)</sub>                 |                                                                                         | Room         | 12                |                   |          |      |
| Drain Off Capacitance                   | C <sub>D(off)</sub>                 | $f = 1 MHz, V_S = 0 V$                                                                  | Room         | 12                |                   |          | pF   |
| Channel On Capacitance                  | C <sub>D</sub> , C <sub>S(on)</sub> |                                                                                         | Room         | 39                |                   |          |      |
| Power Supplies                          |                                     |                                                                                         |              |                   |                   |          |      |
| Positive Supply Current                 | l+                                  |                                                                                         | Room<br>Full | 0.01              |                   | 1<br>5   |      |
| Negative Supply Current                 | l-                                  | V+ = 16.5 V, V- = - 16.5 V                                                              | Room<br>Full | - 0.01            | - 1<br>- 5        |          | μΑ   |
| Logic Supply Current                    | ΙL                                  | $V_{IN} = 0 \text{ or } 5 \text{ V}$                                                    | Room<br>Full | 0.01              |                   | 1<br>5   |      |
| Ground Current                          | I <sub>GND</sub>                    |                                                                                         | Room<br>Full | - 0.01            | - 1<br>- 5        |          |      |

#### Notes:

- a. Refer to PROCESS OPTION FLOWCHART.
- b. Room = 25  $^{\circ}$ C, Full = as determined by the operating temperature suffix.
- c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
- d. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this datasheet.
- e. Guaranteed by design, not subject to production test.
- f.  $V_{IN}$  = input voltage to perform proper function.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Input Switching Threshold vs. Logic Supply Voltage



 $R_{DS(on)}$  vs.  $V_D$  and Temperature



 $R_{DS(on)}$  vs.  $V_D$  and Power Supply Voltage (V- = 0 V)



Input Switching Threshold vs. Supply Voltages



R<sub>DS(on)</sub> vs. V<sub>D</sub> and Power Supply Voltage



Charge Injection vs. Analog Voltage

#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





Leakage Current vs. Temperature



Supply Current vs. Temperature



Switching Time vs. Power Supply Voltage\*



Leakage Current vs. Analog Voltage



Switching Time vs. Temperature\*



Switching Time vs. Positive Supply Voltage\*

<sup>\*</sup> Refer to Figure 2 for test conditions.



#### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Supply Current vs. Switching Frequency

#### **SCHEMATIC DIAGRAM** Typical Channel



Figure 1.

Document Number: 70049 S09-2561-Rev. I, 30-Nov-09

# TEST CIRCUITS

 $V_{O}$  is the steady state output with the switch on. Feedthrough via switch capacitance may result in spikes at the leading and trailing edge of the output waveform.





C<sub>L</sub> (includes fixture and stray capacitance)

$$V_O = V_S$$
  $\frac{R_L}{R_L + r_{DS(on)}}$ 



\*  $V_S$  = 10 V for  $t_{ON}$ ,  $V_S$  = - 10 V for  $t_{OFF}$ 

Note: Logic input waveform is inverted for switches that have the opposite logic sense control

Figure 2. Switching Time



C<sub>L</sub> (includes fixture and stray capacitance)



Figure 3. Break-Before-Make





Figure 4. Charge Injection



#### **TEST CIRCUITS**



Figure 5. Off Isolation



Figure 7. Crosstalk



Figure 6. Insertion Loss



Figure 8. Capacitances

#### **APPLICATIONS**



Figure 9. Stereo Source Selector





Figure 10. Dual Slope Integrator

#### **Dual Slope Integrators:**

The DG403 is well suited to configure a selectable slope integrator. One control signal selects the timing capacitor  $C_1$  or  $C_2$ . Another one selects  $e_{in}$  or discharges the capacitor in preparation for the next integration cycle.

#### **Band-Pass Switched Capacitor Filter:**

Single-pole double-throw switches are a common element for switched capacitor networks and filters. The fast switching times and low leakage of the DG403 allow for higher clock rates and consequently higher filter operating frequencies.



Figure 11. Band-Pass Switched Capacitor Filter



#### **APPLICATIONS**

#### **Peak Detector:**

 ${\rm A_3}$  acting as a comparator provides the logic drive for operating SW<sub>1</sub>. The output of A<sub>2</sub> is fed back to A<sub>3</sub> and compared to the analog input e<sub>in</sub>. If e<sub>in</sub> > e<sub>out</sub> the output of A<sub>3</sub> is high keeping SW<sub>1</sub> closed. This allows C<sub>1</sub> to charge up to

the analog input voltage. When  $e_{in}$  goes below  $e_{out}$   $A_3$  goes negative, turning SW<sub>1</sub> off. The system will therefore store the most positive analog input experienced.



Figure 12. Positive Peak Detector

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?70049">www.vishay.com/ppg?70049</a>.

Document Number: 70049 S09-2561-Rev. I, 30-Nov-09



SOIC (NARROW): 16-LEAD
JEDEC Part Number: MS-012



|                | MILLIMETERS                  |       | INC   | HES   |  |
|----------------|------------------------------|-------|-------|-------|--|
| Dim            | Min                          | Max   | Min   | Max   |  |
| Α              | 1.35                         | 1.75  | 0.053 | 0.069 |  |
| A <sub>1</sub> | 0.10                         | 0.20  | 0.004 | 0.008 |  |
| В              | 0.38                         | 0.51  | 0.015 | 0.020 |  |
| С              | 0.18                         | 0.23  | 0.007 | 0.009 |  |
| D              | 9.80                         | 10.00 | 0.385 | 0.393 |  |
| E              | 3.80                         | 4.00  | 0.149 | 0.157 |  |
| е              | 1.27 BSC                     |       | 0.050 | BSC   |  |
| Н              | 5.80                         | 6.20  | 0.228 | 0.244 |  |
| L              | 0.50                         | 0.93  | 0.020 | 0.037 |  |
| 0              | 0°                           | 8°    | 0°    | 8°    |  |
| FCN: S-0       | FCN: S-03946—Rev F 09-Jul-01 |       |       |       |  |

ECN: S-03946—Rev. F, 09-Jul-01

DWG: 5300



Document Number: 71194 www.vishay.com 02-Jul-01 sww.vishay.com



PDIP: 16-LEAD







|                                             | MILLIMETERS |       | INC   | HES   |
|---------------------------------------------|-------------|-------|-------|-------|
| Dim                                         | Min         | Max   | Min   | Max   |
| Α                                           | 3.81        | 5.08  | 0.150 | 0.200 |
| A <sub>1</sub>                              | 0.38        | 1.27  | 0.015 | 0.050 |
| В                                           | 0.38        | 0.51  | 0.015 | 0.020 |
| B <sub>1</sub>                              | 0.89        | 1.65  | 0.035 | 0.065 |
| С                                           | 0.20        | 0.30  | 0.008 | 0.012 |
| D                                           | 18.93       | 21.33 | 0.745 | 0.840 |
| Е                                           | 7.62        | 8.26  | 0.300 | 0.325 |
| E <sub>1</sub>                              | 5.59        | 7.11  | 0.220 | 0.280 |
| e <sub>1</sub>                              | 2.29        | 2.79  | 0.090 | 0.110 |
| e <sub>A</sub>                              | 7.37        | 7.87  | 0.290 | 0.310 |
| L                                           | 2.79        | 3.81  | 0.110 | 0.150 |
| $Q_1$                                       | 1.27        | 2.03  | 0.050 | 0.080 |
| S                                           | 0.38        | 1.52  | .015  | 0.060 |
| ECN: S-03946—Rev. D, 09-Jul-01<br>DWG: 5482 |             |       |       |       |

Document Number: 71261 www.vishay.com 06-Jul-01 sum.vishay.com



#### **RECOMMENDED MINIMUM PADS FOR SO-16**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index

APPLICATION NOTE

# **Legal Disclaimer Notice**



Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

© 2017 VISHAY INTERTECHNOLOGY, INC. ALL RIGHTS RESERVED