

# 24LC16B

# **16K I<sup>2</sup>C<sup>™</sup> Serial EEPROM Extended (M) Operating Temperatures**

#### **Device Selection Table**

| Part    | Vcc     | Max. Clock | Temp.  |
|---------|---------|------------|--------|
| Number  | Range   | Frequency  | Ranges |
| 24LC16B | 2.5-5.5 | 400 kHz    | М      |

Note 1: 100 kHz for Vcc <2.5V.

#### Features:

- Single Supply with Operation down to 2.5V
- Low-Power CMOS Technology:
- Active current 1 mA, typical
- Standby current, 1 μA, typical
- 2-Wire Serial Interface, I<sup>2</sup>C<sup>™</sup> Compatible
- Schmitt Trigger inputs for Noise Suppression
- Output Slope Control to eliminate Ground Bounce
- 100 kHz and 400 kHz Clock Compatibility
- Page Write Time 5 ms Max.
- Self-Timed Erase/Write Cycle
- 16-Byte Page Write Buffer
- Hardware Write-Protect
- ESD Protection > 4,000V
- More than 1 Million Erase/Write Cycles
- Data Retention > 200 Years
- Factory Programming Available
- Pb-Free and RoHS Compliant
- Temperature Ranges:
  - Extended (M): -55°C to +125°C

#### **Description:**

The Microchip Technology Inc. 24LC16B is a 16 Kbit Electrically Erasable PROM. The device is organized as eight blocks of 256 x 8-bit memory with a 2-wire serial interface. Low-voltage design permits operation down to 2.5V with standby and active currents of only 1  $\mu$ A and 1 mA, respectively. The 24LC16B also has a page write capability for up to 16 bytes of data. The 24LC16B is available in the standard 8-pin SOIC package.

#### Package Types



#### **Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings (†)

| Vcc                                    | 6.5V               |
|----------------------------------------|--------------------|
| All inputs and outputs w.r.t. Vss      | -0.3V to Vcc +1.0V |
| Storage temperature                    | 65°C to +150°C     |
| Ambient temperature with power applied | 55°C to +125°C     |
| ESD protection on all pins             | ≥ 4 kV             |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# TABLE 1-1: DC CHARACTERISTICS

| DC CHARACTERISTICS |              |                                         | Extended ( | (M): TA : | = -55°C to - | +125°C, \ | /cc = +2.5V to +5.5V                                  |
|--------------------|--------------|-----------------------------------------|------------|-----------|--------------|-----------|-------------------------------------------------------|
| Param.<br>No.      | Symbol       | Characteristic                          | Min.       | Тур.      | Max.         | Units     | Conditions                                            |
| D1                 | Vih          | WP, SCL and SDA pins                    | _          |           |              | —         | —                                                     |
| D2                 | —            | High-level input voltage                | 0.7 Vcc    | —         | —            | V         | —                                                     |
| D3                 | VIL          | Low-level input voltage                 | —          | —         | 0.3 Vcc      | V         | —                                                     |
| D4                 | VHYS         | Hysteresis of Schmitt<br>Trigger inputs | .05 Vcc    | —         | —            | V         | (Note 1)                                              |
| D5                 | Vol          | Low-level output voltage                | —          | —         | 0.40         | V         | IOL = 3.0 mA, VCC = 2.5V                              |
| D6                 | Iц           | Input leakage current                   | _          | —         | ±1           | μΑ        | VIN = VSS or VCC                                      |
| D7                 | Ilo          | Output leakage current                  | —          | _         | ±1           | μΑ        | VOUT = VSS or VCC                                     |
| D8                 | Cin,<br>Cout | Pin capacitance<br>(all inputs/outputs) |            | _         | 10           | pF        | Vcc = 5.0V <b>(Note 1)</b><br>TA = 25°C, Fclk = 1 MHz |
| D9                 | ICC write    | Operating current                       | _          | —         | 3            | mA        | VCC = 5.5V, SCL = 400 kHz                             |
| D10                | Icc read     |                                         | —          | 0.01      | 1            | mA        | —                                                     |
| D11                | Iccs         | Standby current                         |            |           | 1<br>5       | μΑ<br>μΑ  | 85°C<br>125°C<br>SDA = SCL = Vcc<br>WP = Vss          |

**Note 1:** This parameter is periodically sampled and not 100% tested.

2: Typical measurements taken at room temperature.

| AC CHARACTERISTICS |         |                                                                                    | Extended (N | И): - | TA = -55° | C to +125°C, VCC = +2.5V to +5.5V |
|--------------------|---------|------------------------------------------------------------------------------------|-------------|-------|-----------|-----------------------------------|
| Param.<br>No.      | Symbol  | Characteristic                                                                     | Min.        | Max.  | Units     | Conditions                        |
| 1                  | FCLK    | Clock frequency                                                                    | —           | 400   | kHz       |                                   |
| 2                  | THIGH   | Clock high time                                                                    | 600         |       | ns        |                                   |
| 3                  | TLOW    | Clock low time                                                                     | 1300        | _     | ns        |                                   |
| 4                  | TR      | SDA and SCL rise time (Note 1)                                                     | —           | 300   | ns        | (Note 1)                          |
| 5                  | TF      | SDA and SCL fall time                                                              | —           | 300   | ns        | (Note 1)                          |
| 6                  | THD:STA | Start condition hold time                                                          | 600<br>4000 |       | ns        |                                   |
| 7                  | TSU:STA | Start condition setup time                                                         | 600         |       | ns        |                                   |
| 8                  | THD:DAT | Data input hold time                                                               | 0           |       | ns        | (Note 2)                          |
| 9                  | TSU:DAT | Data input setup time                                                              | 100         |       | ns        |                                   |
| 10                 | TSU:STO | Stop condition setup time                                                          | 600         | _     | ns        |                                   |
| 11                 | ΤΑΑ     | Output valid from clock<br>(Note 2)                                                | —           | 900   | ns        |                                   |
| 12                 | TBUF    | Bus free time: Time the bus<br>must be free before a new<br>transmission can start | 1300        | _     | ns        |                                   |
| 13                 | TOF     | Output fall time from VIH<br>minimum to VI∟ maximum                                | 20+0.1Св    | 250   | ns        |                                   |
| 14                 | TSP     | Input filter spike suppression (SDA and SCL pins)                                  | —           | 50    | ns        | (Notes 1 and 3)                   |
| 15                 | Twc     | Write cycle time<br>(byte or page)                                                 | —           | 5     | ms        |                                   |
| 16                 | —       | Endurance                                                                          | 1M          |       | cycles    | 25°C, (Note 4)                    |

#### TABLE 1-2: AC CHARACTERISTICS

**Note 1:** Not 100% tested. CB = total capacitance of one bus line in pF.

**2:** As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.

**3:** The combined TSP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation.

4: This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance<sup>™</sup> Model which can be obtained from Microchip's web site at www.microchip.com.

# 24LC16B







# 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

| Name | SOIC | Description                |  |  |  |
|------|------|----------------------------|--|--|--|
| A0   | 1    | Not Connected              |  |  |  |
| A1   | 2    | Not Connected              |  |  |  |
| A2   | 3    | Not Connected              |  |  |  |
| Vss  | 4    | Ground                     |  |  |  |
| SDA  | 5    | Serial Address/Data I/O    |  |  |  |
| SCL  | 6    | Serial Clock               |  |  |  |
| WP   | 7    | Write-Protect Input        |  |  |  |
| Vcc  | 8    | +2.5V to 5.5V Power Supply |  |  |  |

#### TABLE 2-1: PIN FUNCTION TABLE

# 2.1 Serial Address/Data Input/Output (SDA)

SDA is a bidirectional pin used to transfer addresses and data into and out of the device. Since it is an opendrain terminal, the SDA bus requires a pull-up resistor to Vcc (typical 10 k $\Omega$  for 100 kHz, 2 k $\Omega$  for 400 kHz).

For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating Start and Stop conditions.

# 2.2 Serial Clock (SCL)

The SCL input is used to synchronize the data transfer to and from the device.

# 2.3 Write-Protect (WP)

The WP pin must be connected to either Vss or Vcc.

If tied to Vss, normal memory operation is enabled (read/write the entire memory 000-7FF).

If tied to Vcc, write operations are inhibited. The entire memory will be write-protected. Read operations are not affected.

# 2.4 A0, A1, A2

The A0, A1 and A2 pins are not used by the 24LC16B. They may be left floating or tied to either Vss or Vcc.

# 3.0 FUNCTIONAL DESCRIPTION

The 24LC16B supports a bidirectional, 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter, while a device receiving data is defined as a receiver. The bus has to be controlled by a master device which generates the Serial Clock (SCL), controls the bus access and generates the Start and Stop conditions, while the 24LC16B works as slave. Both master and slave can operate as transmitter or receiver, but the master device determines which mode is activated.

# 4.0 BUS CHARACTERISTICS

The following **bus protocol** has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a Start or Stop condition.

Accordingly, the following bus conditions have been defined (Figure 4-1).

# 4.1 Bus Not Busy (A)

Both data and clock lines remain high.

# 4.2 Start Data Transfer (B)

A high-to-low transition of the SDA line while the clock (SCL) is high determines a Start condition. All commands must be preceded by a Start condition.

# 4.3 Stop Data Transfer (C)

A low-to-high transition of the SDA line while the clock (SCL) is high determines a Stop condition. All operations must be ended with a Stop condition.

# 4.4 Data Valid (D)

The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal.

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of data bytes transferred between Start and Stop conditions is determined by the master device and is, theoretically, unlimited (although only the last sixteen will be stored when doing a write operation). When an overwrite does occur it will replace data in a first-in first-out (FIFO) fashion.

# 4.5 Acknowledge

Each receiving device, when addressed, is obliged to generate an Acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this Acknowledge bit.

| Note: | The 24LC16B    | does      | not    | gene   | rate any |  |
|-------|----------------|-----------|--------|--------|----------|--|
|       | Acknowledge    | bits      | if     | an     | internal |  |
|       | programming cy | /cle is i | in pro | ogress |          |  |

The device that acknowledges, has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable-low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. During reads, a master must signal an end of data to the slave by not generating an Acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave (24LC16B) will leave the data line high to enable the master to generate the Stop condition.



#### FIGURE 4-1: DATA TRANSFER SEQUENCE ON THE SERIAL BUS

# 5.0 DEVICE ADDRESSING

A control byte is the first byte received following the Start condition from the master device (Figure 5-1). The control byte consists of a four-bit control code. For the 24LC16B, this is set as '1010' binary for read and write operations. The next three bits of the control byte are the block-select bits (B2, B1, B0). They are used by the master device to select which of the eight 256 word-blocks of memory are to be accessed. These bits are in effect the three Most Significant bits (MSb) of the word address. It should be noted that the protocol limits the size of the memory to eight blocks of 256 words, therefore, the protocol can support only one 24LC16B per system.

The last bit of the control byte defines the operation to be performed. When set to '1', a read operation is selected. When set to '0', a write operation is selected. Following the Start condition, the 24LC16B monitors the SDA bus, checking the device type identifier being transmitted and, upon receiving a '1010' code, the slave device outputs an Acknowledge signal on the SDA line. Depending on the state of the R/W bit, the 24LC16B will select a read or write operation.

| Operation | Control<br>Code | Block Select  | R/W |
|-----------|-----------------|---------------|-----|
| Read      | 1010            | Block Address | 1   |
| Write     | 1010            | Block Address | 0   |

FIGURE 5-1:

CONTROL BYTE ALLOCATION



#### FIGURE 5-2: ADDRESS SEQUENCE BIT ASSIGNMENTS



# 6.0 WRITE OPERATION

#### 6.1 Byte Write

Following the Start condition from the master, the device code (4 bits), the block address (3 bits) and the R/W bit, which is a logic-low, is placed onto the bus by the master transmitter. This indicates to the addressed slave receiver that a byte with a word address will follow once it has generated an Acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the master is the word address and will be written into the Address Pointer of the 24LC16B. After receiving another Acknowledge signal from the 24LC16B, the master device will transmit the data word to be written into the addressed memory location. The 24LC16B acknowledges again and the master generates a Stop condition. This initiates the internal write cycle and, during this time, the 24LC16B will not generate Acknowledge signals (Figure 6-1).

### 6.2 Page Write

The write control byte, word address and the first data byte are transmitted to the 24LC16B in the same way as in a byte write. However, instead of generating a Stop condition, the master transmits up to 16 data bytes to the 24LC16B, which are temporarily stored in the onchip page buffer and will be written into memory once the master has transmitted a Stop condition. Upon receipt of each word, the four lower-order Address Pointer bits are internally incremented by '1'. The higher-order 7 bits of the word address remain constant. If the master should transmit more than 16 bytes prior to generating the Stop condition, the address counter will roll over and the previously received data will be overwritten. As with the byte write operation, once the Stop condition is received an internal write cycle will begin (Figure 6-2).

Note: Page write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page-size') and end at addresses that are integer multiples of [page size - 1]. If a page write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page, as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary.

# 6.3 Write Protection

The WP pin allows the user to write-protect the entire array (000-7FF) when the pin is tied to Vcc. If tied to Vss the write protection is disabled.

#### FIGURE 6-1: BYTE WRITE



# FIGURE 6-2: PAGE WRITE



# 7.0 ACKNOWLEDGE POLLING

Since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). Once the Stop condition for a write command has been issued from the master, the device initiates the internally-timed write cycle and ACK polling can then be initiated immediately. This involves the master sending a Start condition followed by the control byte for a write cycle, no ACK will be returned. If the cycle is complete, the device will return the ACK and the master can then proceed with the next read or write command. See Figure 7-1 for a flow diagram of this operation.





# 8.0 READ OPERATION

Read operations are initiated in the same way as write operations, with the exception that the  $R/\overline{W}$  bit of the slave address is set to '1'. There are three basic types of read operations: current address read, random read and sequential read.

# 8.1 Current Address Read

The 24LC16B contains an address counter that maintains the address of the last word accessed, internally incremented by '1'. Therefore, if the previous access (either a read or write operation) was to address n, the next current address read operation would access data from address n + 1. Upon receipt of the slave address with R/W bit set to '1', the 24LC16B issues an acknowledge and transmits the 8-bit data word. The master will not acknowledge the transfer, but does generate a Stop condition and the 24LC16B discontinues transmission (Figure 8-1).

# 8.2 Random Read

Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, the word address must first be set. This is accomplished by sending the word address to the 24LC16B as part of a write operation. Once the word address is sent, the master generates a Start condition following the acknowledge. This terminates the write operation, but not before the internal Address Pointer is set. The master then issues the control byte again, but with the R/W bit set to a '1'. The 24LC16B will then issue an acknowledge and transmit the 8-bit data word. The master will not acknowledge the transfer, but does generate a Stop condition and the 24LC16B will discontinue transmission (Figure 8-2).

#### 8.3 Sequential Read

Sequential reads are initiated in the same way as a random read, except that once the 24LC16B transmits the first data byte, the master issues an acknowledge as opposed to a Stop condition in a random read. This directs the 24LC16B to transmit the next sequentially-addressed 8-bit word (Figure 8-3).

To provide sequential reads, the 24LC16B contains an internal Address Pointer that is incremented by one upon completion of each operation. This Address Pointer allows the entire memory contents to be serially read during one operation.

### 8.4 Noise Protection

The 24LC16B employs a Vcc threshold detector circuit which disables the internal erase/write logic if the Vcc is below 1.5V at nominal conditions.

The SCL and SDA inputs have Schmitt Trigger and filter circuits which suppress noise spikes to assure proper device operation, even on a noisy bus.

#### FIGURE 8-1: CURRENT ADDRESS READ



#### FIGURE 8-2: RANDOM READ



### FIGURE 8-3: SEQUENTIAL READ



# 9.0 PACKAGING INFORMATION

# 9.1 Package Marking Information



| Legend | : XXX<br>T<br>YY<br>YY<br>WW<br>NNN<br>@3                                                                                                                                                                     | Part number or part number code<br>Temperature (M)<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code (2 characters for small packages)<br>Pb-free JEDEC designator for Matte Tin (Sn) |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Note:  | <b>ote</b> : For very small packages with no room for the Pb-free JEDEC designator (e3), the marking will only appear on the outer carton or reel label.                                                      |                                                                                                                                                                                                                                                                                                              |  |  |  |
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                              |  |  |  |

Note: Please visit www.microchip.com/Pbfree for the latest information on Pb-free conversion.

\*Standard OTP marking consists of Microchip part number, year code, week code, and traceability code.

# 8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units        |      | MILLIMETERS | 6    |
|--------------------------|--------------|------|-------------|------|
| Dimer                    | nsion Limits | MIN  | NOM         | MAX  |
| Number of Pins           | N            |      | 8           |      |
| Pitch                    | е            |      | 1.27 BSC    |      |
| Overall Height           | А            | -    | -           | 1.75 |
| Molded Package Thickness | A2           | 1.25 | -           | -    |
| Standoff §               | A1           | 0.10 | -           | 0.25 |
| Overall Width            | E            |      | 6.00 BSC    |      |
| Molded Package Width     | E1           |      | 3.90 BSC    |      |
| Overall Length           | D            |      | 4.90 BSC    |      |
| Chamfer (optional)       | h            | 0.25 | -           | 0.50 |
| Foot Length              | L            | 0.40 | -           | 1.27 |
| Footprint                | L1           |      | 1.04 REF    |      |
| Foot Angle               | ¢            | 0°   | -           | 8°   |
| Lead Thickness           | С            | 0.17 | _           | 0.25 |
| Lead Width               | b            | 0.31 | -           | 0.51 |
| Mold Draft Angle Top     | α            | 5°   | -           | 15°  |
| Mold Draft Angle Bottom  | β            | 5°   | -           | 15°  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-057B

### 8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                         | Ν   | <b>IILLIMETER</b> | s        |      |
|-------------------------|-----|-------------------|----------|------|
| Dimension               | MIN | NOM               | MAX      |      |
| Contact Pitch           | E   |                   | 1.27 BSC |      |
| Contact Pad Spacing     | С   |                   | 5.40     |      |
| Contact Pad Width (X8)  | X1  |                   |          | 0.60 |
| Contact Pad Length (X8) | Y1  |                   |          | 1.55 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A

# APPENDIX A: REVISION HISTORY

# Revision A (10/2009)

Original release of this document.

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:   | Technical Publications Manager         | Total Pages Sent                                       |
|-------|----------------------------------------|--------------------------------------------------------|
| RE:   | Reader Response                        |                                                        |
| From  | n: Name                                |                                                        |
|       |                                        |                                                        |
|       | Address                                |                                                        |
|       |                                        |                                                        |
|       | Telephone: ()                          | FAX: ()                                                |
| Appli | ication (optional):                    |                                                        |
| Wou   | ld you like a reply?YN                 |                                                        |
| Devi  | ce: 24LC16B                            | Literature Number: DS22213A                            |
| Ques  | stions:                                |                                                        |
| 1. \  | What are the best features of this do  | cument?                                                |
|       |                                        |                                                        |
|       |                                        |                                                        |
| 2. H  | How does this document meet your l     | hardware and software development needs?               |
| _     |                                        |                                                        |
| _     |                                        |                                                        |
| 3. E  | Do you find the organization of this d | locument easy to follow? If not, why?                  |
| -     |                                        |                                                        |
| -     |                                        |                                                        |
| 4. V  | What additions to the document do y    | you think would enhance the structure and subject?     |
| -     |                                        |                                                        |
| -     |                                        |                                                        |
| 5. V  | What deletions from the document co    | ould be made without affecting the overall usefulness? |
| -     |                                        |                                                        |
| -     |                                        |                                                        |
| 6. I  | s there any incorrect or misleading i  | nformation (what and where)?                           |
| -     |                                        |                                                        |
|       |                                        |                                                        |
| 7. H  | How would you improve this docume      | ent?                                                   |
| -     |                                        |                                                        |
| _     |                                        |                                                        |

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| <u>PART NO. X /XX</u>                                                                                                                  | Examples:                                            |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Device Temperature Package<br>Range                                                                                                    | a) 24LC16B-M/SN: Extended Temp.,2.5V<br>SOIC package |
| 24LC16B: = 2.5V, 16 Kbit I <sup>2</sup> C Serial EEPROM<br>24LC16BT: = 2.5V, 16 Kbit I <sup>2</sup> C Serial EEPROM<br>(Tape and Reel) |                                                      |
| Temperature M = -55°C to +125°C<br>Range:                                                                                              |                                                      |
| Package: SN = Plastic SOIC (3.90 mm body), 8-lead                                                                                      |                                                      |

# 24LC16B

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL00® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820