## AUTOSWITCHING POWER MUX

Check for Samples: TPS2114A, TPS2115A

## FEATURES

- Two-Input, One-Output Power Multiplexer with Low $\mathrm{r}_{\mathrm{DS}(o n)}$ Switches:
- $120 \mathrm{~m} \Omega$ Typ (TPS2114A)
- $84 \mathrm{~m} \Omega$ Typ (TPS2115A)
- Reverse and Cross-Conduction Blocking
- Wide Operating Voltage Range: 2.8 V to 5.5 V
- Low Standby Current: 0.5- HA Typ
- Low Operating Current: 55- $\mu \mathrm{A}$ Typ
- Adjustable Current Limit
- Controlled Output Voltage Transition Times Limit Inrush Current and Minimize Output Voltage Hold-Up Capacitance
- CMOS- and TTL-Compatible Control Inputs
- Manual and Auto-Switching Operating Modes
- Thermal Shutdown
- Available in TSSOP-8 and 3-mm $\times 3-\mathrm{mm}$ SON-8 Packages


## APPLICATIONS

- PCs
- PDAs
- Digital Cameras
- Modems
- Cell Phones
- Digital Radios
- MP3 Players


## DESCRIPTION

The TPS211xA family of power multiplexers enables seamless transition between two power supplies (such as a battery and a wall adapter), each operating at 2.8 V to 5.5 V and delivering up to 2 A , depending on package. The TPS211xA family includes extensive protection circuitry, including userprogrammable current limiting, thermal protection, inrush current control, seamless supply transition, cross-conduction blocking, and reverse-conduction blocking. These features greatly simplify designing power multiplexer applications.

TYPICAL APPLICATION


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

DEVICE INFORMATION ${ }^{(1)}$

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE | Iout | ORDERING NUMBER | MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TSSOP-8 (PW) | 0.75 | TPS2114APW | 2114 A |
|  |  | 1.25 | TPS2115APW | 2115 A |
|  | SON-8 (DRB) | 2 | TPS2115ADRB | CGF |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over recommended junction temperature range (unless otherwise noted).

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolutemaximum rated conditions for extended periods may affect device reliability.
(2) All voltages are with respect to GND.

AVAILABLE OPTIONS

| FEATURE |  | TPS2114A | TPS2115A |
| :--- | :--- | :---: | :---: |
| Current limit adjustment range | 0.31 A to 0.75 A | 0.63 A to 2 A |  |
| Switching modes | Manual | Yes | Yes |
|  | Automatic | Yes | Yes |
| Switch status output | Yes | Yes |  |
| Package | TSSOP-8 | TSSOP-8 |  |
|  |  | SON-8 |  |

## PACKAGE DISSIPATION RATINGS

$\left.\begin{array}{|c|c|c|c|c|}\hline \text { PACKAGE } & \begin{array}{c}\text { DERATING FACTOR } \\ \text { ABOVE } \mathbf{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}\end{array} & \begin{array}{c}\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C} \text { POWER } \\ \text { RATING }\end{array} & \begin{array}{c}\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}^{\circ} \mathbf{C} \text { POWER } \\ \text { RATING }\end{array} & \mathbf{T}_{\mathbf{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C} \text { POWER } \\ \text { RATING }\end{array}\right]$

## RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{1(\mathrm{IN} 2)} \geq 2.8 \mathrm{~V}$ | 1.5 | 5.5 | V |
| I(IN1) | $\mathrm{V}_{1(\mathrm{IN} 2)}<2.8 \mathrm{~V}$ | 2.8 | 5.5 | V |
| IN2 | $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)} \geq 2.8 \mathrm{~V}$ | 1.5 | 5.5 | V |
| at ${ }^{\text {N }}$, $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}$ | $\mathrm{V}_{1(\mathrm{IN} 1)}<2.8 \mathrm{~V}$ | 2.8 | 5.5 | V |
| Input voltage, $\mathrm{V}_{1(\mathrm{DO})}, \mathrm{V}_{1(\mathrm{D} 1)}$ |  | 0 | 5.5 | V |
|  | TPS2114APW | 0.31 | 0.75 | A |
| Nominal current limit adjustment range, lo(OUT) ${ }^{(1)}$ | TPS2115APW | 0.63 | 1.25 | A |
|  | TPS2115ADRB, $\mathrm{T}_{J} \leq 105^{\circ} \mathrm{C}$ | 0.63 | 2 | A |
| Operating virtual junction temperature, $\mathrm{T}^{\prime}$ |  | -40 | $125$ | ${ }^{\circ} \mathrm{C}$ |

(1) Minimum recommended current is based on accuracy considerations.

## ELECTRICAL CHARACTERISTICS: POWER SWITCH

Over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathrm{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{IN} 2)}=5.5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | TPS2114A |  |  | TPS2115A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{r}_{\mathrm{DS}(\mathrm{on)}}{ }^{(1)}$ | Drain-source on-state resistance (INx-OUT) |  | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{I} 2)}=5.0 \mathrm{~V}$ |  | 120 | 140 |  | 84 | 110 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{I} 2)}=3.3 \mathrm{~V}$ |  | 120 | 140 |  | 84 | 110 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=2.8 \mathrm{~V}$ |  | 120 | 140 |  | 84 | 110 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{J}=125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=5.0 \mathrm{~V}$ |  |  | 220 |  |  | 150 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{J}=125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V}$ |  |  | 220 |  |  | 150 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=2.8 \mathrm{~V}$ |  |  | 220 |  |  | 150 | $\mathrm{m} \Omega$ |

(1) The TPS211xA can switch a voltage as low as 1.5 V as long as there is a minimum of 2.8 V at one of the input power pins. In this specific case, the lower supply voltage has no effect on the IN1 and IN2 switch on-resistances.

## ELECTRICAL CHARACTERISTICS: GENERAL

Over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathrm{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{N} 2)}=5.5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER |  | TEST CONDITIONS | TPS2114A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| LOGIC INPUTS (D0 AND D1) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.7 | V |
| Input current at D0 or D1 |  | D0 or D1 = high, sink current |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | D0 or D1 = low, source current | 0.5 | 1.4 | 5 | $\mu \mathrm{A}$ |
| SUPPLY AND LEAKAGE CURRENTS |  |  |  |  |  |  |
| Supply current from IN1 (operating) |  | $\begin{aligned} & \text { D1 }=\text { high, } \mathrm{D} 0=\text { low }(\mathrm{IN} 1 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{~N} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{I} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 55 | 90 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 1=\text { high, } \mathrm{D} 0=\text { low }(\mathrm{IN} 1 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 1 | 12 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { low }(\mathrm{IN} 2 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{IN} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 75 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\mathrm{low}(\mathrm{IN} 2 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Supply current from IN2 (operating) |  | $\begin{aligned} & \text { D1 = high, } \mathrm{D} 0=\text { low }(\mathrm{IN} 1 \text { active }), \mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 1=\text { high, } \mathrm{D} 0=\text { low }(\mathrm{IN} 1 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{~N} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{I} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 75 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\mathrm{low}(\mathrm{IN} 2 \text { active }), \mathrm{V}_{\mathrm{I}(\mathrm{~N} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 1 | 12 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { low }(\mathrm{IN} 2 \text { active }), \mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 55 | 90 | $\mu \mathrm{A}$ |
| Quiescent current from IN1 (STANDBY) |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { high (inactive), } \mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 0.5 | 2 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { high (inactive), } \mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{~N} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Quiescent current from IN2 (STANDBY) |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { high } \text { (inactive), } \mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}(\mathrm{IN} 2)}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { high }(\text { inactive }), \mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}(\mathrm{OUT})}=0 \mathrm{~A} \end{aligned}$ |  | 0.5 | 2 | $\mu \mathrm{A}$ |
|  | Forward leakage current from IN1 (measured from OUT to GND) | $\mathrm{D} 0=\mathrm{D} 1=$ high (inactive), $\mathrm{V}_{\mathrm{I}(\mathrm{N} 1)}=5.5 \mathrm{~V}$, IN 2 open, $\mathrm{V}_{\mathrm{O} \text { (OUT) }}=0 \mathrm{~V}$ (shorted), $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 5 | $\mu \mathrm{A}$ |
|  | Forward leakage current from IN2 (measured from OUT to GND) | $\mathrm{D} 0=\mathrm{D} 1=$ high (inactive), $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=5.5 \mathrm{~V}, \mathrm{IN} 1$ open, $\mathrm{V}_{\mathrm{O}(\mathrm{OUT})}$ $=0 \mathrm{~V}$ (shorted), $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 5 | $\mu \mathrm{A}$ |
|  | Reverse leakage current to INx (measured from INx to GND) | $\begin{aligned} & \mathrm{D} 0=\mathrm{D} 1=\text { high (inactive), } \mathrm{V}_{\mathrm{I}(\mathrm{INx)}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}(\mathrm{OUT})}=5.5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.3 | 5 | $\mu \mathrm{A}$ |
| CURRENT LIMIT CIRCUIT |  |  |  |  |  |  |
|  | Current limit accuracy, TPS2114A | $\mathrm{R}_{\text {ILIM }}=400 \Omega$ | 0.51 | 0.63 | 0.80 | A |
|  |  | $\mathrm{R}_{\text {ILIM }}=700 \Omega$ | 0.30 | 0.36 | 0.50 | A |
|  | Current limit accuracy, TPS2115A | $\mathrm{R}_{\text {ILIM }}=400 \Omega$ | 0.95 | 1.25 | 1.56 | A |
|  |  | $\mathrm{R}_{\text {ILIM }}=700 \Omega$ | 0.47 | 0.71 | 0.99 | A |
| $\mathrm{t}_{\text {d }}$ | Current limit settling time | Time for short-circuit output current to settle within $10 \%$ of its steady state value. |  | 1 |  | ms |
|  | Input current at ILIM | $\mathrm{V}_{\text {I(ILIM })}=0 \mathrm{~V}, \mathrm{I}_{\text {O(OUT) }}=0 \mathrm{~A}$ | -15 |  | 0 | $\mu \mathrm{A}$ |
| UVLO |  |  |  |  |  |  |
|  | IN1 and IN2 UVLO | Falling edge | 1.15 | 1.25 |  | V |
|  |  | Rising edge |  | 1.30 | 1.35 | V |
|  | IN1 and IN2 UVLO hysteresis |  | 30 | 57 | 65 | mV |
|  | Internal $\mathrm{V}_{\mathrm{DD}}$ UVLO (the higher of IN1 and IN2) | Falling edge | 2.4 | 2.53 |  | V |
|  |  | Rising edge |  | 2.58 | 2.8 | V |
|  | Internal $\mathrm{V}_{\text {DD }}$ UVLO hysteresis |  | 30 | 50 | 75 | mV |
|  | UVLO deglitch for IN1, IN2 | Falling edge |  | 110 |  | $\mu \mathrm{s}$ |

## ELECTRICAL CHARACTERISTICS: GENERAL (continued)

Over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathrm{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{IN} 2)}=5.5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

| PARAMETER | TEST CONDITIONS | TPS2114A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| REVERSE CONDUCTION BLOCKING |  |  |  |  |  |
| $\Delta \mathrm{V}_{\text {o(I_block) }} \quad \begin{aligned} & \text { Minimum input-to-output voltage } \\ & \text { difference to block switching }\end{aligned}$ | $\mathrm{D} 0=\mathrm{D} 1=\text { high, } \mathrm{V}_{\mathrm{I}(\mathrm{INx})}=3.3 \mathrm{~V}$ <br> Connect OUT to a $5-\mathrm{V}$ supply through a series $1-\mathrm{k} \Omega$ resistor. Let D0 = low. Slowly decrease the supply voltage until OUT connects to IN1. | 80 | 100 | 120 | mV |
| THERMAL SHUTDOWN |  |  |  |  |  |
| Thermal shutdown threshold | TPS211xA is in current limit | 135 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Recovery from thermal shutdown | TPS211xA is in current limit | 125 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Hysteresis |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |
| IN2-IN1 COMPARATORS |  |  |  |  |  |
| Hysteresis of IN2-IN1 comparator |  | 0.1 |  | 0.2 | V |
| Deglitch of IN2-IN1 comparator (both $\uparrow \downarrow$ ) |  | 10 | 20 | 50 | $\mu \mathrm{s}$ |
| STAT OUTPUT |  |  |  |  |  |
| Leakage current | $\mathrm{V}_{\text {O(STAT) }}=5.5 \mathrm{~V}$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| Saturation voltage | $\mathrm{I}_{\text {(STAT })}=2 \mathrm{~mA}, \mathrm{IN} 1$ switch is on |  | 0.13 | 0.4 | V |
| Deglitch time (falling edge only) |  |  | 150 |  | $\mu \mathrm{s}$ |

## SWITCHING CHARACTERISTICS

Over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathbb{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{N} 2)}=5.5 \mathrm{~V}$, and $\mathrm{R}_{\mathrm{ILIM}}=400 \Omega$, unless otherwise noted.

|  | PARAMETER | TEST CONDITIONS | TPS2114A |  |  | TPS2115A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| POWER SWITCH |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{r}}$ | Output rise time from an enable | $\begin{aligned} & \mathrm{V}_{1(\mathbb{N} 1))}=\mathrm{V}_{\mathrm{l}(\mathrm{IN} 2)}=5 \mathrm{~V}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA} \\ & \text { (see Figure 1a) } \end{aligned}$ | 0.5 | 1.0 | 1.5 | 1 | 1.8 | 3 | ms |
| $\mathrm{t}_{\mathrm{f}}$ | Output fall time from a disable | $\mathrm{V}_{\mathrm{l}(\mathrm{~N} 1) \mathrm{l}}=\mathrm{V}_{\mathrm{l}(\mathrm{~N} 2)}=5 \mathrm{~V}, \mathrm{~T}_{J}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ (see Figure 1a) | 0.35 | 0.5 | 0.7 | 0.5 | 1 | 2 | ms |
| $t_{t}$ | Transition time | IN 1 to IN 2 transition, $\mathrm{V}_{\mathrm{l}(\mathrm{IN} 1)}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=5 \mathrm{~V}$, $\mathrm{T}_{J}=125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ Measure transition time as $10-90 \%$ rise time or from 3.4 V to 4.8 V on $\mathrm{V}_{\text {O(OUT) }}$ (see Figure 1 b ). |  | 40 | 60 |  | 40 | 60 | $\mu \mathrm{s}$ |
|  |  | IN2 to IN1 transition, $\mathrm{V}_{\mathrm{I}(\mathrm{IN} 1)}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{IN} 2)}=3.3 \mathrm{~V}$, $\mathrm{T}_{J}=125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ Measure transition time as $10-90 \%$ rise time or from 3.4 V to 4.8 V on $\mathrm{V}_{\text {O(OUT) }}$ (see Figure 1b). |  | 40 | 60 |  | 40 | 60 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PLH1 }}$ | Turn-on propagation delay from enable | $\mathrm{V}_{\mathrm{I}(\mathrm{N} 1)}=\mathrm{V}_{\mathrm{I}(\mathrm{IN} 2)}=5 \mathrm{~V}$, measured from enable to $10 \%$ of $\mathrm{V}_{\mathrm{O} \text { (OUT) }}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ (see Figure 1a) |  | 0.5 |  |  | 1 |  | ms |
| $\mathrm{t}_{\text {PHL1 }}$ | Turn-off propagation delay from a disable | $\mathrm{V}_{\mathrm{l}(\mathrm{N} 1)}=\mathrm{V}_{\mathrm{l}(\mathrm{N} 2)}=5 \mathrm{~V}$, measured from disable to $90 \%$ of $\mathrm{V}_{\mathrm{O}(\text { OUT })}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ (see Figure 1a) |  | 3 |  |  | 5 |  | ms |
| tPLH2 | Switch-over rising propagation delay | Logic 1 to Logic 0 transition on D1, $\mathrm{V}_{\mathrm{l}(\mathrm{N} 1)}=1.5 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{I}(\mathrm{N} 2)}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{DO})}=0 \mathrm{~V}$, measured from D 1 to $10 \%$ of $\mathrm{V}_{\mathrm{O} \text { (OUT) }}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ (see Figure 1c) |  | 40 | 100 |  | 40 | 100 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PHL2 }}$ | Switch-over falling propagation delay | Logic 0 to Logic 1 transition on D1, $\mathrm{V}_{\mathrm{l}(\mathrm{N} 1)}=1.5 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{I}(\mathrm{IN2)}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{DD})}=0 \mathrm{~V}$, measured from D 1 to $90 \%$ of <br> $\mathrm{V}_{\mathrm{O} \text { (OUT) }}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}, \mathrm{I}_{\mathrm{L}}=500 \mathrm{~mA}$ <br> (see Figure 1c) | 2 | 3 | 10 | 2 | 5 | 10 | ms |

Table 1. Truth Table

| D1 | D0 | $\mathbf{V}_{\mathbf{I ( N 2 )}}>\mathbf{V}_{\mathbf{I ( I N 1 )}}$ | STAT | OUT $^{(\mathbf{1})}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | X $^{(2)}$ | Hi-Z | IN2 |
| 0 | 1 | No | 0 | IN1 |
| 0 | 1 | Yes | Hi-Z | IN2 |
| 1 | 0 | $X$ | 0 | IN1 |
| 1 | 1 | $X$ | 0 | Hi-Z |

(1) The under-voltage lockout circuit causes the output OUT to go Hi-Z if the selected power supply does not exceed the IN1/IN2 UVLO, or if neither of the supplies exceeds the internal $V_{D D}$ UVLO.
(2) $X=$ Don't care .

## PIN CONFIGURATIONS



## TERMINAL FUNCTIONS

| TERMINAL |  | I/O | DESCRIPTION |  |
| :--- | :---: | :---: | :--- | :---: |

FUNCTIONAL BLOCK DIAGRAM


## PARAMETER MEASUREMENT INFORMATION



Figure 1. Propagation Delays and Transition Timing Waveforms

## TYPICAL CHARACTERISTICS



Figure 2.


Figure 3.

TYPICAL CHARACTERISTICS (continued)


Figure 4.

## TYPICAL CHARACTERISTICS (continued)

OUTPUT SWITCHOVER VOLTAGE DROOP
vs
LOAD CAPACITANCE



Output Switchover Voltage Droop Test Circuit
Figure 5.

## TYPICAL CHARACTERISTICS (continued)



Figure 6.

## TYPICAL CHARACTERISTICS (continued)



Output Capacitor Inrush Current Test Circuit
Figure 7.

## TYPICAL CHARACTERISTICS (continued)



Figure 8.


Figure 10.

SWITCH ON-RESISTANCE
vs
SUPPLY VOLTAGE


Figure 9.

> IN1 SUPPLY CURRENT
> vs
> SUPPLY VOLTAGE


Figure 11.

## TYPICAL CHARACTERISTICS (continued)



Figure 12.


Figure 13.

## APPLICATION INFORMATION

Some applications have two energy sources, one of which should be used in preference to another. Figure 14 shows a circuit that will connect IN1 to OUT until the voltage at IN1 falls below a user-specified value. Once the voltage on IN1 falls below this value, the TPS2114A/5A will select the higher of the two supplies. This usually means that the TPS2114A/5A will swap to IN2.


Figure 14. Auto-Selecting for a Dual Power Supply Application
In Figure 15, the multiplexer selects between two power supplies based upon the D1 logic signal. OUT connects to IN1 if D1 is logic 1; otherwise, OUT connects to IN2. The logic thresholds for the D1 terminal are compatible with both TTL and CMOS logic.


Figure 15. Manually Switching Power Sources

## DETAILED DESCRIPTION

## AUTO-SWITCHING MODE

D0 equal to logic 1 and D1 equal to logic 0 selects the auto-switching mode. In this mode, OUT connects to the higher of IN1 and IN2.

## MANUAL SWITCHING MODE

D0 equal to logic 0 selects the manual-switching mode. In this mode, OUT connects to IN1 if D1 is equal to logic 1, otherwise OUT connects to IN2.

## N-CHANNEL MOSFETs

Two internal high-side power MOSFETs implement a single-pole double-throw (SPDT) switch. Digital logic selects the IN1 switch, IN2 switch, or no switch (Hi-Z state). The MOSFETs have no parallel diodes so output-toinput current cannot flow when the FET is off. An integrated comparator prevents turn-on of a FET switch if the output voltage is greater than the input voltage.

## CROSS-CONDUCTION BLOCKING

The switching circuitry ensures that both power switches will never conduct at the same time. A comparator monitors the gate-to-source voltage of each power FET and allows a FET to turn on only if the gate-to-source voltage of the other FET is below the turn-on threshold voltage.

## REVERSE-CONDUCTION BLOCKING

When the TPS211xA switches from a higher-voltage supply to a lower-voltage supply, current can potentially flow back from the load capacitor into the lower-voltage supply. To minimize such reverse conduction, the TPS211xA will not connect a supply to the output until the output voltage has fallen to within 100 mV of the supply voltage. Once a supply has been connected to the output, it will remain connected regardless of output voltage.

## CHARGE PUMP

The higher of supplies $\operatorname{IN} 1$ and $\operatorname{IN} 2$ powers the internal charge pump. The charge pump provides power to the current limit amplifier and allows the output FET gate voltage to be higher than the IN1 and IN2 supply voltages. A gate voltage that is higher than the source voltage is necessary to turn on the N -channel FET.

## CURRENT LIMITING

A resistor $\mathrm{R}_{\text {ILIM }}$ from ILIM to GND sets the current limit to $250 / \mathrm{R}_{\text {ILIM }}$ and $500 / \mathrm{R}_{\text {ILIM }}$ for the TPS2114A and TPS2115A, respectively. Setting resistor $\mathrm{R}_{\text {IIIM }}$ equal to zero is not recommended as that disables current limiting.

## OUTPUT VOLTAGE SLEW-RATE CONTROL

The TPS2114A/5A slews the output voltage at a slow rate when OUT switches to IN1 or IN2 from the Hi-Z state (see Table 1). A slow slew rate limits the inrush current into the load capacitor. High inrush currents can glitch the voltage bus and cause a system to hang up or reset. It can also cause reliability issues-like pit the connector power contacts, when hot-plugging a load such as a PCI card. The TPS2114A/5A slews the output voltage at a much faster rate when OUT switches between IN1 and IN2. The fast rate minimizes the output voltage droop and reduces the output voltage hold-up capacitance requirement.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2114APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 |
| TPS2115ADRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS2115ADRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS2115APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2114APWR | TSSOP | PW | 8 | 2000 | 367.0 | 367.0 | 35.0 |
| TPS2115ADRBR | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 |
| TPS2115ADRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 |
| TPS2115APWR | TSSOP | PW | 8 | 2000 | 367.0 | 367.0 | 35.0 |

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision E (April 2011) to Revision F Page

- Changed description of power supplies in Description section ..... 1
- Added I Iout column to Device Information table ..... 2
- Changed conditions of Absolute Maximum Ratings table ..... 2
- Added PW to end of device name in first two continuous output rows in Current parameter of Absolute Maximum Ratings table ..... 2
- Added last continuous output row to Current parameter in Absolute Maximum Ratings table ..... 2
- Deleted storage temperature row from Absolute Maximum Ratings table ..... 2
- Changed Current limit adjustment range parameter, TPS2115A specification in Available Options table ..... 2
- Changed Nominal current limit adjustment range parameter in Recommended Operating Conditions table ..... 3
- Added footnote 1 to Recommended Operating Conditions table ..... 3
Changes from Revision D (July 2006) to Revision E Page
- Updated document to current format ..... 1
- Changed title, footnote, and CGF marking in Device Information table ..... 2
- Deleted footnote 1 (not tested in production) from Electrical Characteristics: General table ..... 4
- Deleted footnote 1 (not tested in production) from Switching Characteristics table ..... 5
- Added PAD row to Terminal Functions table ..... 6


## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2114APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2114A | Samples |
| TPS2114APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2114A | Samples |
| TPS2115ADRBR | ACTIVE | SON | DRB | 8 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CGF | Samples |
| TPS2115ADRBT | ACTIVE | SON | DRB | 8 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CGF | Samples |
| TPS2115ADRBTG4 | ACTIVE | SON | DRB | 8 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CGF | Samples |
| TPS2115APW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2115A | Samples |
| TPS2115APWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS \& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2115A | Samples |
| TPS2115APWRG4 | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2115A | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS2115A :

- Automotive: TPS2115A-Q

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects


## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2114APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 |
| TPS2115ADRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS2115ADRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS2115APWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2114APWR | TSSOP | PW | 8 | 2000 | 853.0 | 449.0 | 35.0 |
| TPS2115ADRBR | SON | DRB | 8 | 3000 | 853.0 | 449.0 | 35.0 |
| TPS2115ADRBT | SON | DRB | 8 | 250 | 210.0 | 185.0 | 35.0 |
| TPS2115APWR | TSSOP | PW | 8 | 2000 | 853.0 | 449.0 | 35.0 |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


4218876/A
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.


DETAIL A
TYPICAL

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

