

www.ti.com

SLOS364F-MARCH 2002-REVISED JUNE 2008

## 1.25-W MONO FULLY DIFFERENTIAL AUDIO POWER AMPLIFIER

#### **FEATURES**

- 1.25 W Into 8 Ω From a 5-V Supply at THD = 1% (Typical)
- Low Supply Current: 1.7 mA Typical
- Shutdown Control < 10 μA
- **Only Five External Components** 
  - Improved PSRR (90 dB) and Wide Supply Voltage (2.5 V to 5.5 V) for Direct Battery Operation
  - Fully Differential Design Reduces RF Rectification
  - Improved CMRR Eliminates Two Input **Coupling Capacitors**
  - C<sub>(BYPASS)</sub> Is Optional Due to Fully Differential Design and High PSRR
- Avaliable in a 2 mm x 2 mm MicroStar Junior ™ BGA Package (GQV, ZQV)
- Available in 3 mm x 3 mm QFN Package (DRB)
- Available in an 8-Pin PowerPAD™ MSOP (DGN)

## **APPLICATIONS**

**Designed for Wireless or Cellular Handsets** and PDAs

### DESCRIPTION

The TPA6203A1 is a 1.25-W mono fully differential amplifier designed to drive a speaker with at least 8-Ω impedance while consuming less than 37 mm<sup>2</sup> (ZQV package option) total printed-circuit board (PCB) area in most applications. This device operates from 2.5 V to 5.5 V, drawing only 1.7 mA of guiescent supply current. The TPA6203A1 is available in the space-saving 2 mm x 2 mm MicroStar Junior™ BGA package, and the space saving 3 mm x 3 mm QFN (DRB) package.

Features like 85-dB PSRR from 90 Hz to 5 kHz, improved RF-rectification immunity, and small PCB area makes the TPA6203A1 ideal for wireless handsets. A fast start-up time of 4 µs with minimal the TPA6203A1 ideal for PDA pop makes applications.

#### APPLICATION CIRCUIT



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Junior, PowerPAD, MicroStar Junior are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**

|               | PACKAGED DEVICES(1)(2)(3)  |                            |              |               |  |  |  |  |  |
|---------------|----------------------------|----------------------------|--------------|---------------|--|--|--|--|--|
|               | MicroStar Junior™<br>(GQV) | MicroStar Junior™<br>(ZQV) | QFN<br>(DRB) | MSOP<br>(DGN) |  |  |  |  |  |
| Device        | TPA6203A1GQVR              | TPA6203A1ZQVR              | TPA6203A1DRB | TPA6203A1DGN  |  |  |  |  |  |
| Symbolization | AADI                       | AAEI                       | AAJI         | AAII          |  |  |  |  |  |

- (1) The GQV is the standard MicroStar Junior package. The ZQV is a lead-free option and is qualified for 260° lead-free assembly.
- (2) The GQV and ZQV packages are only available taped and reeled. The suffix R designates taped and reeled parts.
- 3) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                       |                                    |                              | UNIT                              |
|---------------------------------------|------------------------------------|------------------------------|-----------------------------------|
| Supply voltage, V <sub>DD</sub>       |                                    | -0.3 V to 6 V                |                                   |
| Input voltage, V <sub>I</sub>         | INx and SHUTDOWN pins              |                              | -0.3 V to V <sub>DD</sub> + 0.3 V |
| Continuous total power dissip         |                                    | See Dissipation Rating Table |                                   |
| Operating free-air temperatu          | re, T <sub>A</sub>                 |                              | -40°C to 85°C                     |
| Junction temperature, T <sub>J</sub>  |                                    |                              | -40°C to 125°C                    |
| Storage temperature, T <sub>stg</sub> |                                    |                              | -65°C to 150°C                    |
| Load towns return 1.6 mm /1           | /16 Inch) from coop for 10 accords | ZQV, DRB, DGN                | 260°C                             |
| Lead temperature 1,6 mm (1            | /16 Inch) from case for 10 seconds | GQV                          | 235°C                             |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

|                                                |                                               | MIN | TYP | MAX                  | UNIT |
|------------------------------------------------|-----------------------------------------------|-----|-----|----------------------|------|
| Supply voltage, V <sub>DD</sub>                |                                               | 2.5 |     | 5.5                  | V    |
| High-level input voltage, V <sub>IH</sub>      | SHUTDOWN                                      | 2   |     |                      | V    |
| Low-level input voltage, V <sub>IL</sub>       | SHUTDOWN                                      |     |     | 0.8                  | V    |
| Common-mode input voltage, V <sub>IC</sub>     | V <sub>DD</sub> = 2.5 V, 5.5 V, CMRR ≤ -60 dB | 0.5 |     | V <sub>DD</sub> -0.8 | V    |
| Operating free-air temperature, T <sub>A</sub> |                                               | -40 |     | 85                   | °C   |
| Load impedance, Z <sub>L</sub>                 |                                               | 6.4 | 8   |                      | Ω    |

### **DISSIPATION RATINGS**

| PACKAGE  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|----------|---------------------------------------|-----------------|---------------------------------------|---------------------------------------|
| GQV, ZQV | 885 mW                                | 8.8 mW/°C       | 486 mW                                | 354 mW                                |
| DRB      | 2.7 W                                 | 21.8 mW/°C      | 1.7 W                                 | 1.4 W                                 |

Product Folder Link(s): TPA6203A1



## **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C, Gain = 1 V/V

|                     | PARAMETER                                       | TEST CONDITIONS                                                                                           | }                        | MIN | TYP  | MAX  | UNIT |
|---------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------|-----|------|------|------|
| V <sub>OO</sub>     | Output offset voltage (measured differentially) | $V_{I} = 0 \text{ V}, V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$                                   |                          |     | 9    | mV   |      |
| PSRR                | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                          |                          |     | -90  | -70  | dB   |
| CMRR                | Common mode rejection ratio                     | $V_{DD}$ = 3.6 V to 5.5 V, $V_{IC}$ = 0.5 V to $V_{DD}$                                                   | o-0.8                    |     | -70  | -65  | dB   |
| CIVIRR              | Common-mode rejection ratio                     | $V_{DD} = 2.5 \text{ V}, V_{IC} = 0.5 \text{ V to } 1.7 \text{ V}$                                        |                          | -62 | -55  | uБ   |      |
|                     |                                                 |                                                                                                           | V <sub>DD</sub> = 5.5 V  |     | 0.30 | 0.46 |      |
| $V_{OL}$            | V <sub>OL</sub> Low-level output voltage        | $R_L = 8 \Omega$ , $V_{IN+} = V_{DD}$ ,<br>$V_{IN-} = 0 V \text{ or } V_{IN+} = 0 V$ , $V_{IN-} = V_{DD}$ | $V_{DD} = 3.6 \text{ V}$ |     | 0.22 |      | V    |
|                     |                                                 |                                                                                                           | V <sub>DD</sub> = 2.5 V  |     | 0.19 | 0.26 |      |
|                     |                                                 |                                                                                                           | V <sub>DD</sub> = 5.5 V  | 4.8 | 5.12 |      |      |
| $V_{OH}$            | High-level output voltage                       | $R_{L} = 8 \Omega, V_{IN+} = V_{DD},$<br>$V_{IN-} = 0 V \text{ or } V_{IN+} = 0 V, V_{IN-} = V_{DD}$      | $V_{DD} = 3.6 \text{ V}$ |     | 3.28 |      | V    |
|                     |                                                 | VIN- = 0 V 01 VIN+ = 0 V, VIN- = VDD                                                                      | V <sub>DD</sub> = 2.5 V  | 2.1 | 2.24 |      |      |
| I <sub>IH</sub>     | High-level input current                        | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 5.8 V                                                           | ·                        |     |      | 1.2  | μΑ   |
| $ I_{1L} $          | Low-level input current                         | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = -0.3 V                                                          |                          |     |      | 1.2  | μΑ   |
| $I_{DD}$            | Supply current                                  | V <sub>DD</sub> = 2.5 V to 5.5 V, No load, SHUTDOWN = 2 V                                                 |                          |     | 1.7  | 2    | mA   |
| I <sub>DD(SD)</sub> | Supply current in shutdown mode                 | SHUTDOWN = 0.8 V, V <sub>DD</sub> = 2.5 V to 5.8                                                          | 5 V, No load             |     | 0.01 | 0.9  | μΑ   |

## **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}C$ , Gain = 1 V/V,  $R_L = 8~\Omega$ 

| PARAMETER           |                                                | TEST CONDIT                                                                                                                                                                                                                                                                                         | MIN TYP                                                       | MAX   | UNIT |               |
|---------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------|------|---------------|
|                     |                                                |                                                                                                                                                                                                                                                                                                     | $V_{DD} = 5 V$                                                | 1.25  |      |               |
| Po                  | Output power                                   | THD + N = 1%, f = 1 kHz                                                                                                                                                                                                                                                                             | V <sub>DD</sub> = 3.6 V                                       | 0.63  |      | W             |
|                     |                                                |                                                                                                                                                                                                                                                                                                     | V <sub>DD</sub> = 2.5 V                                       | 0.3   |      |               |
|                     |                                                | V <sub>DD</sub> = 5 V, P <sub>O</sub> = 1 W, f = 1 kHz                                                                                                                                                                                                                                              |                                                               | 0.06% |      |               |
| THD+N               | Total harmonic distortion plus noise           | V <sub>DD</sub> = 3.6 V, P <sub>O</sub> = 0.5 W, f = 1 kHz                                                                                                                                                                                                                                          |                                                               | 0.07% |      |               |
|                     | pius rioise                                    | V <sub>DD</sub> = 2.5 V, P <sub>O</sub> = 200 mW, f = 1 kH:                                                                                                                                                                                                                                         | Z                                                             | 0.08% |      |               |
|                     | K <sub>SVR</sub> Supply ripple rejection ratio | $\begin{split} &C_{(BYPASS)} = 0.47~^{\circ}\text{F}, \\ &V_{DD} = 3.6~\text{V to } 5.5~\text{V}, \\ &\text{Inputs ac-grounded with } C_{\text{I}} = 2~\mu\text{F} \end{split}$                                                                                                                     | f = 217  Hz to  2  kHz,<br>$V_{RIPPLE} = 200 \text{ mV}_{PP}$ | -87   |      |               |
| k <sub>SVR</sub> Su |                                                |                                                                                                                                                                                                                                                                                                     | / = 200 m\/                                                   |       |      | dB            |
|                     |                                                | $\begin{array}{l} C_{(BYPASS)} = 0.47~\mu\text{F}, \\ V_{DD} = 2.5~\text{V to } 5.5~\text{V}, \\ \text{Inputs ac-grounded with } C_{\text{I}} = 2~\mu\text{F} \end{array} \qquad \begin{array}{l} \text{f} = 40~\text{Hz to } 20~\text{kHz}, \\ V_{\text{RIPPLE}} = 200~\text{mV}_{PP} \end{array}$ |                                                               | ≤-74  |      |               |
| SNR                 | Signal-to-noise ratio                          | V <sub>DD</sub> = 5 V, P <sub>O</sub> = 1 W                                                                                                                                                                                                                                                         |                                                               | 104   |      | dB            |
|                     | Outrout valta as a siss                        | f 2011- to 2011-                                                                                                                                                                                                                                                                                    | No weighting                                                  | 17    |      | .,            |
| V <sub>n</sub>      | Output voltage noise                           | f = 20 Hz to 20 kHz                                                                                                                                                                                                                                                                                 | A weighting                                                   | 13    |      | $\mu V_{RMS}$ |
|                     | Common-mode rejection                          | V <sub>DD</sub> = 2.5 V to 5.5 V,                                                                                                                                                                                                                                                                   | f = 20 Hz to 1 kHz                                            | ≤-85  | ≤-85 |               |
| CMRR ratio          |                                                | resistor tolerance = 0.1%,<br>gain = 4V/V, V <sub>ICM</sub> = 200 mV <sub>PP</sub>                                                                                                                                                                                                                  | f = 20 Hz to 20 kHz ≤-                                        |       |      | dB            |
| Z <sub>I</sub>      | Input impedance                                |                                                                                                                                                                                                                                                                                                     |                                                               | 2     |      | МΩ            |
| Z <sub>O</sub>      | Output impedance                               | Shutdown mode                                                                                                                                                                                                                                                                                       |                                                               | >10k  |      |               |
|                     | Shutdown attenuation                           | $f = 20$ Hz to 20 kHz, $R_F = R_1 = 20$ kΩ                                                                                                                                                                                                                                                          |                                                               | -80   |      | dB            |



# MicroStar Junior™ (GQV or ZQV) PACKAGE (TOP VIEW)



# 8-PIN QFN (DRB) PACKAGE (TOP VIEW)



# 8-PIN MSOP (DGN) PACKAGE (TOP VIEW)



## **Terminal Functions**

| TERMINAL        |     | IAL         |     | TERMINAL                                                                                                       |  |  |
|-----------------|-----|-------------|-----|----------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | GQV | DRB,<br>DGN | 1/0 | DESCRIPTION                                                                                                    |  |  |
| BYPASS          | C1  | 2           | I   | Mid-supply voltage. Adding a bypass capacitor improves PSRR.                                                   |  |  |
| GND             | B2  | 7           | I   | High-current ground                                                                                            |  |  |
| IN-             | C3  | 4           | I   | Negative differential input                                                                                    |  |  |
| IN+             | C2  | 3           | I   | Positive differential input                                                                                    |  |  |
| SHUTDOWN        | B1  | 1           | ı   | Shutdown terminal (active low logic)                                                                           |  |  |
| $V_{DD}$        | А3  | 6           | ı   | Supply voltage terminal                                                                                        |  |  |
| V <sub>O+</sub> | В3  | 5           | 0   | Positive BTL output                                                                                            |  |  |
| V <sub>O-</sub> | A1  | 8           | 0   | Negative BTL output                                                                                            |  |  |
| Thermal Pad     |     |             |     | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |  |  |

Submit Documentation Feedback



## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                 |                                   |                              | FIGURE         |
|-----------------|-----------------------------------|------------------------------|----------------|
| D               | Output nouser                     | vs Supply voltage            | 1              |
| Po              | Output power                      | vs Load resistance           | 2, 3           |
| $P_D$           | Power dissipation                 | vs Output power              | 4, 5           |
|                 | Maximum ambient temperature       | vs Power dissipation         | 6              |
|                 |                                   | vs Output power              | 7, 8           |
|                 | Total harmonic distortion + noise | vs Frequency                 | 9, 10, 11, 12  |
|                 |                                   | vs Common-mode input voltage | 13             |
|                 | Supply voltage rejection ratio    | vs Frequency                 | 14, 15, 16, 17 |
|                 | Supply voltage rejection ratio    | vs Common-mode input voltage | 18             |
|                 | GSM Power supply rejection        | vs Time                      | 19             |
|                 | GSM Power supply rejection        | vs Frequency                 | 20             |
| CMRR            | Common mode rejection ratio       | vs Frequency                 | 21             |
| CIVIKK          | Common-mode rejection ratio       | vs Common-mode input voltage | 22             |
|                 | Closed loop gain/phase            | vs Frequency                 | 23             |
|                 | Open loop gain/phase              | vs Frequency                 | 24             |
|                 | Complex compact                   | vs Supply voltage            | 25             |
| I <sub>DD</sub> | Supply current                    | vs Shutdown voltage          | 26             |
|                 | Start-up time                     | vs Bypass capacitor          | 27             |



## TYPICAL CHARACTERISTICS



 $R_L = 8 \Omega, f = 1 \text{ kHz}$  $C_{(Bypass)} = 0$  to 1  $\mu$ F

100 m

Po - Output Power - W

Figure 7.

Gain = 1 V/V

0.02

0.01

10 m

100 200

1 k 2 k

f - Frequency - Hz

Figure 9.

10 k 20 k

0.002 0.001

20

100 m

Po - Output Power - W

Figure 8.

0.02

0.01

10 m

2 3



## TYPICAL CHARACTERISTICS (continued)





## TYPICAL CHARACTERISTICS (continued)





#### APPLICATION INFORMATION

### **FULLY DIFFERENTIAL AMPLIFIER**

The TPA6203A1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common- mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}/2$  regardless of the common- mode voltage at the input.

## **Advantages of Fully Differential Amplifiers**

- Input coupling capacitors not required: A fully differential amplifier with good CMRR, like the TPA6203A1, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has mid-supply lower than the mid-supply of the TPA6203A1, the common-mode feedback circuit adjusts for that, and the TPA6203A1 outputs are still biased at mid-supply of the TPA6203A1. The inputs of the TPA6203A1 can be biased from 0.5 V to V<sub>DD</sub> 0.8 V. If the inputs are biased outside of that range, input coupling capacitors are required.
- Mid-supply bypass capacitor, C<sub>(BYPASS)</sub>, not required: The fully differential amplifier does not require a bypass capacitor. This is because any shift in the mid-supply affects both positive and

- negative channels equally and cancels at the differential output. However, removing the bypass capacitor slightly worsens power supply rejection ratio ( $k_{SVR}$ ), but a slight decrease of  $k_{SVR}$  may be acceptable when an additional component can be eliminated (see Figure 17).
- Better RF-immunity: GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.

### APPLICATION SCHEMATICS

Figure 28 through Figure 30 show application schematics for differential and single-ended inputs. Typical values are shown in Table 1.

**Table 1. Typical Component Values** 

| COMPONENT                             | VALUE   |
|---------------------------------------|---------|
| R <sub>I</sub>                        | 10 kΩ   |
| R <sub>F</sub>                        | 10 kΩ   |
| C <sub>(BYPASS)</sub> <sup>(1)</sup>  | 0.22 μF |
| C <sub>S</sub>                        | 1 μF    |
| C <sub>I</sub>                        | 0.22 μF |
| (1) C <sub>(BYPASS)</sub> is optional |         |



Figure 28. Typical Differential Input Application Schematic





Figure 29. Differential Input Application Schematic Optimized With Input Capacitors



Figure 30. Single-Ended Input Application Schematic

## **Selecting Components**

## Resistors (R<sub>F</sub> and R<sub>I</sub>)

The input  $(R_I)$  and feedback resistors  $(R_F)$  set the gain of the amplifier according to Equation 1.

$$Gain = R_F/R_I \tag{1}$$

 $R_F$  and  $R_I$  should range from 1 k $\Omega$  to 100 k $\Omega$ . Most graphs were taken with  $R_F = R_I = 20$  k $\Omega$ .

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized.

## Bypass Capacitor (CBYPASS) and Start-Up Time

The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common mode voltage to  $V_{\text{DD}}/2$ . Adding a capacitor to this pin filters any noise into this pin and increases the  $k_{\text{SVR}}.$   $C_{(\text{BYPASS})}$ also determines the rise time of  $V_{\text{O+}}$  and  $V_{\text{O-}}$  when the device is taken out of shutdown. The larger the capacitor, the slower the rise time. Although the output rise time depends on the bypass capacitor value, the device passes audio 4  $\mu s$  after taken out of shutdown and the gain is slowly ramped up based on  $C_{(\text{BYPASS})}.$ 

To minimize *pops* and *clicks*, design the circuit so the impedance (resistance and capacitance) detected by both inputs, IN+ and IN-, is equal.

Submit Documentation Feedback



## Input Capacitor (C<sub>I</sub>)

The TPA6203A1 does not require input coupling capacitors if using a differential input source that is biased from 0.5 V to  $V_{DD}$  - 0.8 V. Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors.

In the single-ended input application an input capacitor,  $C_l$ , is required to allow the amplifier to bias the input signal to the proper dc level. In this case,  $C_l$  and  $R_l$  form a high-pass filter with the corner frequency determined in Equation 2.

$$f_{C} = \frac{1}{2\pi R_{I}C_{I}} \tag{2}$$



The value of  $C_I$  is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_I$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 100 Hz. Equation 2 is reconfigured as Equation 3.

$$C_{\parallel} = \frac{1}{2\pi R_{\parallel} f_{C}}$$
 (3)

In this example,  $C_l$  is 0.16  $\mu F$ , so one would likely choose a value in the range of 0.22  $\mu F$  to 0.47  $\mu F$ . A further consideration for this capacitor is the leakage path from the input source through the input network  $(R_l, C_l)$  and the feedback resistor  $(R_F)$  to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason, a ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications, as the dc level there is held at  $V_{DD}/2$ , which is likely higher than the source dc level. It is important to confirm the capacitor polarity in the application.

## Decoupling Capacitor (C<sub>s</sub>)

The TPA6203A1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series- resistance (ESR) ceramic capacitor, typically 0.1  $\mu\text{F}$  to 1  $\mu\text{F}$ , placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower frequency noise signals, a 10- $\mu\text{F}$  or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device.

### **USING LOW-ESR CAPACITORS**

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

# DIFFERENTIAL OUTPUT VERSUS SINGLE-ENDED OUTPUT

Figure 31 shows a Class-AB audio power amplifier (APA) in a fully differential configuration. The TPA6203A1 amplifier has differential outputs driving both ends of the load. There are several potential benefits to this differential drive configuration, but initially consider power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground referenced load. Plugging 2 x  $V_{O(PP)}$  into the power equation, where voltage is squared, yields 4x the output power from the same supply rail and load impedance (see Equation 4).

Copyright © 2002–2008, Texas Instruments Incorporated

Submit Documentation Feedback



$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

$$V_{(rms)}^{2}$$

(4)



Figure 31. Differential Output Configuration

In a typical wireless handset operating at 3.6 V, bridging raises the power into an 8-Ω speaker from a singled-ended (SE, ground reference) limit of 200 mW to 800 mW. In sound power that is a 6-dB improvement—which is loudness that can be heard. In addition to increased power there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 32. A coupling capacitor is required to block the dc offset voltage from reaching the load. This capacitor can be guite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so it tends to be expensive, heavy, occupy valuable PCB area, and additional drawback have the limiting of

low-frequency performance of the system. This frequency-limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with Equation 5.

$$f_{C} = \frac{1}{2\pi R_{L} C_{C}} \tag{5}$$

For example, a  $68-\mu F$  capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 32. Single-Ended Output and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4x the output power of the SE configuration.



# FULLY DIFFERENTIAL AMPLIFIER EFFICIENCY AND THERMAL INFORMATION

Class-AB amplifiers are inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{\rm DD}.$  The internal voltage drop multiplied by the average value of the supply current,  $I_{\rm DD}({\rm avg}),$  determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 33).



Figure 33. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are very different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

Efficiency of a BTL amplifier = 
$$\frac{P_L}{P_{SUP}}$$

where:

$$P_L = \frac{V_L \text{rms}^2}{R_L}$$
, and  $V_{LRMS} = \frac{V_P}{\sqrt{2}}$ , therefore,  $P_L = \frac{V_P^2}{2R_L}$ 

and 
$$P_{SUP} = V_{DD}I_{DD}$$
 avg and  $I_{DD}$  avg  $= \frac{1}{\pi}\int_0^\pi \frac{V_P}{R_L} \sin(t) dt = \frac{1}{\pi} \times \frac{V_P}{R_L} \left[\cos(t)\right]_0^\pi = \frac{2V_P}{\pi R_L}$ 

Therefore.

$$\mathsf{P}_{SUP} \; = \; \frac{2 \, \mathsf{V}_{DD} \, \mathsf{V}_{P}}{\pi \, \mathsf{R}_{I}}$$

substituting P<sub>L</sub> and P<sub>SUP</sub> into equation 6,

Efficiency of a BTL amplifier 
$$= \frac{\frac{V_P^2}{2 R_L}}{\frac{2 V_{DD} V_P}{\pi R_L}} = \frac{\pi V_P}{4 V_{DD}}$$
where:

1010.

$$V_{P} = \sqrt{2 P_{L} R_{L}}$$

P<sub>L</sub> = Power delivered to load
P<sub>SUP</sub> = Power drawn from power supply
V<sub>LRMS</sub> = RMS voltage on BTL load
R<sub>L</sub> = Load resistance
V<sub>P</sub> = Peak voltage on BTL load
I<sub>DD</sub>avg = Average current drawn from the power supply
V<sub>DD</sub> = Power supply voltage
η<sub>BTL</sub> = Efficiency of a BTL amplifier

(6)



Therefore.

$$\eta_{BTL} = \frac{\pi \sqrt{2 P_L R_L}}{4 V_{DD}}$$
 (7)

Table 2. Efficiency and Maximum Ambient Temperature vs Output Power in 5-V 8-Ω BTL Systems

| Output<br>Power<br>(W) | Efficiency<br>(%) | Internal<br>Dissipation<br>(W) | Power<br>From<br>Supply<br>(W) | Max<br>Ambient<br>Temperature<br>(°C) |
|------------------------|-------------------|--------------------------------|--------------------------------|---------------------------------------|
| 0.25                   | 31.4              | 0.55                           | 0.75                           | 62                                    |
| 0.50                   | 44.4              | 0.62                           | 1.12                           | 54                                    |
| 1.00                   | 62.8              | 0.59                           | 1.59                           | 58                                    |
| 1.25                   | 70.2              | 0.53                           | 1.78                           | 65                                    |

Table 2 employs Equation 7 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 1.25-W audio system with 8- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 1.8 W.

A final point to remember about Class-AB amplifiers is how to manipulate the terms in the efficiency equation to the utmost advantage when possible. Note that in Equation 7,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

A simple formula for calculating the maximum power dissipated,  $P_{\text{Dmax}}$ , may be used for a differential output application:

$$P_{D \text{ max}} = \frac{2 V_{DD}^2}{\pi^2 R_L}$$
 (8)

 $P_{Dmax}$  for a 5-V, 8- $\Omega$  system is 634 mW.

The maximum ambient temperature depends on the heat sinking ability of the PCB system. The derating factor for the 2 mm x 2 mm Microstar Junior package is shown in the dissipation rating table. Converting this to  $\theta_{JA}$ :

$$\Theta_{\text{JA}} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0088} = 113^{\circ}\text{C/W}$$
 (9)

Given  $\theta_{JA}$ , the maximum allowable junction temperature, and the maximum internal dissipation, the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the TPA6203A1 is 125°C.

$$T_A Max = T_J Max - \Theta_{JA} P_{Dmax}$$
  
= 125 - 113(0.634) = 53.3°C (10)

Equation 10 shows that the maximum ambient temperature is 53.3°C at maximum power dissipation with a 5-V supply.

Table 2 shows that for most applications no airflow is required to keep junction temperatures in the specified range. The TPA6203A1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Also, using more resistive than 8- $\Omega$  speakers dramatically increases the thermal performance by reducing the output current.

### **PCB LAYOUT**

In making the pad size for the BGA balls, it is recommended that the layout use soldermask-defined (SMD) land. With this method, the copper pad is made larger than the desired land area, and the opening size is defined by the opening in the solder mask material. The advantages normally associated with this technique include more closely controlled size and better copper adhesion to the laminate. Increased copper also increases the thermal performance of the IC. Better size control is the result of photo imaging the stencils for masks. Small plated vias should be placed near the center ball connecting ball B2 to the ground plane. Added plated vias and ground plane act as a heatsink and increase the thermal performance of the device. Figure 34 shows the appropriate diameters for a 2 mm X 2 mm MicroStar Junior™ BGA layout.

It is very important to keep the TPA6203A1 external components very close to the TPA6203A1 to limit noise pickup. The TPA6203A1 evaluation module (EVM) layout is shown in the next section as a layout example.





Figure 34. MicroStar Junior™ BGA Recommended Layout



## 8-Pin QFN (DRB) Layout

Use the following land pattern for board layout with the 8-pin QFN (DRB) package. Note that the solder paste should use a hatch pattern to fill solder paste at 50% to ensure that there is not too much solder paste under the package.



Figure 35. TPA6203A1 8-Pin QFN (DRB) Board Layout (Top View)





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|----------------------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| HPA00194DGNR     | ACTIVE  | HVSSOP                     | DGN                | 8    | 2500           | RoHS & Green | (6)<br>NIPDAU                 | Level-1-260C-UNLIM  | -40 to 85    | AAII                 | Samples |
| TPA6203A1DGN     | ACTIVE  | HVSSOP                     | DGN                | 8    | 80             | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 85    | AAII                 | Samples |
| TPA6203A1DGNR    | ACTIVE  | HVSSOP                     | DGN                | 8    | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 85    | AAII                 | Samples |
| TPA6203A1DRB     | ACTIVE  | SON                        | DRB                | 8    | 121            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | AAJI                 | Samples |
| TPA6203A1DRBR    | ACTIVE  | SON                        | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | AAJI                 | Samples |
| TPA6203A1ZQVR    | LIFEBUY | BGA<br>MICROSTAR<br>JUNIOR | ZQV                | 8    | 2500           | RoHS & Green | SNAGCU                        | Level-2-260C-1 YEAR | -40 to 85    | AAEI                 |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jul-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        |                                  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|----------------------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6203A1DGNR | HVSSOP                           | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6203A1DGNR | HVSSOP                           | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6203A1DRBR | SON                              | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA6203A1ZQVR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQV                | 8 | 2500 | 330.0                    | 8.4                      | 2.3        | 2.3        | 1.4        | 4.0        | 8.0       | Q1               |
| TPA6203A1ZQVR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQV                | 8 | 2500 | 330.0                    | 8.4                      | 2.3        | 2.3        | 1.4        | 4.0        | 8.0       | Q1               |

www.ti.com 17-Jul-2020



\*All dimensions are nominal

| All difficusions are norminal |                         |                 |      |      |             |            |             |
|-------------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPA6203A1DGNR                 | HVSSOP                  | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPA6203A1DGNR                 | HVSSOP                  | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPA6203A1DRBR                 | SON                     | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPA6203A1ZQVR                 | BGA MICROSTAR<br>JUNIOR | ZQV             | 8    | 2500 | 338.1       | 338.1      | 20.6        |
| TPA6203A1ZQVR                 | BGA MICROSTAR<br>JUNIOR | ZQV             | 8    | 2500 | 350.0       | 350.0      | 43.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# ZQV (S-PBGA-N8)

## PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. MicroStar Junior configuration
- D. Falls within JEDEC MO-225
- E. This package is lead-free.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated