

# PCA9551 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates Rev. 08 — 31 July 2008 Product data sheet

# 1. General description

The PCA9551 LED blinker blinks LEDs in I<sup>2</sup>C-bus and SMBus applications where it is necessary to limit bus traffic or free up the I<sup>2</sup>C-bus master's (MCU, MPU, DSP, chip set, etc.) timer. The uniqueness of this device is the internal oscillator with two programmable blink rates. To blink LEDs using normal I/O expanders like the PCF8574 or PCA9554, the bus master must send repeated commands to turn the LED on and off. This greatly increases the amount of traffic on the I<sup>2</sup>C-bus and uses up one of the master's timers. The PCA9551 LED blinker instead requires only the initial set-up command to program BLINK RATE 1 and BLINK RATE 2 (i.e., the frequency and duty cycle) for each individual output. From then on, only one command from the bus master is required to turn each individual open-drain output on, off, or to cycle at BLINK RATE 1 or BLINK RATE 2. Maximum output sink current is 25 mA per bit and 100 mA per package.

Any bits not used for controlling the LEDs can be used for General Purpose parallel Input/Output (GPIO) expansion.

The active LOW hardware reset pin (RESET) and Power-On Reset (POR) initializes the registers to their default state, all zeroes, causing the bits to be set HIGH (LED off).

Three hardware address pins on the PCA9551 allow eight devices to operate on the same bus.

The newer Fast-mode Plus PCA9634 8-bit LED controller offers an individual PWM dimming control for each channel for better color mixing capabilities with a global PWM for dimming or blinking all channels at the same time. There are 126 possible address combinations and the maximum output sink current is 25 mA per bit and 200 mA per package.

# 2. Features

- 8 LED drivers (on, off, flashing at a programmable rate)
- 2 selectable, fully programmable blink rates (frequency and duty cycle) between 0.148 Hz and 38 Hz (6.74 seconds and 0.026 seconds)
- Input/outputs not used as LED drivers can be used as regular GPIOs
- Internal oscillator requires no external components
- I<sup>2</sup>C-bus interface logic compatible with SMBus
- Internal power-on reset
- Noise filter on SCL/SDA inputs
- Active LOW reset input
- 8 open-drain outputs directly drive LEDs to 25 mA
- Edge rate control on outputs



- No glitch on power-up
- Supports hot insertion
- Low standby current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 0 Hz to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Packages offered: SO16, TSSOP16, HVQFN16

# 3. Ordering information

#### Table 1. Ordering information

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ .

| Type number | Topside  | Package |                                                                                                                |          |  |  |  |  |
|-------------|----------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | mark     | Name    | Description                                                                                                    | Version  |  |  |  |  |
| PCA9551D    | PCA9551D | SO16    | plastic small outline package; 16 leads; body width 3.9 mm                                                     | SOT109-1 |  |  |  |  |
| PCA9551PW   | PCA9551  | TSSOP16 | plastic thin shrink small outline package; 16 leads;<br>body width 4.4 mm                                      | SOT403-1 |  |  |  |  |
| PCA9551BS   | 9551     | HVQFN16 | plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body $4 \times 4 \times 0.85$ mm | SOT629-1 |  |  |  |  |

# 4. Block diagram



PCA9551\_8

### 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates

# 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

#### Table 2. Pin description

| Table 2.        | Findescription |                    |                 |  |  |  |
|-----------------|----------------|--------------------|-----------------|--|--|--|
| Symbol          | Pin            |                    | Description     |  |  |  |
|                 | SO16, TSSOP16  | HVQFN16            |                 |  |  |  |
| A0              | 1              | 15                 | address input 0 |  |  |  |
| A1              | 2              | 16                 | address input 1 |  |  |  |
| A2              | 3              | 1                  | address input 2 |  |  |  |
| LED0            | 4              | 2                  | LED driver 0    |  |  |  |
| LED1            | 5              | 3                  | LED driver 1    |  |  |  |
| LED2            | 6              | 4                  | LED driver 2    |  |  |  |
| LED3            | 7              | 5                  | LED driver 3    |  |  |  |
| V <sub>SS</sub> | 8              | 6 <mark>[1]</mark> | supply ground   |  |  |  |
| LED4            | 9              | 7                  | LED driver 4    |  |  |  |
| LED5            | 10             | 8                  | LED driver 5    |  |  |  |
| LED6            | 11             | 9                  | LED driver 6    |  |  |  |

PCA9551\_8

Product data sheet

| Table 2. | Pin descriptioncontinued |         |                          |  |  |  |  |
|----------|--------------------------|---------|--------------------------|--|--|--|--|
| Symbol   | Pin                      |         | Description              |  |  |  |  |
|          | SO16, TSSOP16            | HVQFN16 |                          |  |  |  |  |
| LED7     | 12                       | 10      | LED driver 7             |  |  |  |  |
| RESET    | 13                       | 11      | reset input (active LOW) |  |  |  |  |
| SCL      | 14                       | 12      | serial clock line        |  |  |  |  |
| SDA      | 15                       | 13      | serial data line         |  |  |  |  |
| $V_{DD}$ | 16                       | 14      | supply voltage           |  |  |  |  |

[1] HVQFN16 package die supply ground is connected to both V<sub>SS</sub> pin and exposed center pad. V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region.

# 6. Functional description

Refer to Figure 1 "Block diagram of PCA9551".

## 6.1 Device address

Following a START condition, the bus master must output the address of the slave it is accessing. The address of the PCA9551 is shown in Figure 5. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.



The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.

## 6.2 Control register

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9551, which will be stored in the Control register.



The lowest 3 bits are used as a pointer to determine which register will be accessed.

PCA9551\_8 Product data sheet

If the Auto-Increment (AI) flag is set, the three low order bits of the Control register are automatically incremented after a read or write. This allows the user to program the registers sequentially. The contents of these bits will rollover to '000' after the last register is accessed.

When the Auto-Increment flag is set (AI = 1) and a read sequence is initiated, the sequence must start by reading a register different from '0' (B2 B1 B0  $\neq$  000).

Only the 3 least significant bits are affected by the AI flag. Unused bits must be programmed with zeroes.

## 6.2.1 Control register definition

| Table | 3. | Register | summary |            |                       |
|-------|----|----------|---------|------------|-----------------------|
| B2    | B1 | B0       | Symbol  | Access     | Description           |
| 0     | 0  | 0        | INPUT   | read only  | input register        |
| 0     | 0  | 1        | PSC0    | read/write | frequency prescaler 0 |
| 0     | 1  | 0        | PWM0    | read/write | PWM register 0        |
| 0     | 1  | 1        | PSC1    | read/write | frequency prescaler 1 |
| 1     | 0  | 0        | PWM1    | read/write | PWM register 1        |
| 1     | 0  | 1        | LS0     | read/write | LED0 to LED3 selector |
| 1     | 1  | 0        | LS1     | read/write | LED4 to LED7 selector |

## 6.3 Register descriptions

## 6.3.1 INPUT - Input register

The INPUT register reflects the state of the device pins. Writes to this register will be acknowledged but will have no effect.

| Table 4. | INPUT - | Input register | description |
|----------|---------|----------------|-------------|
|----------|---------|----------------|-------------|

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | LED7 | LED6 | LED5 | LED4 | LED3 | LED2 | LED1 | LED0 |
| Default | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |

**Remark:** The default value 'X' is determined by the externally applied logic level (normally logic 1) when used for directly driving LED with pull-up to  $V_{DD}$ .

## 6.3.2 PSC0 - Frequency Prescaler 0

PSC0 is used to program the period of the PWM output.

The period of BLINK0 = (PSC0 + 1) / 38.

**Remark:** Prescaler calculation is different between the PCA9551 and other PCA955x LED blinkers. A divider ratio of 38 instead of 44 is used. This different divider ratio causes the blinking frequency to be 13 % (1 - 38 / 44) lower when the same 8-bit word is used. The programmed value of Frequency Prescaler 0 must be adjusted to compensate for this difference in applications where the PCA9551 is used in conjunction with other PCA955x LED blinkers and the observed blinking frequencies need to be the same.

| Table 5. | PSC0 - Frequency Pre | scaler 0 register description |
|----------|----------------------|-------------------------------|
|----------|----------------------|-------------------------------|

| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | PSC0[7] | PSC0[6] | PSC0[5] | PSC0[4] | PSC0[3] | PSC0[2] | PSC0[1] | PSC0[0] |
| Default | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       |

### 6.3.3 PWM0 - Pulse Width Modulation 0

The PWM0 register determines the duty cycle of BLINK0. The outputs are LOW (LED off) when the count is less than the value in PWM0 and HIGH when it is greater. If PWM0 is programmed with 00h, then the PWM0 output is always LOW.

The duty cycle of BLINK0 = (256 - PWM0) / 256.

| Table 6.         PWM0 - Pulse Width Modulation 0 register description | Table 6. | PWM0 - Pulse | Width Modulation | 0 register description |
|-----------------------------------------------------------------------|----------|--------------|------------------|------------------------|
|-----------------------------------------------------------------------|----------|--------------|------------------|------------------------|

| Bit     | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Symbol  | PWM0<br>[7] | PWM0<br>[6] | PWM0<br>[5] | PWM0<br>[4] | PWM0<br>[3] | PWM0<br>[2] | PWM0<br>[1] | PWM0<br>[0] |
| Default | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

### 6.3.4 PSC1 - Frequency Prescaler 1

PSC1 is used to program the period of the PWM output.

The period of BLINK1 = (PSC1 + 1) / 38.

**Remark:** Prescaler calculation is different between the PCA9551 and other PCA955x LED blinkers. A divider ratio of 38 instead of 44 is used. This different divider ratio causes the blinking frequency to be 13 % (1 – 38 / 44) lower when the same 8-bit word is used. The programmed value of Frequency Prescaler 1 must be adjusted to compensate for this difference in applications where the PCA9551 is used in conjunction with other PCA955x LED blinkers and the observed blinking frequencies need to be the same.

| Table 7. | PSC1 - Frequen | cy Prescaler 1 | register | description |
|----------|----------------|----------------|----------|-------------|
|----------|----------------|----------------|----------|-------------|

|         | _       | . ,     | -       |         |         | •       |         | •       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| Symbol  | PSC1[7] | PSC1[6] | PSC1[5] | PSC1[4] | PSC1[3] | PSC1[2] | PSC1[1] | PSC1[0] |
| Default | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       |

## 6.3.5 PWM1 - Pulse Width Modulation 1

The PWM1 register determines the duty cycle of BLINK1. The outputs are LOW (LED off) when the count is less than the value in PWM1 and HIGH when it is greater. If PWM1 is programmed with 00h, then the PWM1 output is always LOW (LED off).

The duty cycle of BLINK1 = (256 - PWM1) / 256.

#### Table 8. PWM1 - Pulse Width Modulation 1 register description

| Bit     | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Symbol  | PWM1<br>[7] | PWM1<br>[6] | PWM1<br>[5] | PWM1<br>[4] | PWM1<br>[3] | PWM1<br>[2] | PWM1<br>[1] | PWM1<br>[0] |
| Default | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 0           |

### 6.3.6 LS0 to LS1 - LED selector registers

The LSn LED select registers determine the source of the LED data.

- 00 = output is set LOW (LED on)
- 01 = output is set high-impedance (LED off; default)
- 10 = output blinks at PWM0 rate
- 11 = output blinks at PWM1 rate

# Table 9. LS0 to LS1 - LED selector registers bit description Legend: \* default value. \*

| Register   | Bit       | Value      | Description   |  |
|------------|-----------|------------|---------------|--|
| LS0 - LEDO | ) to LED3 | 3 selector |               |  |
| LS0        | 7:6       | 01*        | LED3 selected |  |
|            | 5:4       | 01*        | LED2 selected |  |
|            | 3:2       | 01*        | LED1 selected |  |
|            | 1:0       | 01*        | LED0 selected |  |
| LS1 - LED4 | to LED7   | 7 selector |               |  |
| LS1        | 7:6       | 01*        | LED7 selected |  |
|            | 5:4       | 01*        | LED6 selected |  |
|            | 3:2       | 01*        | LED5 selected |  |
|            | 1:0       | 01*        | LED4 selected |  |

## 6.4 Pins used as GPIOs

LED pins not used to control LEDs can be used as general purpose I/Os (GPIOs).

For use as input, set LEDn to high-impedance (01) and then read the pin state via the Input register.

For use as output, connect external pull-up resistor to the pin and size it according to the DC recommended operating characteristics. LEDn output pin is HIGH when the output is programmed as high-impedance, and LOW when the output is programmed LOW through the 'LED selector' register. The output can be pulse-width controlled when PWM0 or PWM1 are used.

### 6.5 Power-on reset

When power is applied to V<sub>DD</sub>, an internal Power-On Reset (POR) holds the PCA9551 in a reset condition until V<sub>DD</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the PCA9551 registers are initialized to their default states, all the outputs in the OFF state. Thereafter, V<sub>DD</sub> must be lowered below 0.2 V to reset the device.

## 6.6 External RESET

A reset can be accomplished by holding the  $\overline{\text{RESET}}$  pin LOW for a minimum of  $t_{w(rst)}$ . The PCA9551 registers and I<sup>2</sup>C-bus state machine will be held in their default states until the RESET input is once again HIGH.

This input requires a pull-up resistor to  $V_{\text{DD}}$  if no active connection is used.

PCA9551\_8 Product data sheet

# 7. Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## 7.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 7).



## 7.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 8).



## 7.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 9).

## **NXP Semiconductors**

# PCA9551

8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



## 7.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



## 7.4 Bus transactions



### Fig 11. Write to register





PCA9551\_8

Product data sheet

## 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates

#### 5 V 5 V 10 kO 10 kO 10 kO VDD I<sup>2</sup>C-BUS/SMBus $\sqrt{1}$ PCA9551 MASTER SDA LED0 SD/ SCL SCL LED1 LED2 RESET LED3 LED4 LED5 LED6 GPIOs LED7 A2 A1 A0 VSS 002aac510 LED0 to LED5 are used as LED drivers. LED6 and LED7 are used as regular GPIOs. Fig 14. Typical application

# 8. Application design-in information

## 8.1 Minimizing I<sub>DD</sub> when the I/Os are used to control LEDs

When the I/Os are used to control LEDs, they are normally connected to V<sub>DD</sub> through a resistor as shown in Figure 14. Since the LED acts as a diode, when the LED is off the I/O V<sub>I</sub> is about 1.2 V less than V<sub>DD</sub>. The supply current, I<sub>DD</sub>, increases as V<sub>I</sub> becomes lower than V<sub>DD</sub> and is specified as  $\Delta$ I<sub>DD</sub> in Table 12 "Static characteristics".

Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to  $V_{DD}$  when the LED is off. Figure 15 shows a high value resistor in parallel with the LED. Figure 16 shows  $V_{DD}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_I$  at or above  $V_{DD}$  and prevents additional supply current consumption when the LED is off.



Product data sheet

PCA9551 8

## 8.2 Programming example

The following example will show how to set LED0 to LED3 on. It will then set LED4 and LED5 to blink at 1 Hz at a 50 % duty cycle. LED6 and LED7 will be set to blink at 4 Hz and at a 25 % duty cycle.

| Program sequence                                        | l <sup>2</sup> C-bus |
|---------------------------------------------------------|----------------------|
| START                                                   | S                    |
| PCA9551 address with A0 to A2 = LOW                     | C0h                  |
| PSC0 subaddress + Auto-Increment                        | 11h                  |
| Set prescaler PSC0 to achieve a period of 1 second:     | 25h                  |
| Blink period = $1 = \frac{PSC0 + 1}{38}$                |                      |
| PSC0 = 37                                               |                      |
| Set PWM0 duty cycle to 50 %:                            | 80h                  |
| $\frac{256 - PWM0}{256} = 0.5$                          |                      |
| PWM0 = 128                                              |                      |
| Set prescaler PSC1 to achieve a period of 0.25 seconds: | 09h                  |
| Blink period = $0.25 = \frac{PSC1 + 1}{38}$             |                      |
| PSC1 = 9                                                |                      |
| Set PWM1 output duty cycle to 25 %:                     | C0h                  |
| $\frac{256 - PWM1}{256} = 0.25$                         |                      |
| PWM1 = 192                                              |                      |
| Set LED0 to LED3 on                                     | 00h                  |
| Set LED4 and LED5 to PWM0, and LED6 or LED7 to PWM1     | FAh                  |
| STOP                                                    | Р                    |

# 9. Limiting values

#### Table 11.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                      | Conditions | Min          | Max  | Unit |
|----------------------|--------------------------------|------------|--------------|------|------|
| V <sub>DD</sub>      | supply voltage                 |            | -0.5         | +6.0 | V    |
| V <sub>I/O</sub>     | voltage on an input/output pin |            | $V_{SS}-0.5$ | 5.5  | V    |
| I <sub>O(LEDn)</sub> | output current on pin LEDn     |            | -            | ±25  | mA   |
| I <sub>SS</sub>      | ground supply current          |            | -            | 100  | mA   |
| P <sub>tot</sub>     | total power dissipation        |            | -            | 400  | mW   |
| T <sub>stg</sub>     | storage temperature            |            | -65          | +150 | °C   |
| T <sub>amb</sub>     | ambient temperature            | operating  | -40          | +85  | °C   |

# **10. Static characteristics**

#### Table 12. Static characteristics

 $V_{DD}$  = 2.3 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol           | Parameter                           | Conditions                                                                                                            |     | Min          | Typ <mark>[1]</mark> | Max                 | Unit |
|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|--------------|----------------------|---------------------|------|
| Supplies         |                                     |                                                                                                                       |     |              |                      |                     |      |
| V <sub>DD</sub>  | supply voltage                      |                                                                                                                       |     | 2.3          | -                    | 5.5                 | V    |
| I <sub>DD</sub>  | supply current                      | operating mode; $V_{DD}$ = 5.5 V;<br>V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> ; f <sub>SCL</sub> = 100 kHz |     | -            | 350                  | 500                 | μA   |
| I <sub>stb</sub> | standby current                     | Standby mode; $V_{DD} = 5.5 V$ ;<br>$V_I = V_{DD}$ or $V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$                            |     | -            | 1.9                  | 3.0                 | μA   |
| $\Delta I_{DD}$  | additional quiescent supply current | Standby mode; $V_{DD} = 5.5 V$ ;<br>every LED I/O at $V_I = 4.3 V$ ;<br>$f_{SCL} = 0 \text{ kHz}$                     |     | -            | -                    | 800                 | μA   |
| V <sub>POR</sub> | power-on reset voltage              | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                                   | [2] | -            | 1.7                  | 2.2                 | V    |
| Input SC         | L; input/output SDA                 |                                                                                                                       |     |              |                      |                     |      |
| V <sub>IL</sub>  | LOW-level input voltage             |                                                                                                                       |     | -0.5         | -                    | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            |                                                                                                                       |     | $0.7 V_{DD}$ | -                    | 5.5                 | V    |
| I <sub>OL</sub>  | LOW-level output current            | $V_{OL} = 0.4 V$                                                                                                      |     | 3            | 6.5                  | -                   | mA   |
| IL               | leakage current                     | $V_I = V_{DD} = V_{SS}$                                                                                               |     | -1           | -                    | +1                  | μΑ   |
| Ci               | input capacitance                   | $V_I = V_{SS}$                                                                                                        |     | -            | 3.7                  | 5                   | pF   |
| I/Os             |                                     |                                                                                                                       |     |              |                      |                     |      |
| V <sub>IL</sub>  | LOW-level input voltage             |                                                                                                                       |     | -0.5         | -                    | +0.8                | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            |                                                                                                                       |     | 2.0          | -                    | 5.5                 | V    |
| l <sub>OL</sub>  | LOW-level output current            | $V_{OL} = 0.4 V$                                                                                                      |     |              |                      |                     |      |
|                  |                                     | $V_{DD} = 2.3 V$                                                                                                      | [3] | 6            | 9                    | -                   | mΑ   |
|                  |                                     | $V_{DD} = 3.0 V$                                                                                                      | [3] | 8            | 11                   | -                   | mΑ   |
|                  |                                     | $V_{DD} = 5.0 V$                                                                                                      | [3] | 10           | 14                   | -                   | mΑ   |
|                  |                                     | $V_{OL} = 0.7 V$                                                                                                      |     |              |                      |                     |      |
|                  |                                     | $V_{DD} = 2.3 V$                                                                                                      | [3] | 11           | 14                   | -                   | mA   |
|                  |                                     | $V_{DD} = 3.0 V$                                                                                                      | [3] | 14           | 18                   | -                   | mA   |
|                  |                                     | $V_{DD} = 5.0 V$                                                                                                      | [3] | 17           | 24                   | -                   | mA   |
| ILI              | input leakage current               | $V_{DD}$ = 3.6 V; $V_{I}$ = 0 V or $V_{DD}$                                                                           |     | -1           | -                    | +1                  | μΑ   |
| Cio              | input/output capacitance            |                                                                                                                       |     | -            | 2.1                  | 5                   | pF   |
| Select in        | puts A0, A1, A2; RESET              |                                                                                                                       |     |              |                      |                     |      |
| V <sub>IL</sub>  | LOW-level input voltage             |                                                                                                                       |     | -0.5         | -                    | +0.8                | V    |
| VIH              | HIGH-level input voltage            | A0; RESET                                                                                                             |     | 2.0          | -                    | 5.5                 | V    |
|                  |                                     | A1; A2                                                                                                                |     | 2.0          | -                    | $V_{DD} + 0.5$      | V    |
| I <sub>LI</sub>  | input leakage current               |                                                                                                                       |     | -1           | -                    | +1                  | μΑ   |
| Ci               | input capacitance                   |                                                                                                                       |     | -            | 2.3                  | 5                   | pF   |

[1] Typical limits at V\_DD = 3.3 V, T\_{amb} = 25 °C.

[2] V<sub>DD</sub> must be lowered to 0.2 V in order to reset part.

[3] Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.

PCA9551\_8 Product data sheet

## **NXP Semiconductors**

# PCA9551

## 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



# **11. Dynamic characteristics**

| Table 13.             | Dynamic characteristics                                              |            |        |     |                 |                            |                    |      |
|-----------------------|----------------------------------------------------------------------|------------|--------|-----|-----------------|----------------------------|--------------------|------|
| Symbol                | Parameter                                                            | Conditions |        |     | rd-mode<br>·bus | Fast-mode l <sup>2</sup>   | <sup>2</sup> C-bus | Unit |
|                       |                                                                      |            |        | Min | Max             | Min                        | Max                |      |
| f <sub>SCL</sub>      | SCL clock frequency                                                  |            |        | 0   | 100             | 0                          | 400                | kHz  |
| t <sub>BUF</sub>      | bus free time between a STOP and START condition                     |            |        | 4.7 | -               | 1.3                        | -                  | μs   |
| t <sub>HD;STA</sub>   | hold time (repeated) START condition                                 |            |        | 4.0 | -               | 0.6                        | -                  | μs   |
| t <sub>SU;STA</sub>   | set-up time for a repeated START condition                           |            |        | 4.7 | -               | 0.6                        | -                  | μs   |
| t <sub>SU;STO</sub>   | set-up time for STOP condition                                       |            |        | 4.0 | -               | 0.6                        | -                  | μs   |
| t <sub>HD;DAT</sub>   | data hold time                                                       |            |        | 0   | -               | 0                          | -                  | ns   |
| t <sub>VD;ACK</sub>   | data valid acknowledge time                                          |            | [1]    | -   | 600             | -                          | 600                | ns   |
| t <sub>VD;DAT</sub>   | data valid time                                                      | LOW-level  | [2]    | -   | 600             | -                          | 600                | ns   |
|                       |                                                                      | HIGH-level | [2]    | -   | 1500            | -                          | 600                | ns   |
| t <sub>SU;DAT</sub>   | data set-up time                                                     |            |        | 250 | -               | 100                        | -                  | ns   |
| t <sub>LOW</sub>      | LOW period of the SCL clock                                          |            |        | 4.7 | -               | 1.3                        | -                  | μs   |
| t <sub>HIGH</sub>     | HIGH period of the SCL clock                                         |            |        | 4.0 | -               | 0.6                        | -                  | μs   |
| t <sub>r</sub>        | rise time of both SDA and SCL signals                                |            |        | -   | 1000            | 20 + 0.1C <sub>b</sub> [3] | 300                | ns   |
| t <sub>f</sub>        | fall time of both SDA and SCL signals                                |            |        | -   | 300             | 20 + 0.1C <sub>b</sub> [3] | 300                | ns   |
| t <sub>SP</sub>       | pulse width of spikes that must be<br>suppressed by the input filter |            |        | -   | 50              | -                          | 50                 | ns   |
| Port timir            | Ig                                                                   |            |        |     |                 |                            |                    |      |
| t <sub>v(Q)</sub>     | data output valid time                                               |            |        | -   | 200             | -                          | 200                | ns   |
| t <sub>su(D)</sub>    | data input set-up time                                               |            |        | 100 | -               | 100                        | -                  | ns   |
| t <sub>h(D)</sub>     | data input hold time                                                 |            |        | 1   | -               | 1                          | -                  | μs   |
| Reset tim             | ing                                                                  |            |        |     |                 |                            |                    |      |
| t <sub>w(rst)</sub>   | reset pulse width                                                    |            |        | 8   | -               | 8                          | -                  | ns   |
| t <sub>rec(rst)</sub> | reset recovery time                                                  |            |        | 0   | -               | 0                          | -                  | ns   |
| t <sub>rst</sub>      | reset time                                                           |            | [4][5] | 400 | -               | 400                        | -                  | ns   |

[1]  $t_{VD;ACK}$  = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.

[2]  $t_{VD;DAT}$  = minimum time for SDA data output to be valid following SCL LOW.

[3]  $C_b$  = total capacitance of one bus line in pF.

[4] Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.

[5] Upon reset, the full delay will be the sum of  $t_{rst}$  and the RC time constant of the SDA bus.

## 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



Fig 20. Definition of timing

## **NXP Semiconductors**

# PCA9551

### 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



# **12. Test information**



## **NXP Semiconductors**

# PCA9551

8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates

# 13. Package outline



### Fig 23. Package outline SOT109-1 (SO16)

PCA9551\_8

Product data sheet

8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



### Fig 24. Package outline SOT403-1 (TSSOP16)

PCA9551\_8

Product data sheet

#### 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



# HVQFN16: plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body 4 x 4 x 0.85 mm

SOT629-1

### Fig 25. Package outline SOT629-1 (HVQFN16)

PCA9551\_8

Product data sheet

## **14. Handling information**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe you must take normal precautions appropriate to handling integrated circuits.

# 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

## 15.3 Wave soldering

Key characteristics in wave soldering are:

PCA9551\_8 Product data sheet

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 26</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 14 and 15

### Table 14. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 15. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 26.

### 8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

# **16. Abbreviations**

| Table 16.            | Abbreviations                                 |
|----------------------|-----------------------------------------------|
| Acronym              | Description                                   |
| CDM                  | Charged-Device Model                          |
| DSP                  | Digital Signal Processor                      |
| DUT                  | Device Under Test                             |
| ESD                  | ElectroStatic Discharge                       |
| GPIO                 | General Purpose Input/Output                  |
| HBM                  | Human Body Model                              |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus                  |
| I/O                  | Input/Output                                  |
| IC                   | Integrated Circuit                            |
| LED                  | Light Emitting Diode                          |
| MCU                  | MicroController Unit                          |
| MM                   | Machine Model                                 |
| MPU                  | MicroProcessor Unit                           |
| POR                  | Power-On Reset                                |
| PWM                  | Pulse Width Modulation; Pulse Width Modulator |
| RC                   | Resistor-Capacitor network                    |
| SMBus                | System Management Bus                         |

# 17. Revision history

| Document ID                   | Release date                                                                                 | Data sheet status                                                                                                                                           | Change notice                | Supersedes                                                                                    |
|-------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------|
| PCA9551_8                     | 20080731                                                                                     | Product data sheet                                                                                                                                          | -                            | PCA9551_7                                                                                     |
| Modifications:                | <ul> <li><u>Table 12 "St</u> current)</li> <li><u>Table 13 "Dy</u> from "6 ns" to</li> </ul> | eneral description": added (r<br>atic characteristics", sub-sect<br>mamic characteristics", sub-sect<br>o "8 ns" (for both Standard-m<br>dering information | ion "I/Os": changed sym      | abol "I <sub>L</sub> " to "I <sub>LI</sub> " (input leakage hanged Min value for $t_{w(rst)}$ |
| PCA9551_7                     | 20070223                                                                                     | Product data sheet                                                                                                                                          | -                            | PCA9551_6                                                                                     |
| PCA9551_6                     | 20061107                                                                                     | Product data sheet                                                                                                                                          | -                            | PCA9551_5                                                                                     |
| PCA9551_5<br>(9397 750 13726) | 20041001                                                                                     | Product data sheet                                                                                                                                          | -                            | PCA9551_4                                                                                     |
| PCA9551_4<br>(9397 750 11462) | 20030505                                                                                     | Product data                                                                                                                                                | 853-2343 29858<br>(20030424) | PCA9551_3                                                                                     |
| PCA9551_3<br>(9397 750 11155) | 20030220                                                                                     | Product data                                                                                                                                                | 853-2343 29331<br>(20021220) | PCA9551_2                                                                                     |
| PCA9551_2<br>(9397 750 10328) | 20020927                                                                                     | Product data                                                                                                                                                | 853-2343 28878<br>(20020909) | PCA9551_1                                                                                     |
| PCA9551_1<br>(9397 750 10104) | 20020513                                                                                     | Product data                                                                                                                                                | -                            | -                                                                                             |

#### PCA9551\_8

# **18. Legal information**

## **18.1 Data sheet status**

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 18.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 18.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

## 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

# **19. Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

PCA9551\_8

## **NXP Semiconductors**

# PCA9551

8-bit I<sup>2</sup>C-bus LED driver with programmable blink rates

# 20. Contents

| 1            | General description 1                                             |
|--------------|-------------------------------------------------------------------|
| 2            | Features 1                                                        |
| 3            | Ordering information 2                                            |
| 4            | Block diagram 2                                                   |
| 5            | Pinning information                                               |
| 5.1          | Pinning                                                           |
| 5.2          | Pin description 3                                                 |
| 6            | Functional description 4                                          |
| 6.1          | Device address                                                    |
| 6.2          | Control register 4                                                |
| 6.2.1        | Control register definition 5                                     |
| 6.3          | Register descriptions 5                                           |
| 6.3.1        | INPUT - Input register 5                                          |
| 6.3.2        | PSC0 - Frequency Prescaler 0 5                                    |
| 6.3.3        | PWM0 - Pulse Width Modulation 0 6                                 |
| 6.3.4        | PSC1 - Frequency Prescaler 1                                      |
| 6.3.5        | PWM1 - Pulse Width Modulation 1                                   |
| 6.3.6        | LS0 to LS1 - LED selector registers                               |
| 6.4          | Pins used as GPIOs                                                |
| 6.5          | Power-on reset                                                    |
| 6.6          | External RESET                                                    |
| 7            | Characteristics of the I <sup>2</sup> C-bus                       |
| 7.1          | Bit transfer                                                      |
| 7.1.1<br>7.2 | START and STOP conditions                                         |
|              | System configuration                                              |
| 7.3<br>7.4   | Acknowledge                                                       |
|              |                                                                   |
| 8            | Application design-in information 11                              |
| 8.1          | Minimizing I <sub>DD</sub> when the I/Os are used to control LEDs |
| 8.2          | control LEDs                                                      |
| 9.2          | 5 6 1                                                             |
| •            |                                                                   |
| 10           | Static characteristics                                            |
| 11           | Dynamic characteristics 15                                        |
| 12           | Test information                                                  |
| 13           | Package outline 18                                                |
| 14           | Handling information 21                                           |
| 15           | Soldering of SMD packages 21                                      |
| 15.1         | Introduction to soldering 21                                      |
| 15.2         | Wave and reflow soldering 21                                      |
| 15.3         | Wave soldering 21                                                 |
| 15.4         | Reflow soldering 22                                               |
| 16           | Abbreviations 23                                                  |
| 17           | Revision history 24                                               |

| 18   | Legal information   | 25 |
|------|---------------------|----|
| 18.1 | Data sheet status   | 25 |
| 18.2 | Definitions         | 25 |
| 18.3 | Disclaimers         | 25 |
| 18.4 | Trademarks          | 25 |
| 19   | Contact information | 25 |
| 20   | Contents            | 26 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2008.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 31 July 2008 Document identifier: PCA9551\_8

