# N-Channel Power MOSFET 100 V, 58 A, 18.2 m $\Omega$

#### **Features**

- Low R<sub>DS(on)</sub>
- High Current Capability
- 100% Avalanche Tested
- NVB Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C Unless otherwise specified)

| Paran                                                                                                                                         | Symbol                             | Value                  | Unit                              |                |    |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------|-----------------------------------|----------------|----|
| Drain-to-Source Voltage                                                                                                                       | е                                  |                        | $V_{DSS}$                         | 100            | V  |
| Gate-to-Source Voltage                                                                                                                        | e – Continu                        | uous                   | $V_{GS}$                          | ±20            | V  |
| Continuous Drain Cur-                                                                                                                         | Steady                             | T <sub>C</sub> = 25°C  | I <sub>D</sub>                    | 58             | Α  |
| rent R <sub>θJC</sub>                                                                                                                         | State                              | T <sub>C</sub> = 100°C |                                   | 41             |    |
| Power Dissipation $R_{\theta JC}$                                                                                                             | Steady State T <sub>C</sub> = 25°C |                        | P <sub>D</sub>                    | 167            | W  |
| Pulsed Drain Current                                                                                                                          | t <sub>p</sub> :                   | = 10 μs                | I <sub>DM</sub>                   | 240            | Α  |
| Operating Junction and Storage Temperature Range                                                                                              |                                    |                        | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+175 | °C |
| Source Current (Body D                                                                                                                        | iode)                              |                        | IS                                | 58             | Α  |
| Single Pulse Drain–to–Source Avalanche Energy ( $V_{DD}$ = 50 Vdc, $V_{GS}$ = 10 Vdc, $I_{L(pk)}$ = 44.7 A, L = 0.3 mH, $R_G$ = 25 $\Omega$ ) |                                    |                        | E <sub>AS</sub>                   | 300            | mJ |
| Lead Temperature for So<br>Purposes, 1/8" from Cas                                                                                            |                                    | econds                 | TL                                | 260            | °C |

#### THERMAL RESISTANCE RATINGS

| Parameter                             | Symbol          | Max | Unit |
|---------------------------------------|-----------------|-----|------|
| Junction-to-Case (Drain) Steady State | $R_{\theta JC}$ | 0.9 | °C/W |
| Junction-to-Ambient (Note 1)          | $R_{\theta JA}$ | 33  |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Surface mounted on FR4 board using 1 sq in pad size, (Cu Area 1.127 sq in [2 oz] including traces).



#### ON Semiconductor®

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX<br>(Note 1) |
|----------------------|-------------------------|--------------------------------|
| 100 V                | 18.2 mΩ @ 10 V          | 58 A                           |





## MARKING DIAGRAM & PIN ASSIGNMENT



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C Unless otherwise specified)

| Characteristics                                           | Symbol                               | Test Co                                                                | ndition                  | Min | Тур  | Max  | Unit  |
|-----------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------|--------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                       |                                      |                                                                        |                          |     |      |      |       |
| Drain-to-Source Breakdown Voltage                         | V <sub>(BR)DSS</sub>                 | $V_{GS} = 0 V$ ,                                                       | I <sub>D</sub> = 250 μA  | 100 |      |      | V     |
| Drain-to-Source Breakdown Voltage Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                        |                          |     | 103  |      | mV/°C |
| Zero Gate Voltage Drain Current                           | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,                                                 | T <sub>J</sub> = 25°C    |     |      | 1.0  | μΑ    |
|                                                           |                                      | V <sub>DS</sub> = 100 V                                                | T <sub>J</sub> = 125°C   |     |      | 100  |       |
| Gate-to-Source Leakage Current                            | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V                                               | GS = ±20 V               |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 2)                               |                                      |                                                                        |                          |     |      |      |       |
| Gate Threshold Voltage                                    | $V_{GS(th)}$                         | $V_{GS} = V_{DS}$                                                      | I <sub>D</sub> = 250 μA  | 2.0 |      | 4.0  | V     |
| Negative Threshold Temperature Coefficient                | $V_{GS(th)}/T_J$                     |                                                                        |                          |     | 9.2  |      | mV/°C |
| Drain-to-Source On-Resistance                             | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 \                                                 | /, I <sub>D</sub> = 58 A |     | 16.8 | 18.2 | mΩ    |
|                                                           |                                      | V <sub>GS</sub> = 10 \                                                 | /, I <sub>D</sub> = 20 A |     | 15.6 | 18.2 |       |
| Forward Transconductance                                  | 9FS                                  | V <sub>DS</sub> = 5 V                                                  | , I <sub>D</sub> = 20 A  |     | 31   |      | S     |
| CHARGES, CAPACITANCES & GATE RESIST                       | ANCE                                 |                                                                        |                          |     |      |      |       |
| Input Capacitance                                         | C <sub>iss</sub>                     | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V,<br>f = 1 MHz            |                          |     | 2700 | 3500 | pF    |
| Output Capacitance                                        | C <sub>oss</sub>                     |                                                                        |                          |     | 400  | 500  | ]     |
| Reverse Transfer Capacitance                              | C <sub>rss</sub>                     |                                                                        |                          |     | 150  |      |       |
| Total Gate Charge                                         | Q <sub>G(TOT)</sub>                  | $V_{GS} = 10 \text{ V}, V_{DS} = 80 \text{ V},$ $I_{D} = 58 \text{ A}$ |                          |     | 73   | 100  | nC    |
| Threshold Gate Charge                                     | Q <sub>G(TH)</sub>                   |                                                                        |                          |     | 2.5  |      |       |
| Gate-to-Source Charge                                     | $Q_{GS}$                             |                                                                        |                          |     | 13.5 |      |       |
| Gate-to-Drain Charge                                      | $Q_{GD}$                             |                                                                        |                          |     | 35   |      |       |
| Plateau Voltage                                           | $V_{GP}$                             |                                                                        |                          |     | 5.6  |      | V     |
| Gate Resistance                                           | R <sub>G</sub>                       |                                                                        |                          |     | 2.2  |      | Ω     |
| SWITCHING CHARACTERISTICS, V <sub>GS</sub> = 10 V         | (Note 3)                             |                                                                        |                          |     |      |      |       |
| Turn-On Delay Time                                        | t <sub>d(on)</sub>                   |                                                                        |                          |     | 16   |      | ns    |
| Rise Time                                                 | t <sub>r</sub>                       | V <sub>GS</sub> = 10 V,                                                | $V_{DD} = 80 \text{ V},$ |     | 140  |      | 1     |
| Turn-Off Delay Time                                       | t <sub>d(off)</sub>                  | $V_{GS} = 10 \text{ V},$<br>$I_{D} = 58 \text{ A}, I_{D}$              | $R_G = 6.2 \Omega$       |     | 70   |      |       |
| Fall Time                                                 | t <sub>f</sub>                       |                                                                        |                          |     | 126  |      |       |
| DRAIN-SOURCE DIODE CHARACTERISTICS                        |                                      |                                                                        |                          |     |      |      |       |
| Forward Diode Voltage                                     | $V_{SD}$                             | 1 50 4                                                                 | T <sub>J</sub> = 25°C    |     | 0.96 | 1.3  | V     |
|                                                           |                                      | I <sub>S</sub> = 58 A                                                  | T <sub>J</sub> = 125°C   |     | 0.89 |      | 1     |
| Reverse Recovery Time                                     | t <sub>rr</sub>                      |                                                                        |                          |     | 85   |      | ns    |
| Charge Time                                               | ta                                   | V <sub>GS</sub> = 0 V,                                                 | $I_S = 58 A$ ,           |     | 60   |      | 1     |
| Discharge Time                                            | t <sub>b</sub>                       | dl <sub>SD</sub> /dt =                                                 | 100 A/μs ΄               |     | 25   |      | 1     |
| Reverse Recovery Charge                                   | Q <sub>RR</sub>                      |                                                                        |                          |     | 270  |      | nC    |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperatures.

ID, DRAIN CURRENT (A)



Figure 1. On-Region Characteristics



**Figure 2. Transfer Characteristics** 



Figure 3. On-Region versus Gate Voltage



Figure 4. On-Resistance versus Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current versus Voltage



versus Gate Resistance

Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy versus **Starting Junction Temperature** 



Figure 13. Thermal Response

#### **ORDERING INFORMATION**

| Device       | Package                         | Shipping <sup>†</sup> |
|--------------|---------------------------------|-----------------------|
| NTB6412ANG   | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail       |
| NTB6412ANT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel     |
| NTP6412ANG   | TO-220<br>(Pb-Free)             | 50 Units / Rail       |
| NVB6412ANT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel     |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





DATE 13 JAN 2022

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: INCHES
- 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

#### 4. MAX WIDTH FOR F102 DEVICE = 1.35MM

|     | INCHES |       | MILLIMI | ETERS |
|-----|--------|-------|---------|-------|
| DIM | MIN.   | MAX.  | MIN.    | MAX.  |
| Α   | 0.570  | 0.620 | 14.48   | 15.75 |
| В   | 0.380  | 0.415 | 9.66    | 10.53 |
| С   | 0.160  | 0.190 | 4.07    | 4.83  |
| D   | 0.025  | 0.038 | 0.64    | 0.96  |
| F   | 0.142  | 0.161 | 3.60    | 4.09  |
| G   | 0.095  | 0.105 | 2.42    | 2.66  |
| Н   | 0.110  | 0.161 | 2.80    | 4.10  |
| J   | 0.014  | 0.024 | 0.36    | 0.61  |
| К   | 0.500  | 0.562 | 12.70   | 14.27 |
| L   | 0.045  | 0.060 | 1.15    | 1.52  |
| N   | 0.190  | 0.210 | 4.83    | 5.33  |
| Q   | 0.100  | 0.120 | 2.54    | 3.04  |
| R   | 0.080  | 0.110 | 2.04    | 2.79  |
| S   | 0.045  | 0.055 | 1.15    | 1.41  |
| T   | 0.235  | 0.255 | 5.97    | 6.47  |
| U   | 0.000  | 0.050 | 0.00    | 1.27  |
| V   | 0.045  |       | 1.15    |       |
| Z   |        | 0.080 |         | 2.04  |

| STYLE 1:<br>PIN 1.<br>2.<br>3.<br>4. | COLLECTOR<br>EMITTER | STYLE 2:<br>PIN 1.<br>2.<br>3.<br>4.  | COLLECTOR                            | STYLE 3:<br>PIN 1.<br>2.<br>3.<br>4.  | ANODE | 2.<br>3.                              | MAIN TERMINAL 1<br>MAIN TERMINAL 2<br>GATE<br>MAIN TERMINAL 2 |
|--------------------------------------|----------------------|---------------------------------------|--------------------------------------|---------------------------------------|-------|---------------------------------------|---------------------------------------------------------------|
| STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4. | DRAIN<br>SOURCE      | 2.<br>3.                              | ANODE<br>CATHODE<br>ANODE<br>CATHODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.  | ANODE | 2.<br>3.                              | CATHODE<br>ANODE<br>EXTERNAL TRIP/DELAY<br>ANODE              |
| STYLE 9:<br>PIN 1.<br>2.<br>3.<br>4. |                      | STYLE 10:<br>PIN 1.<br>2.<br>3.<br>4. | GATE                                 | STYLE 11:<br>PIN 1.<br>2.<br>3.<br>4. | DRAIN | STYLE 12:<br>PIN 1.<br>2.<br>3.<br>4. |                                                               |

| DOCUMENT NUMBER: | 98ASB42148B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-220      |                                                                                                                                                                                   | PAGE 1 OF 1 |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

### **MECHANICAL CASE OUTLINE**





D<sup>2</sup>PAK 3 CASE 418B-04 **ISSUE L** 

**DATE 17 FEB 2015** 

#### SCALE 1:1



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: INCH.
- 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04.

|     | INC       | INCHES |          | IETERS |  |
|-----|-----------|--------|----------|--------|--|
| DIM | MIN       | MAX    | MIN      | MAX    |  |
| Α   | 0.340     | 0.380  | 8.64     | 9.65   |  |
| В   | 0.380     | 0.405  | 9.65     | 10.29  |  |
| C   | 0.160     | 0.190  | 4.06     | 4.83   |  |
| D   | 0.020     | 0.035  | 0.51     | 0.89   |  |
| Е   | 0.045     | 0.055  | 1.14     | 1.40   |  |
| F   | 0.310     | 0.350  | 7.87     | 8.89   |  |
| G   | 0.100     | BSC    | 2.54 BSC |        |  |
| Н   | 0.080     | 0.110  | 2.03     | 2.79   |  |
| 7   | 0.018     | 0.025  | 0.46     | 0.64   |  |
| Κ   | 0.090     | 0.110  | 2.29     | 2.79   |  |
| L   | 0.052     | 0.072  | 1.32     | 1.83   |  |
| M   | 0.280     | 0.320  | 7.11     | 8.13   |  |
| N   | 0.197     | REF    | 5.00 REF |        |  |
| Р   | 0.079 REF |        | 2.00 REF |        |  |
| R   | 0.039 REF |        | 0.99     | REF    |  |
| S   | 0.575     | 0.625  | 14.60    | 15.88  |  |
| ٧   | 0.045     | 0.055  | 1.14     | 1.40   |  |



STYLE 1: PIN 1. BASE 2. COLLECTOR
3. EMITTER
4. COLLECTOR STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE 4. CATHODE

STYLE 4:

PIN 1. GATE
2. COLLECTOR
3. EMITTER
4. COLLECTOR

STYLE 5: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. ANODE

STYLE 6: PIN 1. NO CONNECT
2. CATHODE
3. ANODE
4. CATHODE

#### **MARKING INFORMATION AND FOOTPRINT ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42761B          | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | D <sup>2</sup> PAK 3 |                                                                                                                                                                             | PAGE 1 OF 2 |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**DATE 17 FEB 2015** 

## GENERIC MARKING DIAGRAM\*



xx = Specific Device Code A = Assembly Location

 WL
 = Wafer Lot

 Y
 = Year

 WW
 = Work Week

 G
 = Pb-Free Package

 AKA
 = Polarity Indicator

#### **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER: | 98ASB42761B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | D <sup>2</sup> PAK 3 |                                                                                                                                                                                | PAGE 2 OF 2 |  |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

### **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

#### onsemi:

NTB6412ANG NTB6412ANT4G NTP6412ANG NVB6412ANT4G