# **CAN Transceiver, Single Wire**

The NCV7356 is a physical layer device for a single wire data link capable of operating with various Carrier Sense Multiple Access with Collision Resolution (CSMA/CR) protocols such as the Bosch Controller Area Network (CAN) version 2.0. This serial data link network is intended for use in applications where high data rate is not required and a lower data rate can achieve cost reductions in both the physical media components and in the microprocessor and/or dedicated logic devices which use the network.

The network shall be able to operate in either the normal data rate mode or a high–speed data download mode for assembly line and service data transfer operations. The high–speed mode is only intended to be operational when the bus is attached to an off–board service node. This node shall provide temporary bus electrical loads which facilitate higher speed operation. Such temporary loads should be removed when not performing download operations.

The bit rate for normal communications is typically 33 kbit/s, for high–speed transmissions like described above a typical bit rate of 83 kbit/s is recommended. The NCV7356 features undervoltage lockout, timeout for faulty blocked input signals, output blanking time in case of bus ringing and a very low sleep mode current.

The device is compliant with GMW3089V2.4 General Motors Corporation specification.

#### **Features**

- Fully Compatible with J2411 Single Wire CAN Specification
- 60 µA (max) Sleep Mode Current
- Operating Voltage Range 5.0 to 27 V
- Up to 100 kbps High–Speed Transmission Mode
- Up to 40 kbps Bus Speed
- Selective BUS Wake-Up
- Logic Inputs Compatible with 3.3 V and 5 V Supply Systems
- Control Pin for External Voltage Regulators (14 Pin Package Only)
- Standby to Sleep Mode Timeout
- Low RFI Due to Output Wave Shaping
- Fully Integrated Receiver Filter
- Bus Terminals Short-Circuit and Transient Proof
- Loss of Ground Protection
- Protection Against Load Dump, Jump Start
- Thermal Overload and Short Circuit Protection
- ESD Protection of 4.0 kV on CANH Pin (2.0 kV on Any Other Pin)
- Undervoltage Lock Out
- Bus Dominant Timeout Feature
- Internally Fused Leads in SO-14 Package
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Oualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant



### ON Semiconductor®

www.onsemi.com



#### **PIN CONNECTIONS**

**GND** 

TxD



### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |  |  |  |  |
|--------------|----------------------|-----------------------|--|--|--|--|
| NCV7356D1G   | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |  |  |  |  |
| NCV7356D1R2G | SOIC-8<br>(Pb-Free)  | 2500 Tape & Reel      |  |  |  |  |
| NCV7356D2G   | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |  |  |  |  |
| NCV7356D2R2G | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |  |  |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. 8-Pin Package Block Diagram



Figure 2. 14-Pin Package Block Diagram

### **PACKAGE PIN DESCRIPTION**

| SOIC-8 | SOIC-14     | Symbol           | Description                                                                                      |
|--------|-------------|------------------|--------------------------------------------------------------------------------------------------|
| 1      | 2           | TxD              | Transmit data from microprocessor to CAN.                                                        |
| 2      | 3           | MODE0            | Operating mode select input 0.                                                                   |
| 3      | 4           | MODE1            | Operating mode select input 1.                                                                   |
| 4      | 5           | RxD              | Receive data from CAN to microprocessor.                                                         |
| 5      | 10          | V <sub>BAT</sub> | Battery input voltage.                                                                           |
| 6      | 11          | LOAD             | Resistor load (loss of ground detection low side switch).                                        |
| 7      | 12          | CANH             | Single wire CAN bus pin.                                                                         |
| 8      | 1, 7, 8, 14 | GND              | Ground                                                                                           |
| -      | 6, 13       | NC               | No Connection (Note 1)                                                                           |
| -      | 9           | INH              | Control pin for external voltage regulator (high voltage high side switch) (14 pin package only) |

<sup>1.</sup> PWB terminal 13 can be connected to ground which will allow the board to be assembled with either the 8 pin package or the 14 pin package.

#### **Electrical Specification**

All voltages are referenced to ground (GND). Positive currents flow into the IC. The maximum ratings given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may affect the reliability of the device.

#### **MAXIMUM RATINGS**

| Rating                                         | Symbol               | Condition                                                                                        | Min   | Max  | Unit     |
|------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|-------|------|----------|
| Supply Voltage, Normal Operation               | V <sub>BAT</sub>     | -                                                                                                | -0.3  | 18   | V        |
| Short-Term Supply Voltage, Transient           | V <sub>BAT.LD</sub>  | Load Dump; t < 500 ms                                                                            | _     | 40   | V (peak) |
|                                                |                      | Jump Start; t < 1.0 min                                                                          | _     | 27   | V        |
| Transient Supply Voltage                       | V <sub>BAT.TR1</sub> | ISO 7637/1 Pulse 1 (Note 2)                                                                      | -50   | _    | V        |
| Transient Supply Voltage                       | V <sub>BAT.TR2</sub> | ISO 7637/1 Pulses 2 (Note 2)                                                                     | _     | 100  | V        |
| Transient Supply Voltage                       | V <sub>BAT.TR3</sub> | ISO 7637/1 Pulses 3A, 3B                                                                         | -200  | 200  | V        |
| CANH Voltage                                   | V <sub>CANH</sub>    | V <sub>BAT</sub> < 27 V                                                                          | -20   | 40   | V        |
|                                                |                      | V <sub>BAT</sub> = 0 V                                                                           | -40   | 40   |          |
| Transient Bus Voltage                          | V <sub>CANHTR1</sub> | ISO 7637/1 Pulse 1 (Note 3)                                                                      | -50   | _    | V        |
| Transient Bus Voltage                          | V <sub>CANHTR2</sub> | ISO 7637/1 Pulses 2 (Note 3)                                                                     | _     | 100  | V        |
| Transient Bus Voltage                          | V <sub>CANHTR3</sub> | ISO 7637/1 Pulses 3A, 3B (Note 3)                                                                | -200  | 200  | V        |
| DC Voltage on Pin LOAD                         | $V_{LOAD}$           | Via RT > 2.0 kΩ                                                                                  | -40   | 40   | V        |
| DC Voltage on Pins TxD, MODE1, MODE0, RxD      | $V_{DC}$             | -                                                                                                | -0.3  | 7.0  | V        |
| ESD Capability of CANH<br>(Note 4)             | V <sub>ESDBUS</sub>  | Human Body Model (with respect to $V_{BAT}$ and GND) Eq. to Discharge 100 pF with 1.5 k $\Omega$ | -4000 | 4000 | V        |
| ESD Capability of Any Other Pin<br>(Note 4)    | V <sub>ESD</sub>     | Human Body Model Eq. to Discharge 100 pF with 1.5 k $\Omega$                                     | -2000 | 2000 | V        |
| Maximum Latchup Free Current at Any Pin        | I <sub>LATCH</sub>   | -                                                                                                | -500  | 500  | mA       |
| Storage Temperature                            | T <sub>STG</sub>     | -                                                                                                | -55   | 150  | °C       |
| Junction Temperature                           | TJ                   | -                                                                                                | -40   | 150  | °C       |
| Peak Reflow Soldering Temperature: Pb-Free, 60 | s to 150 s abo       | ove 217°C (Note 5)                                                                               | •     | 260  | °C       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 2. ISO 7637 test pulses are applied to  $V_{BAT}$  via a reverse polarity diode and >1.0  $\mu F$  blocking capacitor. 3. ISO 7637 test pulses are applied to CANH via a coupling capacitance of 1.0 nF.
- 4. ESD measured per Q100-002 (EIA/JESD22-A114-A).
- 5. For additional information, please see or download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **TYPICAL THERMAL CHARACTERISTICS**

|                                                           | Test Condition, Typical Value |              |      |  |
|-----------------------------------------------------------|-------------------------------|--------------|------|--|
| Parameter                                                 | Min Pad Board                 | 1" Pad Board | Unit |  |
| SOIC-8                                                    |                               |              | •    |  |
| Junction-to-Lead (psi-JL7, Ψ <sub>JL8</sub> ) or Pins 6-7 | 57 (Note 6)                   | 51 (Note 7)  | °C/W |  |
| Junction–to–Ambient ( $R_{\theta JA}, \theta_{JA}$ )      | 187 (Note 6)                  | 128 (Note 7) | °C/W |  |
| SOIC-14                                                   |                               |              | •    |  |
| Junction-to-Lead (psi-JL8, Ψ <sub>JL8</sub> )             | 30 (Note 8)                   | 30 (Note 9)  | °C/W |  |
| Junction–to–Ambient ( $R_{\theta JA}, \theta_{JA}$ )      | 122 (Note 8)                  | 84 (Note 9)  | °C/W |  |

- 6. 1 oz copper, 53 mm² coper area, 0.062" thick FR4.
- 7. 1 oz copper, 716 mm² coper area, 0.062" thick FR4. 8. 1 oz copper, 94 mm² coper area, 0.062" thick FR4.
- 9. 1 oz copper, 767 mm<sup>2</sup> coper area, 0.062" thick FR4.

### **ELECTRICAL CHARACTERISTICS** ( $V_{BAT} = 5.0$ to 27 V, $T_A = -40$ to +125°C, unless otherwise specified.)

| Characteristic                                            | Symbol                               | С                          | ondition                                                              | Min                   | Тур | Max                    | Unit |
|-----------------------------------------------------------|--------------------------------------|----------------------------|-----------------------------------------------------------------------|-----------------------|-----|------------------------|------|
| GENERAL                                                   |                                      |                            |                                                                       |                       |     |                        |      |
| Undervoltage Lock Out                                     | V <sub>BATuv</sub>                   |                            | -                                                                     | 3.5                   | _   | 4.8                    | V    |
| Supply Current, Recessive,                                | I <sub>BATN</sub>                    | V <sub>BAT</sub> = 18 V,   | Not High Speed Mode                                                   | _                     | 5.0 | 6.0                    | mA   |
| All Active Modes                                          |                                      | TxD Open                   | High Speed Mode                                                       | _                     | _   | 8.0                    |      |
| Normal Mode Supply Current,<br>Dominant                   | I <sub>BATN</sub><br>(Note 11)       |                            | ODE0 = MODE1 = H,<br>L, R <sub>L</sub> = 200 $\Omega$                 | _                     | 30  | 35                     | mA   |
| High-Speed Mode Supply Current,<br>Dominant               | I <sub>BATN</sub><br>(Note 11)       |                            | DDE0 = H, MODE1 = L,<br>L, $R_L$ = 75 $\Omega$                        | _                     | 70  | 75                     | mA   |
| Wake-Up Mode Supply Current,<br>Dominant                  | I <sub>BATW</sub><br>(Note 11)       | MODE0 =                    | <sub>AT</sub> = 27 V,<br>= L, MODE1 = H,<br>L, R <sub>L</sub> = 200 Ω | -                     | 60  | 75                     | mA   |
| Sleep Mode Supply Current (Note 10)                       | I <sub>BATS</sub>                    | TxD, F                     | 3 V, T <sub>A</sub> = 85°C,<br>8xD, MODE0,<br>DE1 Open                | _                     | 30  | 60                     | μΑ   |
| Thermal Shutdown (Note 11)                                | T <sub>SD</sub>                      |                            | _                                                                     | 155                   | _   | 180                    | °C   |
| Thermal Recovery (Note 11)                                | T <sub>REC</sub>                     |                            | _                                                                     | 126                   | -   | 150                    | °C   |
| CANH                                                      | •                                    |                            |                                                                       |                       |     | •                      |      |
| Bus Output Voltage                                        | V <sub>oh</sub>                      |                            | Ω, Normal Mode<br>< V <sub>BAT</sub> < 27 V                           | 4.4                   | -   | 5.1                    | V    |
| Bus Output Voltage<br>Low Battery                         | V <sub>oh</sub>                      |                            | rmal High-Speed Mode<br>< V <sub>BAT</sub> < 6.0 V                    | 3.4                   | 1   | 5.1                    | V    |
| Bus Output Voltage<br>High-Speed Mode                     | V <sub>oh</sub>                      |                            | High-Speed Mode<br>< V <sub>BAT</sub> < 16 V                          | 4.2                   | 1   | 5.1                    | V    |
| HV Fixed Wake–Up<br>Output High Voltage                   | V <sub>ohWuFix</sub>                 | Wake-Up I<br>11.4 V        | Mode, R <sub>L</sub> > 200 Ω,<br>< V <sub>BAT</sub> < 27 V            | 9.9                   | -   | 12.5                   | V    |
| HV Offset Wake-Up<br>Output High Voltage                  | V <sub>ohWuOffset</sub>              |                            | Mode, $R_L > 200 \Omega$ , $V_{BAT} < 11.4 V$                         | V <sub>BAT</sub> –1.5 | -   | V <sub>BAT</sub>       | V    |
| Recessive State<br>Output Voltage                         | V <sub>ol</sub>                      |                            | tate or Sleep Mode,<br>= 6.5 k $\Omega$                               | -0.20                 | -   | 0.20                   | V    |
| Bus Short Circuit Current                                 | -I <sub>CAN_SHORT</sub>              | V <sub>CANH</sub> = 0 V, V | <sub>BAT</sub> = 27 V, TxD = 0 V                                      | 50                    | -   | 350                    | mA   |
| Bus Leakage Current<br>During Loss of Ground              | I <sub>LKN_CAN</sub><br>(Note 12)    | Loss of Gro                | ound, V <sub>CANH</sub> = 0 V                                         | -50                   | 1   | 10                     | μΑ   |
| Bus Leakage Current, Bus Positive                         | I <sub>LKP_CAN</sub>                 | Т                          | xD High                                                               | -10                   | -   | 10                     | μΑ   |
| Bus Input Threshold                                       | V <sub>ih</sub>                      | Normal, High-<br>6.0 ≤     | Speed Mode, HVWU $V_{BAT} \le 27 \text{ V}$                           | 2.0                   | 2.1 | 2.2                    | V    |
| Bus Input Threshold Low Battery                           | V <sub>ihlb</sub>                    | Normal, V <sub>B</sub>     | AT = 5.0 V to 6.0 V                                                   | 1.6                   | 1.7 | 2.2                    | V    |
| Fixed Wake–Up from Sleep<br>Input High Voltage Threshold  | V <sub>ihWuFix</sub><br>(Note 11)    | Sleep Mod                  | de, V <sub>BAT</sub> > 10.9 V                                         | 6.6                   | -   | 7.9                    | V    |
| Offset Wake-Up from Sleep<br>Input High Voltage Threshold | V <sub>ihWuOffset</sub><br>(Note 11) | SI                         | eep Mode                                                              | V <sub>BAT</sub> -4.3 | -   | V <sub>BAT</sub> -3.25 | V    |
| LOAD                                                      |                                      |                            |                                                                       |                       |     |                        |      |
| Voltage on Switched Ground Pin                            | V <sub>LOAD_1mA</sub>                | I <sub>LO</sub> A          | <sub>D</sub> = 1.0 mA                                                 | -                     | _   | 0.1                    | V    |
| Voltage on Switched Ground Pin                            | $V_{LOAD}$                           | I <sub>LO</sub> A          | <sub>D</sub> = 5.0 mA                                                 | _                     | _   | 0.5                    | V    |
| Voltage on Switched Ground Pin                            | V <sub>LOAD_LOB</sub>                | I <sub>LOAD</sub> = 7.     | 0 mA, V <sub>BAT</sub> = 0 V                                          | -                     | _   | 1.0                    | V    |
| Load Resistance During Loss of Battery                    | R <sub>LOAD_LOB</sub>                | \                          | / <sub>BAT</sub> = 0                                                  | R <sub>L</sub> –10%   | -   | R <sub>L</sub> +35%    | Ω    |

<sup>10.</sup> Characterization data supports  $I_{BATS}$  < 65  $\mu$ A with conditions  $V_{BAT}$  = 18 V,  $T_{A}$  = 125°C 11. Thresholds not tested in production, guaranteed by design. 12. Leakage current in case of loss of ground is the summary of both currents  $I_{LKN\_CAN}$  and  $I_{LKN\_LOAD}$ .

**ELECTRICAL CHARACTERISTICS (continued)** ( $V_{BAT} = 5.0$  to 27 V,  $T_A = -40$  to +125°C, unless otherwise specified.)

| Characteristic                | Symbol               | Condition                                                 | Min                   | Тур                   | Max              | Unit |
|-------------------------------|----------------------|-----------------------------------------------------------|-----------------------|-----------------------|------------------|------|
| TXD, MODE0, MODE1             | •                    |                                                           |                       | •                     |                  |      |
| High Level Input Voltage      | $V_{ih}$             | 6.0 < V <sub>BAT</sub> < 27 V                             | 2.0                   | -                     | -                | V    |
| Low Level Input Voltage       | V <sub>il</sub>      | 6.0 < V <sub>BAT</sub> < 27 V                             | -                     | -                     | 0.8              | V    |
| TxD Pullup Current            | -l <sub>IL_TXD</sub> | TxD = L, MODE0 and 1 = H<br>5.0 < V <sub>BAT</sub> < 27 V | 10                    | -                     | 50               | μА   |
| MODE0 and 1 Pulldown Resistor | R <sub>MODE_pd</sub> |                                                           | 10                    | -                     | 50               | kΩ   |
| RXD                           |                      |                                                           |                       |                       |                  |      |
| Low Level Output Voltage      | V <sub>ol_rxd</sub>  | I <sub>RxD</sub> = 2.0 mA                                 | _                     | -                     | 0.4              | V    |
| High Level Output Leakage     | I <sub>ih_rxd</sub>  | V <sub>RxD</sub> = 5.0 V                                  | -10                   | -                     | 10               | μΑ   |
| RxD Output Current            | Irxd                 | V <sub>RxD</sub> = 5.0 V                                  | _                     | -                     | 70               | mA   |
| INH (14 Pin Package Only)     |                      |                                                           |                       |                       |                  |      |
| High Level Output Voltage     | V <sub>oh_INH</sub>  | I <sub>INH</sub> = -180 μA                                | V <sub>BAT</sub> -0.8 | V <sub>BAT</sub> -0.5 | V <sub>BAT</sub> | V    |
| Leakage Current               | I <sub>INH_Ik</sub>  | MODE0 = MODE1 = L, INH = 0 V                              | -5.0                  | _                     | 5.0              | μА   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### TYPICAL CHARACTERISTICS



Dominant vs. V<sub>BAT</sub>

**Figure 4. Normal Mode Supply Current** Dominant vs. Temperature

100

120



Figure 5. Sleep Mode Supply Current vs. Temperature

#### TIMING MEASUREMENT LOAD CONDITIONS

| Normal             | Normal and High Voltage Wake-Up Mode |                                  |  |
|--------------------|--------------------------------------|----------------------------------|--|
| min load / min tau | 3.3 kΩ / 540 pF                      | Additional 140 Ω tool resistance |  |
| min load / max tau | 3.3 kΩ / 1.2 nF                      | to ground in parallel            |  |
| max load / min tau | 200 Ω / 5.0 nF                       | Additional 120 Ω tool resistance |  |
| max load / max tau | 200 Ω / 20 nF                        | to ground in parallel            |  |

# **ELECTRICAL CHARACTERISTICS** (5.0 V $\leq$ V<sub>BAT</sub> $\leq$ 27 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125°C, unless otherwise specified.) **AC CHARACTERISTICS** (See Figures 6, 7, and 8)

| Characteristic                                                                          | Symbol                                 | Condition                                                   | Min        | Тур    | Max        | Unit |
|-----------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------|------------|--------|------------|------|
| Transmit Delay in Normal and Wake-Up Mode,<br>Bus Rising Edge (Notes 13, 14)            | t <sub>Tr</sub>                        | Min and Max Loads per Timing<br>Measurement Load Conditions | 2.0        | -      | 6.3        | μS   |
| Transmit Delay in Wake–Up Mode to V <sub>ihWU</sub> ,<br>Bus Rising Edge (Notes 13, 15) | t <sub>TWUr</sub>                      | Min and Max Loads per Timing<br>Measurement Load Conditions | 2.0        | -      | 18         | μs   |
| Transmit Delay in Normal Mode,<br>Bus Falling Edge (Notes 16, 17)                       | t <sub>Tf</sub>                        | Min and Max Loads per Timing<br>Measurement Load Conditions | 1.8        | -      | 10         | μs   |
| Transmit Delay in Wake-Up Mode,<br>Bus Falling Edge (Notes 16, 17)                      | t <sub>TWU1f</sub>                     | Min and Max Loads per Timing<br>Measurement Load Conditions | 3.0        | -      | 13.7       | μS   |
| Transmit Delay in High-Speed Mode,<br>Bus Rising Edge (Notes 13, 18)                    | t <sub>THSr</sub>                      | Min and Max Loads per Timing<br>Measurement Load Conditions | 0.1        | -      | 1.5        | μs   |
| Transmit Delay in High-Speed Mode,<br>Bus Falling Edge (Notes 17, 19)                   | t <sub>THSf</sub>                      | Min and Max Loads per Timing<br>Measurement Load Conditions | 0.04       | _      | 3.0        | μS   |
| Receive Delay, All Active Modes (Note 20)                                               | t <sub>DR</sub>                        | CANH High to Low Transition                                 | 0.3        | _      | 1.0        | μS   |
| Receive Delay, All Active Modes (Note 20)                                               | t <sub>RD</sub>                        | CANH Low to High Transition                                 | 0.3        | _      | 1.0        | μS   |
| Input Minimum Pulse Length,<br>All Active Modes (Note 18)                               | t <sub>mpDR</sub><br>t <sub>mpRD</sub> | CANH High to Low Transition<br>CANH Low to High Transition  | 0.1<br>0.1 | -<br>- | 1.0<br>1.0 | μS   |
| Wake-Up Filter Time Delay                                                               | t <sub>WUF</sub>                       | See Figure 7                                                | 10         | _      | 70         | μS   |
| Receive Blanking Time, After TxD L-H Transition                                         | t <sub>rb</sub>                        | See Figure 8                                                | 0.5        | -      | 6.0        | μS   |
| TxD Timeout Reaction Time                                                               | t <sub>tout</sub>                      | Normal and High-Speed Mode                                  | -          | 17     | -          | ms   |
| TxD Timeout Reaction Time                                                               | t <sub>toutwu</sub>                    | Wake-Up Mode                                                | _          | 17     | -          | ms   |
| Delay from Normal to High-Speed and<br>High Voltage Wake-Up Mode                        | t <sub>dnhs</sub>                      | -                                                           | _          | _      | 30         | ms   |
| Delay from High-Speed and High Voltage<br>Wake-Up to Normal Mode                        | t <sub>dhsn</sub>                      | -                                                           | _          | -      | 30         | ms   |
| Delay from Normal to Standby Mode                                                       | t <sub>dsby</sub>                      | V <sub>BAT</sub> = 6.0 V to 27 V                            | -          | -      | 500        | μS   |
| Delay from Sleep to Normal Mode                                                         | t <sub>dsnwu</sub>                     | V <sub>BAT</sub> = 6.0 V to 27 V                            | -          | -      | 50         | ms   |
| Delay from Sleep to High Voltage Mode                                                   | t <sub>dshv</sub>                      | V <sub>BAT</sub> = 6.0 V to 27 V                            | -          | -      | 50         | ms   |
| Delay from Standby to Sleep Mode (Note 21)                                              | t <sub>dsleep</sub>                    | V <sub>BAT</sub> = 6.0 V to 27 V                            | 100        | 250    | 500        | ms   |

- 13. Minimum signal delay time is measured from the TxD voltage threshold to CANH = 1.0 V.  $\tau$  load should be min per the Timing Measurement Load Conditions table.
- 14. Maximum signal delay time is measured from the TxD voltage threshold to CANH = 3.5 V at  $V_{BAT}$  = 27 V, CANH = 2.8 V at  $V_{BAT}$  = 5.0 V.  $\tau$  load should be max per the Timing Measurement Load Conditions table.
- 15. Maximum signal delay time is measured from the TxD voltage threshold to CANH = 9.2 V.  $V_{ihwumax} = V_{ihwufix}$ , max +  $V_{goff} = 7.9$  V + 1.3 V = 9.2 V.  $\tau$  load should be max per the Timing Measurement Load Conditions table.
- 16. Minimum signal delay time is measured from the TxD voltage threshold to CANH = 3.5 V at V<sub>BAT</sub> = 27 V, CANH = 2.8 V at V<sub>BAT</sub> = 5.0 V. τ load should be min per the Timing Measurement Load Conditions table.
- 17. Maximum signal delay time is measured from the TxD voltage threshold to CANH = 1 V. τ load should be max per the Timing Measurement Load Conditions table.
- 18. Maximum signal delay time is measured from the TxD voltage threshold to CANH = 3.5 V.  $\tau$  load should be max per the Timing Measurement Load Conditions table.
- 19. Minimum signal delay time is measured from the TxD voltage threshold to CANH = 3.5 V.  $\tau$  load should be min per the Timing Measurement Load Conditions table.
- 20. Receive delay time is measured from the rising / falling edge crossing of the nominal Vih value on CANH to the falling (Vcmos\_il\_max) / rising (Vcmos\_ih\_min) edge of RxD. This parameter is tested by applying a square wave signal to CANH. The minimum slew rate for the bus rising and falling edges is 50 V/μs. The low level on bus is always 0 V. For normal mode and high–speed mode testing the high level on bus is 4 V. For HVWU mode testing the high level on bus is V<sub>BAT</sub> 2 V. Relaxation of this non–critical parameter from 0.15 μs to 0.10 μs may be addressed in future revisions of GMW3089.
- 21. Tested on 14 Pin package only.

### **BUS LOADING REQUIREMENTS**

| Characteristic                                | Symbol                  | Min  | Тур                    | Max   | Unit |
|-----------------------------------------------|-------------------------|------|------------------------|-------|------|
| Number of System Nodes                        | -                       | 2    | _                      | 32    | _    |
| Network Distance Between Any Two ECU Nodes    | Bus Length              | -    | -                      | 60    | m    |
| Node Series Inductor Resistance (If required) | R <sub>ind</sub>        | -    | -                      | 3.5   | Ω    |
| Ground Offset Voltage                         | V <sub>goff</sub>       | -    | -                      | 1.3   | V    |
| Ground Offset Voltage, Low Battery            | V <sub>gofflowbat</sub> | -    | 0.1 x V <sub>BAT</sub> | 0.7   | V    |
| Device Capacitance (Unit Load)                | C <sub>ul</sub>         | 135  | 150                    | 300   | pF   |
| Network Total Capacitance                     | C <sub>tl</sub>         | 396  | -                      | 19000 | pF   |
| Device Resistance (Unit Load)                 | R <sub>ul</sub>         | 6435 | 6490                   | 6565  | Ω    |
| Device Resistance (Min Load)                  | R <sub>min</sub>        | 2000 | -                      | -     | Ω    |
| Network Total Resistance                      | R <sub>tl</sub>         | 200  | -                      | 4596  | Ω    |
| Network Time Constant (Note 22)               | τ                       | 1.0  | -                      | 4.0   | μs   |
| Network Time Constant in High-Speed Mode      | τ                       | -    | -                      | 1.5   | μs   |
| High-Speed Mode Network Resistance to GND     | R <sub>load</sub>       | 75   | _                      | 135   | Ω    |

<sup>22.</sup> The network time constant incorporates the bus wiring capacitance. The minimum value is selected to limit radiated emission. The maximum value is selected to ensure proper communication modes. Not all combinations of R and C are possible.

### **TIMING DIAGRAMS**



Figure 6. Input/Output Timing

## TIMING DIAGRAMS



Figure 7. Wake-Up Filter Time Delay



Figure 8. Receive Blanking Time

#### **FUNCTIONAL DESCRIPTION**

### **TxD Input Pin**

TxD Polarity

- TxD = logic 1 (or floating) on this pin produces an undriven or recessive bus state (low bus voltage)
- TxD = logic 0 on this pin produces either a bus normal or a bus high voltage dominant state depending on the transceiver mode state (high bus voltage)

If the TxD pin is driven to a logic low state while the sleep mode (Mode 0=0 and Mode 1=0) is activated, the transceiver can not drive the CANH pin to the dominant state.

The transceiver provides an internal pull-up current on the TxD pin (only in active modes [High-Speed Mode, High Voltage Wake-Up, and Normal Mode]) which will cause the transmitter to default to the bus recessive state when TxD is not driven. The internal current source circuitry limits the voltage pull-up level to be compatible with 3.3 V logic. The TxD pull-up current source is not active in Sleep Mode.

TxD input signals are standard CMOS logic levels.

#### **Timeout Feature**

In case of a faulty blocked dominant TxD input signal, the CANH output is switched off automatically after the specified TxD timeout reaction time to prevent a dominant bus.

The transmission is continued by next TxD L to H transition without delay.

#### **MODE0 and MODE1 Pins**

The transceiver provides a weak internal pulldown current on each of these pins which causes the transceiver to default to sleep mode when they are not driven. The mode input signals are standard CMOS logic level for 3.3 V and 5 V supply voltages. See Electrical Characteristics table for timing limitations for mode changes.

| MODE0 | MODE1 | Mode                 |
|-------|-------|----------------------|
| L     | L     | Sleep Mode           |
| Н     | L     | High-Speed Mode      |
| L     | Н     | High Voltage Wake-Up |
| Н     | Н     | Normal Mode          |

#### Sleep Mode

Transceiver is in low power state, waiting for wake-up via high voltage signal or by mode pins change to any state other than 0,0. In this state, the CANH pin is not in the dominant state regardless of the state of the TxD pin.

#### **High-Speed Mode**

This mode allows high-speed download with bit rates up to 100 Kbit/s. The output wave shapingaping circuit is

disabled in this mode. Bus transmitter drive circuits for those nodes which are required to communicate in high-speed mode are able to drive reduced bus resistance in this mode.

#### High Voltage Wake-Up Mode

This bus includes a selective node awake capability, which allows normal communication to take place among some nodes while leaving the other nodes in an undisturbed sleep state. This is accomplished by controlling the signal voltages such that all nodes must wake—up when they receive a higher voltage message signal waveform. The communication system communicates to the nodes information as to which nodes are to stay operational (awake) and which nodes are to put themselves into a non communicating low power "sleep" state. Communication at the lower, normal voltage levels shall not disturb the sleeping nodes.

#### **Normal Mode**

Transmission bit rate in normal communication is 33 Kbits/s. In normal transmission mode the NCV7356 supports controlled waveform rise and overshoot times. Waveform trailing edge control is required to assure that high frequency components are minimized at the beginning of the downward voltage slope. The remaining fall time occurs after the bus is inactive with drivers off and is determined by the RC time constant of the total bus load.

### **RxD Output Pin**

Logic data as sensed on the single wire CAN bus.

#### RxD Polarity

- RxD = logic 1 on this pin indicates a bus recessive state (low bus voltage)
- RxD = logic 0 on this pin indicates a bus normal or high voltage bus dominant state

#### **RxD** in Sleep Mode

RxD does not pass signals to the microprocessor while in sleep mode until a valid wake-up bus voltage level is received or the MODE0 and MODE 1 pins are not 0, 0 respectively. When the valid wake-up bus voltage signal awakens the transceiver, the RxD pin signals an interrupt (logic 0). If there is no mode change within 250 ms (typ), the transceiver re-enters the sleep mode.

When not in sleep mode all valid bus signals will be sent out on the RxD pin.

RxD will be placed in the undriven or off state when in sleep mode.

RxD Typical Load Resistance:  $2.7 \text{ k}\Omega$ Capacitance: < 25 pF

#### **Bus LOAD Pin**

#### Bus LOAD Pin Description

The bus LOAD pin provides a network load impedance program point for the CAN bus. The value of the resistor between the CANH and LOAD pins can be adjusted to provide adequate impedance for the bus loading requirements as dictated by the Single Wire CAN Specification (J2411).

The resistor between CANH and LOAD pins provides a pull down impedance for the CANH pin. The CANH driver is a pull—up amplifier with no sink capability.

The bus LOAD pin also provides the detection circuitry for loss of ground detection to insure there are no loading effects on the bus should the ground connection be lost to the NCV7356 device. During a system loss of ground event, CANH with the 6.49 k $\Omega$  resistor between CANH and LOAD will affect the bus with only between  $-50~\mu A$  and  $10~\mu A$  of current (Bus Leakage Current During Loss of Ground).

Resistor ground connection with internal open-on-loss-of-ground protection

When the ECU experiences a loss of ground condition, this pin is switched to a high impedance state.

The ground connection through this pin is not interrupted in any transceiver operating mode including the sleep mode. The ground connection only is interrupted when there is a valid loss of ground condition.

This pin provides the bus load resistor with a path to ground which contributes less than 0.1 V to the bus offset voltage when sinking the maximum current through one unit load resistor. This path exists in all operating modes, including the sleep mode.

The transceiver's maximum bus leakage current contribution to  $V_{ol}$  from the LOAD pin when in a loss of ground state is 50  $\mu A$  over all operating temperatures and  $3.5 < V_{BAT} < 27$  V.

#### **VBAT Input Pin**

#### Vehicle Battery Voltage

The transceiver is fully operational as described in the Electrical Characteristics Table over the range 6.0 V <  $V_{BAT} < 18 \ V$  as measured between the GND pin and the  $V_{BAT}$  pin.

For  $5.0~V < V_{Bat} < 6.0~V$ , the bus operates in normal mode with reduced dominant output voltage and reduced receiver input voltage. High voltage wake-up is not possible (dominant output voltage is the same as in normal or high-speed mode).

The transceiver operates in normal mode when 18 V <  $V_{Bat}$  < 27 V at 85°C for one minute.

### **CAN BUS**

#### Input/Output Pin

The CANH pin is composed of a pull-up amplifier (no sink capability) for driving the single-wire CAN bus. It is designed to drive a 200  $\Omega$  load when operating in normal

mode and can operate higher 75  $\Omega$  loads for High–Speed Mode. The minimum output driver capability is 50 mA, but output shorts to ground can reach 350mA.

Normal CANH output voltages are between 4.4 V and 5.1 V. These amplitudes increase to between 9.9 V and 12.5 V for selective system IC selection in Wake–Up Mode.

The CANH pin also acts as a bus read amplifier. The Bus Wake–Up from Sleep Input Voltage Threshold is between 6.6 V and 7.9 V, but to maintain normal communication, the threshold is 2.1 V.

#### Wave Shaping in Normal and High Voltage Wake-Up Mode

Wave shaping is incorporated into the transmitter to minimize EMI radiated emissions. An important contributor to emissions is the rise and fall times during output transitions at the "corners" of the voltage waveform. The resultant waveform is one half of a sin wave of frequency 50–65 kHz at the rising waveform edge and one quarter of this sin wave at falling or trailing edge.

#### Wave Shaping in High-Speed Mode

Wave shaping control of the rising and falling waveform edges are disabled during high-speed mode. EMI emissions requirements are waived during this mode. The waveform rise time in this mode is less than 1.0 µs.

#### Short Circuits

If the CAN BUS pin is shorted to ground for any duration of time, the current is limited as specified in the Electrical Characteristics Table until an overtemperature shutdown circuit disables the output high side drive source transistor preventing damage to the IC.

### Loss of Ground

In case of a valid loss of ground condition, the LOAD pin is switched into high impedance state. The CANH transmission is continued until the undervoltage lock out voltage threshold is detected.

#### Loss of Battery

In case of loss of battery ( $V_{BAT}=0$  or open) the transceiver does not disturb bus communication. The maximum reverse current into the power supply system ( $V_{BAT}$ ) doesn't exceed 500  $\mu A$ .

#### INH Pin (14 pin package only)

The INH pin is a high–voltage highside switch used to control the ECU's regulated microcontroller power supply. After power–on, the transceiver automatically enters an intermediate standby mode, the INH output will go high (up to  $V_{BAT}$ ) turning on the external voltage regulator. The external regulator provides power to the ECU. If there is no mode change within 250 ms (typ), the transceiver re–enters the sleep mode and the INH output goes to logic 0 (floating).

When the transceiver has detected a valid wake-up condition (bus HVWU traffic which exceeds the wake-up filter time delay) the INH output will become high (up to

 $V_{BAT}$ ) again and the same procedure starts as described after power–on. In case of a mode change into any active mode, the sleep timer is stopped and INH stays high (up to

 $V_{BAT}$ ). If the transceiver enters the sleep mode, INH goes to logic 0 (floating) after 250 ms (typ) when no wake-up signal is present.



Figure 9. State Diagram, 8 Pin Package



Figure 10. State Diagram, 14 Pin Package



\*Recommended capacitance at  $V_{\mbox{\footnotesize{BAT\_ECU}}}\!>1.0~\mu\mbox{F}$  (immunity to ISO7637/1 test pulses)

Figure 11. Application Circuitry, 8 Pin Package



\*Recommended capacitance at  $V_{BAT\_ECU}$  > 1.0  $\mu F$  (immunity to ISO7637/1 test pulses)

Figure 12. Application Circuitry, 14 Pin Package

#### **SOIC-8 Thermal Information**

|                                                           | Test Condition             | , Typical Value           |      |
|-----------------------------------------------------------|----------------------------|---------------------------|------|
| Parameter                                                 | Min Pad Board<br>(Note 23) | 1" Pad Board<br>(Note 24) | Unit |
| Junction-to-Lead (psi-JL7, Ψ <sub>JL8</sub> ) or Pins 6-7 | 57                         | 51                        | °C/W |
| Junction–to–Ambient ( $R_{\theta JA}, \theta_{JA}$ )      | 187                        | 128                       | °C/W |

- 23.1 oz copper, 53 mm $^2$  coper area, 0.062" thick FR4. 24.1 oz copper, 716 mm $^2$  coper area, 0.062" thick FR4.
  - Package Construction



Figure 13. Internal construction of the package simulation.



Figure 14. Min pad is shown as the red traces.

1" pad includes the yellow area. Internal construction is shown for later reference.



Figure 15. SOIC–8,  $\theta_{JA}$  as a Function of the Pad Copper Area Including Traces, Board Material

Table 1. SOIC-8 Thermal RC Network Models\*

| 53 mm <sup>2</sup> | 719 mm <sup>2</sup> | Copper Area | 53 mm2   | 719 mm <sup>2</sup> | Copper Area |
|--------------------|---------------------|-------------|----------|---------------------|-------------|
| Cauer              | Network             |             | Foster   |                     |             |
| C's                | C's                 | Units       | Tau      | Tau                 | Units       |
| 5.86E-06           | 5.86E-06            | W-s/C       | 1.00E-06 | 1.00E-06            | sec         |
| 2.29E-05           | 2.29E-05            | W-s/C       | 1.00E-05 | 1.00E-05            | sec         |
| 6.98E-05           | 6.97E-05            | W-s/C       | 1.00E-04 | 1.00E-04            | sec         |
| 3.68E-04           | 3.68E-04            | W-s/C       | 1.99E-04 | 1.99E-04            | sec         |
| 3.75E-04           | 3.74E-04            | W-s/C       | 1.00E-03 | 1.00E-03            | sec         |
| 1.57E-03           | 1.56E-03            | W-s/C       | 1.64E-02 | 1.64E-02            | sec         |
| 2.05E-02           | 2.24E-02            | W-s/C       | 5.60E-01 | 5.60E-01            | sec         |
| 9.13E-02           | 7.35E-02            | W-s/C       | 4.50E+00 | 4.50E+00            | sec         |
| 2.64E-01           | 1.22E+00            | W-s/C       | 7.61E+01 | 7.61E+01            | sec         |
| 1.66E+01           | 9.74E+00            | W-s/C       | 3.00E+01 | 3.00E+01            | sec         |
| R's                | R's                 |             | R's      | R's                 |             |
| 0.22               | 0.22                | C/W         | 1.30E-01 | 1.30E-01            | C/W         |
| 0.50               | 0.50                | C/W         | 2.82E-01 | 2.82E-01            | C/W         |
| 1.30               | 1.30                | C/W         | 8.91E-01 | 8.91E-01            | C/W         |
| 1.80               | 1.79                | C/W         | 0.17     | 0.18                | C/W         |
| 0.95               | 0.96                | C/W         | 1.88     | 1.88                | C/W         |
| 7.43               | 7.37                | C/W         | 7.15     | 7.24                | C/W         |
| 31.19              | 31.59               | C/W         | 19.80    | 16.27               | C/W         |
| 59.97              | 47.70               | C/W         | 30.1     | 54.7                | C/W         |
| 75.79              | 28.63               | C/W         | 14.1     | 23.3                | C/W         |
| 4.41               | 6.15                | C/W         | 109.0    | 21.3                | C/W         |

<sup>\*</sup>Bold face items in the Cauer network above, represent the package without the external thermal system. The Bold face items in the Foster network are computed by the square root of time constant R(t) = 130 \* sqrt(time(sec)). The constant is derived based on the active area of the device with silicon and epoxy at the interface of the heat generation.

The Cauer networks generally have physical significance and may be divided between nodes to separate thermal behavior due to one portion of the network from another. The Foster networks, though when sorted by time constant (as above) bear a rough correlation with the Cauer networks, are really only convenient mathematical models. Both Foster and Cauer networks can be easily implemented

using circuit simulating tools, whereas Foster networks may be more easily implemented using mathematical tools (for instance, in a spreadsheet program), according to the following formula:

$$R(t) = \sum_{i=1}^{n} R_i (1-e^{-t/tau_i})$$



Figure 18. SOIC-8 Single Pulse Heating Curve



Figure 19. SOIC-8 Thermal Duty Cycle Curves on 1" Spreader Test Board

**SOIC-14 Thermal Information** 

|                                                      | Test Condition             | , Typical Value           |      |
|------------------------------------------------------|----------------------------|---------------------------|------|
| Parameter                                            | Min Pad Board<br>(Note 25) | 1" Pad Board<br>(Note 26) | Unit |
| Junction–to–Lead (psi–JL8, Ψ <sub>JL8</sub> )        | 30                         | 30                        | °C/W |
| Junction–to–Ambient ( $R_{\theta JA}, \theta_{JA}$ ) | 122                        | 84                        | °C/W |

25.1 oz copper, 94 mm² coper area, 0.062" thick FR4. 26.1 oz copper, 767 mm² coper area, 0.062" thick FR4.



Figure 21. Min pad is shown as the red traces. 1 inch pad includes the yellow area. Pin 1, 7, 8 and 14 are connected to flag internally to the package and externally to the heat spreading area.



Figure 20. Internal construction of the package simulation.



Figure 22. SOIC–14,  $\theta_{JA}$  as a Function of the Pad Copper Area Including Traces, **Board Material** 

Table 2. SOIC-14 Thermal RC Network Models\*

| 96 mm <sup>2</sup> | 767 mm <sup>2</sup> | Copper Area | 96 mm <sup>2</sup> | 767 mm <sup>2</sup> | Copper Area |
|--------------------|---------------------|-------------|--------------------|---------------------|-------------|
| Cauer              | Network             |             | Foster             | Network             |             |
| C's                | C's                 | Units       | Tau                | Tau                 | Units       |
| 3.12E-05           | 3.12E-05            | W-s/C       | 1.00E-06           | 1.00E-06            | sec         |
| 1.21E-04           | 1.21E-04            | W-s/C       | 1.00E-05           | 1.00E-05            | sec         |
| 3.53E-04           | 3.50E-04            | W-s/C       | 1.00E-04           | 1.00E-04            | sec         |
| 1.19E-03           | 1.19E-03            | W-s/C       | 0.028              | 0.001               | sec         |
| 4.86E-03           | 5.05E-03            | W-s/C       | 0.001              | 0.009               | sec         |
| 2.17E-02           | 7.16E-03            | W-s/C       | 0.280              | 0.047               | sec         |
| 8.94E-02           | 3.51E-02            | W-s/C       | 2.016              | 0.875               | sec         |
| 0.304              | 0.262               | W-s/C       | 16.64              | 7.53                | sec         |
| 1.71               | 2.43                | W-s/C       | 59.47              | 68.4                | sec         |
|                    | 411                 | W-s/C       |                    | 92.221              | sec         |
| R's                | R's                 |             | R's                | R's                 |             |
| 0.041              | 0.041               | °C/W        | 2.44E-02           | 2.44E-02            | °C/W        |
| 0.095              | 0.096               | °C/W        | 5.28E-02           | 5.28E-02            | °C/W        |
| 0.279              | 0.281               | °C/W        | 1.67E-01           | 1.67E-01            | °C/W        |
| 1.154              | 0.995               | °C/W        | 3.5                | 0.7                 | °C/W        |
| 5.621              | 6.351               | °C/W        | 0.7                | 0.1                 | °C/W        |
| 13.180             | 1.910               | °C/W        | 8.7                | 5.8                 | °C/W        |
| 23.823             | 21.397              | °C/W        | 15.9               | 16.4                | °C/W        |
| 53.332             | 27.150              | °C/W        | 31.9               | 27.1                | °C/W        |
| 24.794             | 25.276              | °C/W        | 61.3               | 29.0                | °C/W        |
|                    | 0.218               | °C/W        |                    | 4.3                 | °C/W        |

<sup>\*</sup>Bold face items in the Cauer network above, represent the package without the external thermal system. The Bold face items in the Foster network are computed by the square root of time constant R(t) = 24.4 \* sqrt(time(sec)). The constant is derived based on the active area of the device with silicon and epoxy at the interface of the heat generation.

The Cauer networks generally have physical significance and may be divided between nodes to separate thermal behavior due to one portion of the network from another. The Foster networks, though when sorted by time constant (as above) bear a rough correlation with the Cauer networks, are really only convenient mathematical models. Both Foster and Cauer networks can be easily implemented

using circuit simulating tools, whereas Foster networks may be more easily implemented using mathematical tools (for instance, in a spreadsheet program), according to the following formula:

$$R(t) = \sum_{i=1}^{n} R_i (1-e^{-t/tau_i})$$



Figure 23. Grounded Capacitor Thermal Network ("Cauer" Ladder)



Figure 24. Non-Grounded Capacitor Thermal Ladder ("Foster" Ladder)



Figure 25. SOIC-14 Single Pulse Heating



Figure 26. SOIC-14 Thermal Duty Cycle Curves on 1" Spreader Test Board



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| С   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

= Wafer Lot = Year = Work Week

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                             | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

## DATE 16 FEB 2011

| STYLE 3: PIN 1. DRAIN, PIE #1 CTOR, #1 CTOR, #2 CTOR, #1 CTOR, #2 CTOR, #2 CTOR, #2 CTOR, #2 CTOR, #1 | 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE  STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #1 Vd  STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN 8. TYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #1 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E PIN 1. INPUT 2. EXTERNAL BY 3. THIRD STAGE 4. GROUND E 5. DRAIN 6. GATE 3 7. SECOND STAGE 8. FIRST STAGE STYLE 11: ID PIN 1. SOURCE 1 2. GATE 1 T 3. SOURCE 2 ID 4. GATE 2 ID 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 ID 8. DRAIN 1 ID | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 Vd 8. COLLECTOR, #1  STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN 8. TYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2                                                                                                                                                                               |
| ID PIN 1. SOURCE 1 2. GATE 1 T 3. SOURCE 2 ID 4. GATE 2 ID 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 ID 8. DRAIN 1 STYLE 15: RCE PIN 1. ANODE 1 E 2. ANODE 1 RCE 3. ANODE 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2                                                                                                                                                                                                                                                                                                                                 |
| STYLE 15:  RCE PIN 1. ANODE 1 E 2. ANODE 1 RCE 3. ANODE 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PIN 1. EMITTER, DIE #1<br>2. BASE, DIE #1<br>3. EMITTER, DIE #2                                                                                                                                                                                                                                                                                                                                                                                                                   |
| N 7. CATHODE, CON<br>N 8. CATHODE, CON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MMON         5. COLLECTOR, DIE #2           MMON         6. COLLECTOR, DIE #2           MMON         7. COLLECTOR, DIE #1           MMON         8. COLLECTOR, DIE #1                                                                                                                                                                                                                                                                                                             |
| STYLE 19: PIN 1. SOURCE 1 E 2. GATE 1 E 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 DE 7. DRAIN 1 DE 8. MIRROR 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                             |
| STYLE 23: E1 PIN 1. LINE 1 IN DN CATHODE/VCC 2. COMMON ANC DN CATHODE/VCC 3. COMMON ANC E3 4. LINE 2 IN DN ANODE/GND 5. LINE 2 OUT E4 6. COMMON ANC E5 7. COMMON ANC DN ANODE/GND 8. LINE 1 OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ODE/GND 2. EMITTER ODE/GND 3. COLLECTOR/ANODE                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                                                                                                                                                                                                                                                                                                                                  |
| 1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ E 5. SOURCE E 6. SOURCE E 7. SOURCE 8. DRAIN                                                                                                                                                                                                                                                                                                                                                                                    |

| DOCUMENT NUMBER: | 98ASB42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  | ' '         |
|------------------|---------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-8 NB                                                                                   |  | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 1.35        | 1.75 | 0.054     | 0.068 |
| A1  | 0.10        | 0.25 | 0.004     | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008     | 0.010 |
| b   | 0.35        | 0.49 | 0.014     | 0.019 |
| D   | 8.55        | 8.75 | 0.337     | 0.344 |
| Е   | 3.80        | 4.00 | 0.150     | 0.157 |
| е   | 1.27        | BSC  | 0.050 BSC |       |
| Н   | 5.80        | 6.20 | 0.228     | 0.244 |
| h   | 0.25        | 0.50 | 0.010     | 0.019 |
| L   | 0.40        | 1.25 | 0.016     | 0.049 |
| M   | 0 °         | 7°   | 0 °       | 7°    |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " ■". may or may not be present.

# - 6.50 -14X

**SOLDERING FOOTPRINT\*** 



DIMENSIONS: MILLIMETERS

C SEATING PLANE

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                            | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### SOIC-14 CASE 751A-03 ISSUE L

### DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B Electronic versions are uncontrolled except when accessed directly from the Document F Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-14 NB                                                                                                                                                                         |  | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative