

### 600 nA, Non-Unity Gain Rail-to-Rail Input/Output Op Amps

#### Features

- · Low Quiescent Current: 600 nA/amplifier (typical)
- Gain Bandwidth Product: 100 kHz (typical)
- Stable for gains of 10 V/V or higher
- Rail-to-Rail Input/Output
- Wide Supply Voltage Range: 1.4V to 6.0V
- Available in Single, Dual, and Quad
- Chip Select (CS) with MCP6143
- · Available in 5-lead and 6-lead SOT-23 Packages
- Temperature Ranges:
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C

#### Applications

- Toll Booth Tags
- Wearable Products
- Temperature Measurement
- Battery Powered

#### **Design Aids**

- · SPICE Macro Models
- FilterLab<sup>®</sup> Software
- Mindi<sup>™</sup> Simulation Tool
- Microchip Advanced Part Selector (MAPS)
- Analog Demonstration and Evaluation Boards
- Application Notes

#### **Related Devices**

• MCP6041/2/3/4: Unity Gain Stable Op Amps

#### **Typical Application**



#### Description

The MCP6141/2/3/4 family of non-unity gain stable operational amplifiers (op amps) from Microchip Technology Inc. operate with a single supply voltage as low as 1.4V, while drawing less than 1  $\mu$ A (maximum) of quiescent current per amplifier. These devices are also designed to support rail-to-rail input and output operation. This combination of features supports battery-powered and portable applications.

The MCP6141/2/3/4 amplifiers have a gain bandwidth product of 100 kHz (typical) and are stable for gains of 10 V/V or higher. These specifications make these op amps appropriate for battery powered applications where a higher frequency response from the amplifier is required.

The MCP6141/2/3/4 family operational amplifiers are offered in single (MCP6141), single with Chip Select  $\overline{(CS)}$  (MCP6143), dual (MCP6142) and quad (MCP6144) configurations. The MCP6141 device is available in the 5-lead SOT-23 package, and the MCP6143 device is available in the 6-lead SOT-23 package.

#### **Package Types**



NOTES:

#### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>DD</sub> – V <sub>SS</sub>                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------|
| Current at Analog Input Pins±2 mA                                                                                        |
| Analog Inputs (V <sub>IN</sub> +, V <sub>IN</sub> -) $\uparrow\uparrow$ V <sub>SS</sub> – 1.0V to V <sub>DD</sub> + 1.0V |
| All Other Inputs and Outputs $V_{SS}{-}0.3V$ to $V_{DD}{+}0.3V$                                                          |
| Difference Input Voltage $ V_{DD} - V_{SS} $                                                                             |
| Output Short Circuit CurrentContinuous                                                                                   |
| Current at Output and Supply Pins±30 mA                                                                                  |
| Storage Temperature65°C to +150°C                                                                                        |
| Maximum Junction Temperature (T <sub>J</sub> )+150°C                                                                     |
| ESD Protection On All Pins (HBM; MM) $\geq$ 4 kV; 400V                                                                   |

**†** Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**††** See Section 4.1.2 "Input Voltage and Current Limits".

#### DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:** Unless otherwise indicated,  $V_{DD}$  = +1.4V to +5.5V,  $V_{SS}$  = GND,  $T_A$  = +25°C,  $V_{CM}$  =  $V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L$  =  $V_{DD}/2$ ,  $R_L$  = 1 M $\Omega$  to  $V_L$  and  $\overline{CS}$  is tied low (refer to Figure 1-2 and Figure 1-3).

| Parameters                         | Sym                               | Min                   | Тур                  | Max                   | Units | Conditions                                                                                  |
|------------------------------------|-----------------------------------|-----------------------|----------------------|-----------------------|-------|---------------------------------------------------------------------------------------------|
| Input Offset                       |                                   |                       |                      |                       |       | •                                                                                           |
| Input Offset Voltage               | V <sub>OS</sub>                   | -3                    | _                    | +3                    | mV    | $V_{CM} = V_{SS}$                                                                           |
| Drift with Temperature             | $\Delta V_{OS} / \Delta T_A$      | _                     | ±1.8                 | _                     | μV/°C | $V_{CM} = V_{SS}, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                              |
|                                    | $\Delta V_{OS} / \Delta T_A$      | _                     | ±10                  | _                     | µV/°C | $V_{CM} = V_{SS},$<br>$T_A = +85^{\circ}C$ to +125°C                                        |
| Power Supply Rejection             | PSRR                              | 70                    | 85                   | _                     | dB    | V <sub>CM</sub> = V <sub>SS</sub>                                                           |
| Input Bias Current and Impedance   |                                   |                       |                      |                       |       | ·                                                                                           |
| Input Bias Current                 | I <sub>B</sub>                    | _                     | 1                    | _                     | pА    |                                                                                             |
| Industrial Temperature             | I <sub>B</sub>                    | _                     | 20                   | 100                   | pА    | T <sub>A</sub> = +85°                                                                       |
| Extended Temperature               | Ι <sub>Β</sub>                    | _                     | 1200                 | 5000                  | pА    | T <sub>A</sub> = +125°                                                                      |
| Input Offset Current               | I <sub>OS</sub>                   | _                     | 1                    | _                     | pА    |                                                                                             |
| Common-mode Input Impedance        | Z <sub>CM</sub>                   | _                     | 10 <sup>13</sup>   6 | _                     | Ω  pF |                                                                                             |
| Differential Input Impedance       | Z <sub>DIFF</sub>                 | _                     | 10 <sup>13</sup>   6 | _                     | Ω  pF |                                                                                             |
| Common-mode                        |                                   |                       |                      |                       |       |                                                                                             |
| Common-mode Input Range            | V <sub>CMR</sub>                  | V <sub>SS</sub> -0.3  | _                    | V <sub>DD</sub> +0.3  | V     |                                                                                             |
| Common-mode Rejection Ratio        | CMRR                              | 62                    | 80                   | —                     | dB    | $V_{DD}$ = 5V, $V_{CM}$ = -0.3V to 5.3V                                                     |
|                                    | CMRR                              | 60                    | 75                   | _                     | dB    | $V_{DD}$ = 5V, $V_{CM}$ = 2.5V to 5.3V                                                      |
|                                    | CMRR                              | 60                    | 80                   | —                     | dB    | $V_{DD}$ = 5V, $V_{CM}$ = -0.3V to 2.5V                                                     |
| Open-Loop Gain                     |                                   |                       |                      |                       |       |                                                                                             |
| DC Open-Loop Gain (large signal)   | A <sub>OL</sub>                   | 95                    | 115                  |                       | dB    | $R_L$ = 50 kΩ to V <sub>L</sub> ,<br>V <sub>OUT</sub> = 0.1V to V <sub>DD</sub> -0.1V       |
| Output                             |                                   |                       |                      |                       |       |                                                                                             |
| Maximum Output Voltage Swing       | V <sub>OL</sub> , V <sub>OH</sub> | V <sub>SS</sub> + 10  | —                    | V <sub>DD</sub> - 10  | mV    | $R_L = 50 \text{ k}\Omega \text{ to } V_L,$<br>0.5V input overdrive                         |
| Linear Region Output Voltage Swing | V <sub>OVR</sub>                  | V <sub>SS</sub> + 100 | —                    | V <sub>DD</sub> - 100 | mV    | $\begin{array}{l} R_L \mbox{=} 50 \ k\Omega \ to \ V_L, \\ A_{OL} \geq 95 \ dB \end{array}$ |
| Output Short Circuit Current       | I <sub>SC</sub>                   | _                     | 2                    | —                     | mA    | V <sub>DD</sub> = 1.4V                                                                      |
|                                    | I <sub>SC</sub>                   |                       | 20                   | —                     | mA    | V <sub>DD</sub> = 5.5V                                                                      |
| Power Supply                       |                                   |                       |                      |                       |       |                                                                                             |
| Supply Voltage                     | V <sub>DD</sub>                   | 1.4                   | _                    | 6.0                   | V     | Note 1                                                                                      |
| Quiescent Current per Amplifier    | ١ <sub>Q</sub>                    | 0.3                   | 0.6                  | 1.0                   | μA    | I <sub>O</sub> = 0                                                                          |

Note 1: All parts with date codes February 2008 and later have been screened to ensure operation at V<sub>DD</sub> = 6.0V. However, the other minimum and maximum specifications are measured at 1.8V and 5.5V

© 2019 Microchip Technology Inc.

#### AC ELECTRICAL CHARACTERISTICS

| Parameters                  | Sym             | Min | Тур | Мах | Units             | Conditions          |  |  |
|-----------------------------|-----------------|-----|-----|-----|-------------------|---------------------|--|--|
| AC Response                 |                 |     |     |     |                   |                     |  |  |
| Gain Bandwidth Product      | GBWP            | _   | 100 | _   | kHz               |                     |  |  |
| Slew Rate                   | SR              | _   | 24  | _   | V/ms              |                     |  |  |
| Phase Margin                | PM              | _   | 60  | _   | 0                 | G = +10 V/V         |  |  |
| Noise                       |                 |     |     |     |                   |                     |  |  |
| Input Voltage Noise         | E <sub>ni</sub> | _   | 5.0 | _   | μV <sub>P-P</sub> | f = 0.1 Hz to 10 Hz |  |  |
| Input Voltage Noise Density | e <sub>ni</sub> | _   | 170 | _   | nV/√Hz            | f = 1 kHz           |  |  |
| Input Current Noise Density | i <sub>ni</sub> | _   | 0.6 |     | fA/√Hz            | f = 1 kHz           |  |  |

### MCP6143 CHIP SELECT (CS) ELECTRICAL CHARACTERISTICS

| Electrical Characteristics: Unless otherw $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 1 \text{ M}\Omega$ to $V_{DD}$ |                    |                      |     |                      |       |                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|-----|----------------------|-------|----------------------------------------------------------------------------------------------------|
| Parameters                                                                                                                      | Sym                | Min                  | Тур | Мах                  | Units | Conditions                                                                                         |
| CS Low Specifications                                                                                                           |                    |                      |     |                      |       |                                                                                                    |
| CS Logic Threshold, Low                                                                                                         | V <sub>IL</sub>    | V <sub>SS</sub>      | _   | V <sub>SS</sub> +0.3 | V     |                                                                                                    |
| CS Input Current, Low                                                                                                           | I <sub>CSL</sub>   | —                    | 5   | —                    | pА    | $\overline{\text{CS}} = V_{\text{SS}}$                                                             |
| CS High Specifications                                                                                                          |                    |                      |     |                      |       |                                                                                                    |
| CS Logic Threshold, High                                                                                                        | V <sub>IH</sub>    | V <sub>DD</sub> -0.3 | _   | V <sub>DD</sub>      | V     |                                                                                                    |
| CS Input Current, High                                                                                                          | I <sub>CSH</sub>   | —                    | 5   | —                    | pА    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                      |
| CS Input High, GND Current                                                                                                      | I <sub>SS</sub>    | —                    | -20 | —                    | pА    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                      |
| Amplifier Output Leakage, CS High                                                                                               | I <sub>OLEAK</sub> | _                    | 20  | _                    | pА    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                      |
| Dynamic Specifications                                                                                                          |                    |                      |     |                      |       |                                                                                                    |
| CS Low to Amplifier Output Turn-on Time                                                                                         | t <sub>ON</sub>    | _                    | 2   | 50                   | ms    | G = +1 V/V, $\overline{CS}$ = 0.3V to<br>V <sub>OUT</sub> = 0.9V <sub>DD</sub> /2                  |
| CS High to Amplifier Output High-Z                                                                                              | t <sub>OFF</sub>   | _                    | 10  | _                    | μs    | G = +1 V/V, $\overline{CS}$ = V <sub>DD</sub> -0.3V to<br>V <sub>OUT</sub> = 0.1V <sub>DD</sub> /2 |
| Hysteresis                                                                                                                      | V <sub>HYST</sub>  | —                    | 0.6 | —                    | V     | V <sub>DD</sub> = 5.0V                                                                             |



**FIGURE 1-1:** Chip Select  $(\overline{CS})$  Timing Diagram (MCP6143 only).

DS20001668E-page 4

#### **TEMPERATURE CHARACTERISTICS**

| Electrical Characteristics: Unless otherwise indicated, V <sub>DD</sub> = +1.4V to +5.5V, V <sub>SS</sub> = GND. |                |      |      |      |       |                              |  |  |
|------------------------------------------------------------------------------------------------------------------|----------------|------|------|------|-------|------------------------------|--|--|
| Parameters                                                                                                       | Sym.           | Min. | Тур. | Max. | Units | Conditions                   |  |  |
| Temperature Ranges                                                                                               |                |      |      |      |       |                              |  |  |
| Specified Temperature Range                                                                                      | T <sub>A</sub> | -40  | —    | +85  | °C    | Industrial Temperature parts |  |  |
|                                                                                                                  | T <sub>A</sub> | -40  | —    | +125 | °C    | Extended Temperature parts   |  |  |
| Operating Temperature Range                                                                                      | T <sub>A</sub> | -40  | _    | +125 | °C    | (Note 1)                     |  |  |
| Storage Temperature Range                                                                                        | T <sub>A</sub> | -65  | —    | +150 | °C    |                              |  |  |
| Thermal Package Resistances                                                                                      | ·              |      |      | •    | •     | ·                            |  |  |
| Thermal Resistance, 5L-SOT-23                                                                                    | $\theta_{JA}$  | _    | 256  |      | °C/W  |                              |  |  |
| Thermal Resistance, 6L-SOT-23                                                                                    | $\theta_{JA}$  |      | 230  | _    | °C/W  |                              |  |  |
| Thermal Resistance, 8L-MSOP                                                                                      | $\theta_{JA}$  |      | 206  |      | °C/W  |                              |  |  |
| Thermal Resistance, 8L-PDIP                                                                                      | $\theta_{JA}$  |      | 85   |      | °C/W  |                              |  |  |
| Thermal Resistance, 8L-SOIC                                                                                      | $\theta_{JA}$  | —    | 163  | —    | °C/W  |                              |  |  |
| Thermal Resistance, 14L-PDIP                                                                                     | $\theta_{JA}$  | —    | 70   | —    | °C/W  |                              |  |  |
| Thermal Resistance, 14L-SOIC                                                                                     | $\theta_{JA}$  | _    | 120  | —    | °C/W  |                              |  |  |
| Thermal Resistance, 14L-TSSOP                                                                                    | $\theta_{JA}$  | _    | 100  | _    | °C/W  |                              |  |  |

**Note 1:** The MCP6141/2/3/4 family of Industrial Temperature op amps operates over this extended range, but with reduced performance. In any case, the internal Junction Temperature (T<sub>J</sub>) must not exceed the Absolute Maximum specification of +150°C.

#### 1.1 Test Circuits

The test circuits used for the DC and AC tests are shown in Figure 1-2 and Figure 1-2. The bypass capacitors are laid out according to the rules discussed in **Section 4.6 "Supply Bypass"**.



FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions.



FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions.

<sup>© 2019</sup> Microchip Technology Inc.

NOTES:

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 M\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



FIGURE 2-1: In





**FIGURE 2-2:** Input Offset Voltage Drift with  $T_A = -40^{\circ}$ C to  $+85^{\circ}$ C.



**FIGURE 2-3:** Input Offset Voltage vs. Common-mode Input Voltage with  $V_{DD} = 1.4V$ .



**FIGURE 2-4:** Input Offset Voltage Drift with  $T_A = +85^{\circ}$ C to  $+125^{\circ}$ C and  $V_{DD} = 1.4V$ .



**FIGURE 2-5:** Input Offset Voltage Drift with  $T_A = +85^{\circ}$ C to  $+125^{\circ}$ C and  $V_{DD} = 5.5V$ .



**FIGURE 2-6:** Input Offset Voltage vs. Common-mode Input Voltage with  $V_{DD} = 5.5V$ .

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



Output Voltage.



FIGURE 2-8: Input Noise Voltage Density vs. Frequency.



FIGURE 2-9 Frequency.



FIGURE 2-10: The MCP6141/2/3/4 Family Shows No Phase Reversal.



FIGURE 2-11: Input Noise Voltage Density vs. Common-mode Input Voltage.



*FIGURE 2-12:* CMRR, PSRR vs. Ambient Temperature.

DS20001668E-page 8

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



**FIGURE 2-13:** Input Bias, Offset Currents vs. Ambient Temperature.



FIGURE 2-14: Open-Loop Gain, Phase vs. Frequency.



FIGURE 2-15: DC Open-Loop Gain vs. Power Supply Voltage.



**FIGURE 2-16:** Input Bias, Offset Currents vs. Common-mode Input Voltage.



*FIGURE 2-17:* DC Open-Loop Gain vs. Load Resistance.



FIGURE 2-18: DC Open-Loop Gain vs. Output Voltage Headroom.

<sup>© 2019</sup> Microchip Technology Inc.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



**FIGURE 2-19:** Channel to Channel Separation vs. Frequency (MCP6142 and MCP6144 only).



**FIGURE 2-20:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature with  $V_{DD} = 1.4V$ .



FIGURE 2-21: Quiescent Current vs. Power Supply Voltage.



FIGURE 2-22: Gain Bandwidth Product, Phase Margin vs. Common-mode Input Voltage.



**FIGURE 2-23:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature with  $V_{DD} = 5.5V$ .



**FIGURE 2-24:** Output Short Circuit Current vs. Power Supply Voltage.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 M\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



FIGURE 2-25: Output Voltage Headroom vs. Output Current Magnitude.



*FIGURE 2-26:* Slew Rate vs. Ambient Temperature.



FIGURE 2-27: Pulse Response.

Small Signal Non-inverting



**FIGURE 2-28:** Output Voltage Headroom vs. Ambient Temperature.



**FIGURE 2-29:** Maximum Output Voltage Swing vs. Frequency.



FIGURE 2-30: Response.

Small Signal Inverting Pulse

<sup>© 2019</sup> Microchip Technology Inc.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$ , and  $\overline{CS}$  is tied low.



FIGURE 2-31: Pulse Response.



**FIGURE 2-32:** Chip Select  $(\overline{CS})$  to Amplifier Output Response Time (MCP6143 only).



**FIGURE 2-33:** Input Current vs. Input Voltage (Below V<sub>SS</sub>).



*FIGURE 2-34:* Large Signal Inverting Pulse Response.



**FIGURE 2-35:** Internal Chip Select  $\overline{(CS)}$ Hysteresis (MCP6143 only).

#### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

| МС                     | CP6141   | MCP6142                | МС                     | CP6143   | MCP6144                |                                       |                                |
|------------------------|----------|------------------------|------------------------|----------|------------------------|---------------------------------------|--------------------------------|
| MSOP,<br>PDIP,<br>SOIC | SOT-23-5 | MSOP,<br>PDIP,<br>SOIC | MSOP,<br>PDIP,<br>SOIC | SOT-23-6 | MSOP,<br>PDIP,<br>SOIC | Symbol                                | Description                    |
| 6                      | 1        | 1                      | 6                      | 1        | 1                      | V <sub>OUT</sub> , V <sub>OUTA</sub>  | Analog Output (op amp A)       |
| 2                      | 4        | 2                      | 2                      | 4        | 2                      | V <sub>IN</sub> –, V <sub>INA</sub> – | Inverting Input (op amp A)     |
| 3                      | 3        | 3                      | 3                      | 3        | 3                      | V <sub>IN</sub> +, V <sub>INA</sub> + | Non-inverting Input (op amp A) |
| 7                      | 5        | 8                      | 7                      | 6        | 4                      | V <sub>DD</sub>                       | Positive Power Supply          |
| _                      | _        | 5                      | _                      |          | 5                      | V <sub>INB</sub> +                    | Non-inverting Input (op amp B) |
| _                      | _        | 6                      | _                      |          | 6                      | V <sub>INB</sub> –                    | Inverting Input (op amp B)     |
| _                      |          | 7                      |                        |          | 7                      | V <sub>OUTB</sub>                     | Analog Output (op amp B)       |
| _                      | _        | —                      | _                      | _        | 8                      | V <sub>OUTC</sub>                     | Analog Output (op amp C)       |
| _                      | _        | —                      | _                      | _        | 9                      | V <sub>INC</sub> -                    | Inverting Input (op amp C)     |
| _                      | _        | _                      | _                      | _        | 10                     | V <sub>INC</sub> +                    | Non-inverting Input (op amp C) |
| 4                      | 2        | 4                      | 4                      | 2        | 11                     | V <sub>SS</sub>                       | Negative Power Supply          |
| _                      | _        | _                      | —                      | _        | 12                     | V <sub>IND</sub> +                    | Non-inverting Input (op amp D) |
| _                      | _        | _                      | —                      | _        | 13                     | V <sub>IND</sub> -                    | Inverting Input (op amp D)     |
| _                      | _        | _                      | _                      | _        | 14                     | V <sub>OUTD</sub>                     | Analog Output (op amp D)       |
| _                      | _        | _                      | 8                      | 5        | _                      | CS                                    | Chip Select                    |
| 1, 5, 8                | _        | —                      | 1, 5                   | —        | —                      | NC                                    | No Internal Connection         |

TABLE 3-1: PIN FUNCTION TABLE

#### 3.1 Analog Outputs

The output pins are low-impedance voltage sources.

#### 3.2 Analog Inputs

The non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents.

#### 3.3 CS Digital Input

This is a CMOS, Schmitt-triggered input that places the part into a low power mode of operation.

#### 3.4 Power Supply Pins

The positive power supply pin ( $V_{DD}$ ) is 1.4V to 6.0V higher than the negative power supply pin ( $V_{SS}$ ). For normal operation, the other pins are at voltages between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need bypass capacitors.

NOTES:

#### 4.0 APPLICATIONS INFORMATION

The MCP6141/2/3/4 family of op amps is manufactured using Microchip's state of the art CMOS process These op amps are stable for gains of 10 V/V and higher. They are suitable for a wide range of general purpose, low power applications.

See Microchip's related MCP6041/2/3/4 family of op amps for applications needing unity gain stability.

#### 4.1 Rail-to-Rail Input

#### 4.1.1 PHASE REVERSAL

The MCP6141/2/3/4 op amps are designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure 2-10 shows an input voltage exceeding both supplies with no phase inversion.

#### 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors, and to minimize input bias current (I<sub>B</sub>). The input ESD diodes clamp the inputs when they try to go more than one diode drop below  $V_{SS}$ . They also clamp any voltages that go too far above  $V_{DD}$ ; their breakdown voltage is high enough to allow normal operation and low enough to bypass quick ESD events within the specified limits.



FIGURE 4-1: Simplified Analog Input ESD Structures.

In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the currents (and voltages) at the input pins (see Absolute Maximum Ratings † at the beginning of Section 1.0 "Electrical Characteristics"). Figure 4-2 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far below ground, and the resistors R<sub>1</sub> and R<sub>2</sub> limit the possible current drawn out of the input pins. Diodes D<sub>1</sub> and D<sub>2</sub> prevent the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far above V<sub>DD</sub> and dump any currents onto  $V_{DD}$ . When implemented as shown, resistors  $R_1$  and  $R_2$  also limit the current through  $D_1$  and  $D_2$ .



### FIGURE 4-2: Protecting the Analog Inputs.

It is also possible to connect the diodes to the left of the resistor R<sub>1</sub> and R<sub>2</sub>. In this case, the currents through the diodes D<sub>1</sub> and D<sub>2</sub> need to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) should be very small.

A significant amount of current can flow out of the inputs (through the ESD diodes) when the Commonmode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-33. Applications that are high impedance may need to limit the usable voltage range.

#### 4.1.3 NORMAL OPERATION

The input stage of the MCP6141/2/3/4 op amps uses two differential input stages in parallel. One operates at a low Common-mode input voltage (V<sub>CM</sub>), while the other operates at a high V<sub>CM</sub>. With this topology, the device operates with a V<sub>CM</sub> up to 300 mV above V<sub>DD</sub> and 300 mV below V<sub>SS</sub>. The input offset voltage is measured at V<sub>CM</sub> = V<sub>SS</sub> - 0.3V and V<sub>DD</sub> + 0.3V to ensure proper operation.

There are two transitions in input behavior as  $V_{CM}$  is changed. The first occurs, when  $V_{CM}$  is near  $V_{SS}$  + 0.4V, and the second occurs when  $V_{CM}$  is near  $V_{DD}$  – 0.5V (see Figure 2-3 and Figure 2-6). For the best distortion performance with non-inverting gains, avoid these regions of operation.

<sup>© 2019</sup> Microchip Technology Inc.

#### 4.2 Rail-to-Rail Output

There are two specifications that describe the output swing capability of the MCP6141/2/3/4 family of op amps. The first specification (Maximum Output Voltage Swing) defines the absolute maximum swing that can be achieved under the specified load condition. Thus, the output voltage swings to within 10 mV of either supply rail with a 50 k $\Omega$  load to  $V_{DD}/2$ . Figure 2-10 shows how the output voltage is limited when the input goes beyond the linear region of operation.

The second specification that describes the output swing capability of these amplifiers is the Linear Output Voltage Range. This specification defines the maximum output swing that can be achieved while the amplifier still operates in its linear region. To verify linear operation in this range, the large signal DC Open-Loop Gain ( $A_{OL}$ ) is measured at points inside the supply rails. The measurement must meet the specified  $A_{OL}$  condition in the specification table.

#### 4.3 Output Loads and Battery Life

The MCP6141/2/3/4 op amp family has outstanding quiescent current, which supports battery-powered applications. There is minimal quiescent current glitching when Chip Select (CS) is raised or lowered. This prevents excessive current draw, and reduced battery life, when the part is turned off or on.

Heavy resistive loads at the output can cause excessive battery drain. Driving a DC voltage of 2.5V across a 100 k $\Omega$  load resistor will cause the supply current to increase by 25  $\mu$ A, depleting the battery 43 times as fast as I\_Q (0.6  $\mu$ A, typical) alone.

High frequency signals (fast edge rate) across capacitive loads will also significantly increase supply current. For instance, a 0.1  $\mu$ F capacitor at the output presents an AC impedance of 15.9 k $\Omega$  (1/2 $\pi$ fC) to a 100 Hz sinewave. It can be shown that the average power drawn from the battery by a 5.0 V<sub>P-P</sub> sinewave (1.77 V<sub>rms</sub>), under these conditions, is:

#### **EQUATION 4-1:**

$$P_{Supply} = (V_{DD} - V_{SS}) (I_Q + V_{L(p-p)} f C_L)$$
  
= (5V)(0.6 \mu A + 5.0V\_{p-p} • 100Hz • 0.1\mu F)  
= 3.0 \mu W + 50 \mu W

This will drain the battery 18 times as fast as  $I_{Q}$  alone.

#### 4.4 Stability

#### 4.4.1 NOISE GAIN

The MCP6141/2/3/4 op amp family is designed to give high bandwidth and slew rate for circuits with high noise gain ( $G_N$ ) or signal gain. Low gain applications should be realized using the MCP6041/2/3/4 op amp family; this simplifies design and implementation issues.

Noise gain is defined to be the gain from a voltage source at the non-inverting input to the output when all other voltage sources are zeroed (shorted out). Noise gain is independent of signal gain and depends only on components in the feedback loop. The amplifier circuits in Figure 4-3 and Figure 4-4 have their noise gain calculated as follows:

#### **EQUATION 4-2:**

$$G_N = 1 + \frac{R_F}{R_G} \ge 10 \ V/V$$

In order for the amplifiers to be stable, the noise gain should meet the specified minimum noise gain. Note that a noise gain of  $G_N = +10 \text{ V/V}$  corresponds to a non-inverting signal gain of G = +10 V/V, or to an inverting signal gain of G = -9 V/V.



**FIGURE 4-3:** Noise Gain for Non-inverting Gain Configuration.



**FIGURE 4-4:** Noise Gain for Inverting Gain Configuration.

Figure 4-5 shows three example circuits that are unstable when used with the MCP6141/2/3/4 family. The unity gain buffer and low gain amplifier (non-inverting or inverting) are at gains that are too low for stability (see Equation 4-2). The Miller integrator's capacitor makes it reach unity gain at high frequencies, causing instability.

| Note: | The three circuits shown in Figure 4-5 are |
|-------|--------------------------------------------|
|       | not to be used with the MCP6141/2/3/4 op   |
|       | amps. They are included for illustrative   |
|       | purposes only.                             |



FIGURE 4-5: Examples of Unstable Circuits for the MCP6141/2/3/4 Family.

#### 4.4.2 CAPACITIVE LOADS

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. A unity gain buffer (G = +1) is the most sensitive to capacitive loads, though all gains show the same general behavior. When driving large capacitive loads with these op amps (e.g., > 60 pF when G = +10), a small series resistor at the output ( $R_{ISO}$  in Figure 4-6) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.



**FIGURE 4-6:** Output Resistor, R<sub>ISO</sub> stabilizes large capacitive loads.

Figure 4-7 gives recommended  $R_{ISO}$  values for different capacitive loads and gains. The x-axis is the normalized load capacitance ( $C_L/G_N$ ), where  $G_N$  is the circuit's noise gain. For non-inverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1 + |Signal Gain| (e.g., -9 V/V gives  $G_N$  = +10 V/V).



**FIGURE 4-7:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{ISO}$  for your circuit, double check the resulting frequency response peaking and step response overshoot. Modify  $R_{ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6141/2/3/4 SPICE macro model are helpful.

#### 4.5 MCP6143 Chip Select

The MCP6143 is a single op amp with Chip Select (CS). When CS is pulled high, the supply current drops to 50 nA (typical) and flows through the CS pin to  $V_{SS}$ . When this happens, the amplifier output is put into a high impedance state. By pulling CS low, the amplifier is enabled. If the CS pin is left floating, the amplifier will not operate properly. Figure 1-1 shows the output voltage and supply current response to a CS pulse.

#### 4.6 Supply Bypass

With this family of operational amplifiers, the power supply pin (V<sub>DD</sub> for single supply) should have a local bypass capacitor (i.e., 0.01  $\mu$ F to 0.1  $\mu$ F) within 2 mm for good high frequency performance. It can use a bulk capacitor (i.e., 1  $\mu$ F or larger) within 100 mm to provide large, slow currents. This bulk capacitor is not required for most applications and can be shared with other nearby analog parts.

#### 4.7 Unused Op Amps

An unused op amp in a quad package (MCP6144) should be configured as shown in Figure 4-8. These circuits prevent the output from toggling and causing crosstalk.

Circuit A sets the op amp near its minimum noise gain. The resistor divider produces any desired reference voltage within the output voltage range of the op amp; the op amp buffers that reference voltage. Circuit B uses the minimum number of components and operates as a comparator, but it may draw more current.



FIGURE 4-8: Unused Op Amps.

#### 4.8 PCB Surface Leakage

In applications where low input bias current is critical, printed circuit board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP6141/2/3/4 family's bias current at +25°C (1 pA, typical).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-9.



**FIGURE 4-9:** Example Guard Ring Layout for Inverting Gain.

- 1. Non-inverting Gain and Unity Gain Buffer:
  - a) Connect the non-inverting pin (V<sub>IN</sub>+) to the input with a wire that does not touch the PCB surface.
  - b) Connect the guard ring to the inverting input pin ( $V_{IN}$ -). This biases the guard ring to the Common-mode input voltage.
- 2. Inverting Gain and Transimpedance Gain (convert current to voltage, such as photo detectors) amplifiers:
  - a) Connect the guard ring to the non-inverting input pin ( $V_{IN}$ +). This biases the guard ring to the same reference voltage as the op amp (e.g.,  $V_{DD}/2$  or ground).
  - b) Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface.

#### 4.9 Application Circuits

#### 4.9.1 BATTERY CURRENT SENSING

The MCP6141/2/3/4 op amps' Common-mode Input Range, which goes 0.3V beyond both supply rails, supports their use in high side and low side battery current sensing applications. The very low quiescent current (0.6  $\mu$ A, typical) help prolong battery life, and the rail-to-rail output supports detection low currents.

Figure 4-10 shows a high side battery current sensor circuit. The 1 k $\Omega$  resistor is sized to minimize power losses. The battery current (I<sub>DD</sub>) through the 1 k $\Omega$  resistor causes its top terminal to be more negative than the bottom terminal. This keeps the Common-mode input voltage of the op amp below V<sub>DD</sub>, which is within its allowed range. When no current is flowing, the output will be at its Maximum Output Voltage Swing (V<sub>OH</sub>), which is virtually at V<sub>DD</sub>.



FIGURE 4-10: High Side Battery Current Sensor.

#### 4.9.2 INVERTING SUMMING AMPLIFIER

The MCP6141/2/3/4 op amp is well suited for the inverting summing amplifier shown in Figure 4-11 when the resistors at the input (R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub>) make the noise gain at least 10 V/V. The output voltage (V<sub>OUT</sub>) is a weighted sum of the inputs (V<sub>1</sub>, V<sub>2</sub>, and V<sub>3</sub>), and is shifted by the V<sub>REF</sub> input. The necessary calculations follow in Equation 4-3.



FIGURE 4-11: Summing Amplifier.

**EQUATION 4-3:** 

Noise Gain:  

$$G_N = 1 + R_F \left( \frac{1}{R_1} + \frac{1}{R_2} + \frac{1}{R_3} \right) \ge 10 \ V/V$$

Signal Gains:

$$G_{I} = -R_{F}/R_{I}$$
$$G_{2} = -R_{F}/R_{2}$$
$$G_{3} = -R_{F}/R_{3}$$

**Output Signal:** 

$$V_{OUT} = V_1 G_1 + V_2 G_2 + V_3 G_3 + V_{REF} G_N$$

<sup>© 2019</sup> Microchip Technology Inc.

NOTES:

#### 5.0 DESIGN AIDS

Microchip provides the basic design tools needed for the MCP6141/2/3/4 family of op amps.

#### 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP6141/2/3/4 op amps is available on the Microchip web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities.

Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

#### 5.2 FilterLab<sup>®</sup> Software

Microchip's FilterLab<sup>®</sup> software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

#### 5.3 Mindi<sup>™</sup> Simulation Tool

Microchip's Mindi<sup>™</sup> simulation tool aids in the design of various circuits useful for active filter, amplifier and power-management applications. It is a free online simulation tool available from the Microchip web site at www.microchip.com/mindi. This interactive simulator enables designers to quickly generate circuit diagrams, simulate circuits. Circuits developed using the Mindi simulation tool can be downloaded to a personal computer or workstation.

### 5.4 Microchip Advanced Part Selector (MAPS)

MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip website at www.microchip.com/ maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for Data sheets, Purchase, and Sampling of Microchip parts.

#### 5.5 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analogtools.

Two of our boards that are especially useful are:

- 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, P/N SOIC8EV
- 14-Pin SOIC/TSSOP/DIP Evaluation Board, P/N SOIC14EV

#### 5.6 Application Notes

The following Microchip Analog Design Note and Application Notes are available on the Microchip web site at www.microchip.com/appnotes and are recommended as supplemental reference resources.

- ADN003: "Select the Right Operational Amplifier for your Filtering Circuits," DS21821
- AN722: "Operational Amplifier Topologies and DC Specifications," DS00722
- AN723: "Operational Amplifier AC Specifications and Applications," DS00723
- AN884: "Driving Capacitive Loads With Op Amps," DS00884
- AN990: "Analog Sensor Conditioning Circuits An Overview," DS00990

These application notes and others are listed in the design guide:

• "Signal Chain Design Guide," DS21825

<sup>© 2019</sup> Microchip Technology Inc.

NOTES:

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information



**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

#### Package Marking Information (Continued)



1931256

 $\langle m \rangle$ 

 $\cap$ 

#### Package Marking Information (Continued)



<sup>© 2019</sup> Microchip Technology Inc.

#### 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-091-OT Rev E Sheet 1 of 2

#### 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| SHEET 1 |
|---------|
|---------|

|                          | Units |          |          |      |  |
|--------------------------|-------|----------|----------|------|--|
| Dimension I              | MIN   | NOM      | MAX      |      |  |
| Number of Pins           | Ν     |          | 5        |      |  |
| Pitch                    | е     |          | 0.95 BSC |      |  |
| Outside lead pitch       | e1    |          | 1.90 BSC |      |  |
| Overall Height           | Α     | 0.90     | -        | 1.45 |  |
| Molded Package Thickness | A2    | 0.89     | -        | 1.30 |  |
| Standoff                 | A1    | -        | -        | 0.15 |  |
| Overall Width            | E     | 2.80 BSC |          |      |  |
| Molded Package Width     | E1    | 1.60 BSC |          |      |  |
| Overall Length           | D     |          | 2.90 BSC |      |  |
| Foot Length              | L     | 0.30     | -        | 0.60 |  |
| Footprint                | L1    |          | 0.60 REF |      |  |
| Foot Angle               | ¢     | 0°       | -        | 10°  |  |
| Lead Thickness           | С     | 0.08     | -        | 0.26 |  |
| Lead Width               | b     | 0.20     | -        | 0.51 |  |

Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-091-OT Rev E Sheet 2 of 2

#### 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                         | Units            |      |          | S    |
|-------------------------|------------------|------|----------|------|
| Dimension               | Dimension Limits |      |          | MAX  |
| Contact Pitch           | E                |      | 0.95 BSC |      |
| Contact Pad Spacing     | С                |      | 2.80     |      |
| Contact Pad Width (X5)  | Х                |      |          | 0.60 |
| Contact Pad Length (X5) | Y                |      |          | 1.10 |
| Distance Between Pads   | G                | 1.70 |          |      |
| Distance Between Pads   | GX               | 0.35 |          |      |
| Overall Width           | Z                |      |          | 3.90 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2091B [OT]

#### 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]



Microchip Technology Drawing C04-028C (CH) Sheet 1 of 2

<sup>© 2019</sup> Microchip Technology Inc.

#### 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                              | N      | ILLIMETER: | S        |      |  |
|------------------------------|--------|------------|----------|------|--|
| Dimension                    | Limits | MIN        | NOM      | MAX  |  |
| Number of Leads              | N      |            | 6        |      |  |
| Pitch                        | е      |            | 0.95 BSC |      |  |
| Outside lead pitch           | e1     |            | 1.90 BSC |      |  |
| Overall Height               | Α      | 0.90       | -        | 1.45 |  |
| Molded Package Thickness     | A2     | 0.89       | 1.15     | 1.30 |  |
| Standoff                     | A1     | 0.00       | -        | 0.15 |  |
| Overall Width                | E      | 2.80 BSC   |          |      |  |
| Molded Package Width         | E1     | 1.60 BSC   |          |      |  |
| Overall Length               | D      |            | 2.90 BSC |      |  |
| Foot Length                  | L      | 0.30       | 0.45     | 0.60 |  |
| Footprint                    | L1     |            | 0.60 REF |      |  |
| Seating Plane to Gauge Plane | L1     | 0.25 BSC   |          |      |  |
| Foot Angle                   | ¢      | 0°         | -        | 10°  |  |
| Lead Thickness               | С      | 0.08       | -        | 0.26 |  |
| Lead Width                   | b      | 0.20       | -        | 0.51 |  |

Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-028C (CH) Sheet 2 of 2

#### 6-Lead Plastic Small Outline Transistor (CH, CHY) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                         | Ν                | <b>IILLIMETER</b> | S        |      |
|-------------------------|------------------|-------------------|----------|------|
| Dimension               | Dimension Limits |                   |          |      |
| Contact Pitch           | E                |                   | 0.95 BSC |      |
| Contact Pad Spacing     | С                |                   | 2.80     |      |
| Contact Pad Width (X3)  | Х                |                   |          | 0.60 |
| Contact Pad Length (X3) | Y                |                   |          | 1.10 |
| Distance Between Pads   | G                | 1.70              |          |      |
| Distance Between Pads   | GX               | 0.35              |          |      |
| Overall Width           | Z                |                   |          | 3.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2028B (CH)

<sup>© 2019</sup> Microchip Technology Inc.

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-111C Sheet 1 of 2

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



DETAIL C

|                          | Units | Units MILLIMETERS |      |      |
|--------------------------|-------|-------------------|------|------|
| Dimension Limits         |       | MIN               | NOM  | MAX  |
| Number of Pins           | N     |                   | 8    |      |
| Pitch                    | е     | 0.65 BSC          |      |      |
| Overall Height           | A     | -                 | -    | 1.10 |
| Molded Package Thickness | A2    | 0.75              | 0.85 | 0.95 |
| Standoff                 | A1    | 0.00              | -    | 0.15 |
| Overall Width            | E     | 4.90 BSC          |      |      |
| Molded Package Width     | E1    | 3.00 BSC          |      |      |
| Overall Length           | D     | 3.00 BSC          |      |      |
| Foot Length              | L     | 0.40              | 0.60 | 0.80 |
| Footprint                | L1    | 0.95 REF          |      |      |
| Foot Angle               | φ     | 0°                | -    | 8°   |
| Lead Thickness           | С     | 0.08              | -    | 0.23 |
| Lead Width               | b     | 0.22              | -    | 0.40 |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

 Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side

protrusions shall not exceed 0.15mm per side. 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-111C Sheet 2 of 2

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                         | Units            | Units MILLIMETERS |      |      |
|-------------------------|------------------|-------------------|------|------|
| Dimensio                | Dimension Limits |                   | NOM  | MAX  |
| Contact Pitch           | E                | 0.65 BSC          |      |      |
| Contact Pad Spacing     | С                |                   | 4.40 |      |
| Overall Width           | Z                |                   |      | 5.85 |
| Contact Pad Width (X8)  | X1               |                   |      | 0.45 |
| Contact Pad Length (X8) | Y1               |                   |      | 1.45 |
| Distance Between Pads   | G1               | 2.95              |      |      |
| Distance Between Pads   | GX               | 0.20              |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2111A

#### 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging











Microchip Technology Drawing No. C04-018-P Rev E Sheet 1 of 2

<sup>© 2019</sup> Microchip Technology Inc.

#### 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





| Units                      |    | INCHES   |      |      |  |
|----------------------------|----|----------|------|------|--|
| Dimension Limits           |    | MIN      | NOM  | MAX  |  |
| Number of Pins             | N  | 8        |      |      |  |
| Pitch                      | е  | .100 BSC |      |      |  |
| Top to Seating Plane       | Α  | -        | -    | .210 |  |
| Molded Package Thickness   | A2 | .115     | .130 | .195 |  |
| Base to Seating Plane      | A1 | .015     | -    | -    |  |
| Shoulder to Shoulder Width | E  | .290     | .310 | .325 |  |
| Molded Package Width       | E1 | .240     | .250 | .280 |  |
| Overall Length             | D  | .348     | .365 | .400 |  |
| Tip to Seating Plane       | L  | .115     | .130 | .150 |  |
| Lead Thickness             | С  | .008     | .010 | .015 |  |
| Upper Lead Width           | b1 | .040     | .060 | .070 |  |
| Lower Lead Width           | b  | .014     | .018 | .022 |  |
| Overall Row Spacing §      | eВ | -        | -    | .430 |  |

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 5. Lead design above seating plane may vary, based on assembly vendor.

Microchip Technology Drawing No. C04-018-P Rev E Sheet 2 of 2

### 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |                  | INCHES       |          |      |  |
|----------------------------|------------------|--------------|----------|------|--|
| Dimens                     | Dimension Limits |              | NOM      | MAX  |  |
| Number of Pins             | Ν                | 14           |          |      |  |
| Pitch                      | е                |              | .100 BSC |      |  |
| Top to Seating Plane       | А                | -            | -        | .210 |  |
| Molded Package Thickness   | A2               | .115         | .195     |      |  |
| Base to Seating Plane      | A1               | .015 –       |          | -    |  |
| Shoulder to Shoulder Width | E                | .290 .310    |          | .325 |  |
| Molded Package Width       | E1               | .240 .250 .2 |          |      |  |
| Overall Length             | D                | D .735 .750  |          | .775 |  |
| Tip to Seating Plane       | L                | .115         | .130     | .150 |  |
| Lead Thickness             | С                | .008         | .010     | .015 |  |
| Upper Lead Width           | b1               | .045         | .060     | .070 |  |
| Lower Lead Width           | b                | .014         | .018     | .022 |  |
| Overall Row Spacing §      | eB               | eB – –       |          |      |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B

# 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 In.) Body [SOIC]



Microchip Technology Drawing No. C04-057-SN Rev E Sheet 1 of 2

Downloaded from Arrow.com.

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 In.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |             |          |      |  |
|--------------------------|-------------|-------------|----------|------|--|
| Dimension Limits         |             | MIN         | NOM      | MAX  |  |
| Number of Pins           | Ν           |             | 8        |      |  |
| Pitch                    | е           |             | 1.27 BSC |      |  |
| Overall Height           | Α           | -           | -        | 1.75 |  |
| Molded Package Thickness | A2          | 1.25        | -        | -    |  |
| Standoff §               | A1          | 0.10        | -        | 0.25 |  |
| Overall Width            | E           | 6.00 BSC    |          |      |  |
| Molded Package Width     | E1          | 3.90 BSC    |          |      |  |
| Overall Length           | D           | 4.90 BSC    |          |      |  |
| Chamfer (Optional)       | h           | 0.25 - 0.50 |          |      |  |
| Foot Length              | L           | 0.40 - 1.2  |          | 1.27 |  |
| Footprint                | L1          | 1.04 REF    |          |      |  |
| Foot Angle               | φ           | 0° - 8°     |          |      |  |
| Lead Thickness           | С           | 0.17 - 0.25 |          |      |  |
| Lead Width               | b           | 0.31 - 0.51 |          |      |  |
| Mold Draft Angle Top     | α           | 5° - 15°    |          |      |  |
| Mold Draft Angle Bottom  | β           | 5° - 15°    |          |      |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-SN Rev E Sheet 2 of 2

# 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

| Units                   |                  | MILLIMETERS |     |      |  |
|-------------------------|------------------|-------------|-----|------|--|
| Dimension               | Dimension Limits |             | NOM | MAX  |  |
| Contact Pitch           | E                | 1.27 BSC    |     |      |  |
| Contact Pad Spacing     | С                | 5.40        |     |      |  |
| Contact Pad Width (X8)  | X1               |             |     | 0.60 |  |
| Contact Pad Length (X8) | Y1               |             |     | 1.55 |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-SN Rev E

# 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]



Microchip Technology Drawing No. C04-065-SL Rev D Sheet 1 of 2

<sup>© 2019</sup> Microchip Technology Inc.

# 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |             |          |      |  |
|--------------------------|-------------|-------------|----------|------|--|
| Dimension Limits         |             | MIN         | NOM      | MAX  |  |
| Number of Pins           | Ν           |             | 14       |      |  |
| Pitch                    | е           |             | 1.27 BSC |      |  |
| Overall Height           | Α           | -           | -        | 1.75 |  |
| Molded Package Thickness | A2          | 1.25        | -        | -    |  |
| Standoff §               | A1          | 0.10        | 0.25     |      |  |
| Overall Width            | E           | 6.00 BSC    |          |      |  |
| Molded Package Width     | E1          | 3.90 BSC    |          |      |  |
| Overall Length           | D           | 8.65 BSC    |          |      |  |
| Chamfer (Optional)       | h           | 0.25 - 0.5  |          |      |  |
| Foot Length              | L           | 0.40 - 1.2  |          | 1.27 |  |
| Footprint                | L1          | 1.04 REF    |          |      |  |
| Lead Angle               | Θ           | 0°          |          | -    |  |
| Foot Angle               | φ           | 0° - 8°     |          |      |  |
| Lead Thickness           | С           | 0.10 - 0.25 |          |      |  |
| Lead Width               | b           | 0.31        | -        | 0.51 |  |
| Mold Draft Angle Top     | α           | 5°          | -        | 15°  |  |
| Mold Draft Angle Bottom  | β           | 5°          | -        | 15°  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065-SL Rev D Sheet 2 of 2

# 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

|                          | Units            |  | MILLIMETERS |      |  |  |
|--------------------------|------------------|--|-------------|------|--|--|
| Dimension                | Dimension Limits |  | NOM         | MAX  |  |  |
| Contact Pitch            | Е                |  | 1.27 BSC    |      |  |  |
| Contact Pad Spacing      | С                |  | 5.40        |      |  |  |
| Contact Pad Width (X14)  | Х                |  |             | 0.60 |  |  |
| Contact Pad Length (X14) | Y                |  |             | 1.55 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2065-SL Rev D

<sup>© 2019</sup> Microchip Technology Inc.

# 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-087C Sheet 1 of 2

#### 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | 1.1    |                |          | 0    |  |
|--------------------------|--------|----------------|----------|------|--|
| Units                    |        | MILLIMETERS    |          |      |  |
| Dimension                | Limits | MIN            | NOM      | MAX  |  |
| Number of Pins           | N      |                | 14       |      |  |
| Pitch                    | е      |                | 0.65 BSC |      |  |
| Overall Height           | A      | 1.20           |          |      |  |
| Molded Package Thickness | A2     | 0.80 1.00 1.0  |          |      |  |
| Standoff                 | A1     | 0.05 - 0       |          | 0.15 |  |
| Overall Width            | E      | 6.40 BSC       |          |      |  |
| Molded Package Width     | E1     | 4.30 4.40 4.50 |          |      |  |
| Molded Package Length    | D      | 4.90 5.00 5.10 |          |      |  |
| Foot Length              | L      | 0.45           | 0.60     | 0.75 |  |
| Footprint                | (L1)   | 1.00 REF       |          |      |  |
| Foot Angle               | φ      | 0°             | -        | 8°   |  |
| Lead Thickness           | С      | 0.09           | -        | 0.20 |  |
| Lead Width               | b      | 0.19           | -        | 0.30 |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-087C Sheet 2 of 2

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

|                          | Units            |          | MILLIMETERS |      |  |  |
|--------------------------|------------------|----------|-------------|------|--|--|
| Dimensio                 | Dimension Limits |          | NOM         | MAX  |  |  |
| Contact Pitch            | E                | 0.65 BSC |             |      |  |  |
| Contact Pad Spacing      | C1               |          | 5.90        |      |  |  |
| Contact Pad Width (X14)  | X1               |          |             | 0.45 |  |  |
| Contact Pad Length (X14) | Y1               |          |             | 1.45 |  |  |
| Distance Between Pads    | G                | 0.20     |             |      |  |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A

# APPENDIX A: REVISION HISTORY

#### **Revision E (November 2019)**

The following is the list of modifications:

1. Updated Section 6.0 "Packaging Information".

#### Revision D (May 2009)

The following is the list of modifications:

- 1. **DC Electrical Charactistics** table: Corrected formatting issue in Output section.
- AC Electrical Characteristics table: Slew Rate

   changed typical value from 3.0 to 24. Changed
   Phase Margin from 65 to 60. Changed Phase
   Margin Condition from G=+1 to G=+10 V/V.
- 3. Updated Package Outline Drawings
- 4. Updated Revision History.

#### **Revision C (December 2007)**

- Updated Figures 2.4 and 2.5
- Expanded Analog Input Absolute Max Voltage Range (applies retroactively)
- Expanded maximum operating  $V_{\text{DD}}$  (going forward)
- Section 1.0 "Electrical Characteristics" updated
- Section 2.0 "Typical Performance Curves" updated
- Section 4.0 "Applications Information"
  - Updated input stage explanation
- Section 5.0 "Design Aids" updated

#### **Revision B (November 2005)**

The following is the list of modifications:

- 1. Added the following:
  - a) SOT-23-5 package for the MCP6141 single op amps.
  - b) SOT-23-6 package for the MCP6143 single op amps with Chip Select.
  - c) Extended Temperature (-40°C to +125°C) op amps.
- 2. Updated specifications in Section 1.0 "Electrical Characteristics" for E-temp parts.
- 3. Corrected and updated plots in Section 2.0 "Typical Performance Curves".
- 4. Added Section 3.0 "Pin Descriptions".
- 5. Updated Section 4.0 "Applications Information" and added section on unused op amps.
- 6. Updated **Section 5.0 "Design Aids**" to include FilterLab.
- Added SOT-23-5 and SOT-23-6 packages and corrected package marking information in Section 6.0 "Packaging Information".
- 8. Added Appendix A: "Revision History".

#### **Revision A (September 2002)**

• Original Release of this Document.

NOTES:

<sup>© 2019</sup> Microchip Technology Inc.

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.          | - <u>X</u>                                                                     | / <u>XX</u>                                                                                                                                                                                                                                                                                                                                              | Ex       | amples:                         |                                                                                                                    |
|-------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Device 1          | Femperature<br>Range                                                           | Package                                                                                                                                                                                                                                                                                                                                                  | a)<br>b) | MCP6141-I/P:<br>MCP6141T-E/OT:  | Industrial Temperature<br>8 lead PDIP package.<br>Tape and Reel,<br>Extended Temperature<br>5 lead SOT-23 package. |
| Device:           | MCP6141:<br>MCP6141T:<br>MCP6142:                                              | Single Op Amp<br>Single Op Amp<br>(Tape and Reel for SOT-23, SOIC, MSOP)<br>Dual Op Amp                                                                                                                                                                                                                                                                  | a)<br>b) | MCP6142-I/SN:<br>MCP6142T-E/MS: | Industrial Temperature<br>8 lead SOIC package.<br>Tape and Reel,<br>Extended Temperature                           |
|                   | MCP6142T:<br>MCP6143:<br>MCP6143T:                                             | Dual Op Amp<br>(Tape and Reel for <u>SO</u> IC and MSOP)<br>Single Op Amp w/ <u>CS</u><br>Single Op Amp w/ <u>CS</u>                                                                                                                                                                                                                                     | a)       | MCP6143-I/P:                    | 8 lead MSOP package.<br>Industrial Temperature,<br>8 lead PDIP package.                                            |
|                   | MCP6144:<br>MCP6144T:                                                          | (Tape and Reel for SOT-23, SOIC, MSOP)<br>Quad Op Amp<br>Quad Op Amp<br>(Tape and Reel for SOIC and TSSOP)                                                                                                                                                                                                                                               | b)       | MCP6143T-E/CH:                  | Tape and Reel,<br>Extended Temperature<br>6 lead SOT-23 package.                                                   |
|                   |                                                                                |                                                                                                                                                                                                                                                                                                                                                          | a)       | MCP6144-I/SL:                   | Industrial Temperature<br>14 lead PDIP package.                                                                    |
| Temperature Range |                                                                                | ℃ to +85°C (industrial)<br>℃ to +125°C (extended)                                                                                                                                                                                                                                                                                                        | b)       | MCP6144T-E/ST:                  | Tape and Reel,<br>Extended Temperature<br>14 lead TSSOP package.                                                   |
| Package:          | 6-lea<br>MS = Plas<br>OT = Plas<br>5-lea<br>P = Plas<br>SL = Plas<br>SN = Plas | tic Small Outline Transistor (SOT-23),<br>ad (Tape and Reel - MCP6143 only)<br>tic Micro Small Outline (MSOP), 8-lead<br>tic Small Outline Transistor (SOT-23),<br>ad (Tape and Reel - MCP6141 only)<br>tic DIP (300 mil body), 8-lead, 14-lead<br>tic SOIC (3.9 mm body), 14-lead<br>tic SOIC (3.9 mm body), 8-lead<br>tic TSSOP (4.4 mm body), 14-lead |          |                                 |                                                                                                                    |

<sup>© 2019</sup> Microchip Technology Inc.

# MCP6141/2/3/4

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maX5tylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet Iogo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified Iogo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5303-1

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

DS20001668E-page 52

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

Italy - Padova

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

Denmark - Copenhagen

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

© 2019 Microchip Technology Inc. 05/14/19