## Ultra-low-power Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 32-bit MCU+FPU, 100DMIPS, up to 256 KB Flash, 64KB SRAM, analog, audio

## Datasheet - production data

## Features

- Ultra-low-power with FlexPowerControl
- 1.71 V to 3.6 V power supply
- $-40^{\circ} \mathrm{C}$ to $85 / 105 / 125^{\circ} \mathrm{C}$ temperature range
- 200 nA in V ${ }_{\text {BAT }}$ mode: supply for RTC and 32x32-bit backup registers
- 8 nA Shutdown mode (5 wakeup pins)
- 28 nA Standby mode (5 wakeup pins)
- 280 nA Standby mode with RTC
- $1.0 \mu \mathrm{~A}$ Stop 2 mode, $1.28 \mu \mathrm{~A}$ with RTC
- $84 \mu \mathrm{~A} / \mathrm{MHz}$ run mode
- Batch acquisition mode (BAM)
- $4 \mu$ s wakeup from Stop mode
- Brown out reset (BOR)
- Interconnect matrix
- Core: Arm ${ }^{\circledR}$ 32-bit Cortex ${ }^{\circledR}$-M4 CPU with FPU, Adaptive real-time accelerator (ART
Accelerator ${ }^{\text {TM }}$ ) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz , MPU, 100DMIPS and DSP instructions
- Performance benchmark
- 1.25 DMIPS/MHz (Drystone 2.1)
- 273.55 CoreMark ${ }^{\circledR}$ (3.42 CoreMark/MHz @ 80 MHz )
- Energy benchmark
- 176.7 ULPBench ${ }^{\circledR}$ score
- Clock Sources
- 4 to 48 MHz crystal oscillator
- 32 kHz crystal oscillator for RTC (LSE)
- Internal 16 MHz factory-trimmed RC ( $\pm 1 \%$ )
- Internal low-power 32 kHz RC ( $\pm 5 \%$ )
- Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than $\pm 0.25$ \% accuracy)
- Internal 48 MHz with clock recovery
- 2 PLLs for system clock, audio, ADC

- Up to 83 fast I/Os, most 5 V -tolerant
- RTC with HW calendar, alarms and calibration
- Up to 21 capacitive sensing channels: support touchkey, linear and rotary touch sensors
- 11x timers: 1x 16-bit advanced motor-control, $1 \times 32$-bit and $2 \times 16$-bit general purpose, $2 \times 16$ bit basic, $2 x$ low-power 16-bit timers (available in Stop mode), $2 x$ watchdogs, SysTick timer
- Memories
- Up to 256 KB single bank Flash, proprietary code readout protection
- 64 KB of SRAM including 16 KB with hardware parity check
- Quad SPI memory interface
- Rich analog peripherals (independent supply)
- 1x 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, $200 \mu \mathrm{~A} / \mathrm{Msps}$
- 2x 12-bit DAC output channels, low-power sample and hold
- 1x operational amplifier with built-in PGA
- $2 x$ ultra-low-power comparators
- 16x communication interfaces
- 1x SAI (serial audio interface)
- $3 \times$ I2C FM+(1 Mbit/s), SMBus/PMBus
- 4x USARTs (ISO 7816, LIN, IrDA, modem)
- 1x LPUART (Stop 2 wake-up)
- 3x SPIs (and 1x Quad SPI)
- CAN (2.0B Active) and SDMMC interface
- SWPMI single wire protocol master I/F
- IRTIM (Infrared interface)
- 14-channel DMA controller
- True random number generator
- CRC calculation unit, 96-bit unique ID
- Development support: serial wire debug (SWD), JTAG, Embedded Trace Macrocell ${ }^{\text {TM }}$

Table 1. Device summary

| Reference | Part numbers |
| :---: | :--- |
| STM32L431xx | STM32L431CC, STM32L431KC, STM32L431RC, STM32L431VC, STM32L431CB, <br> STM32L431KB, STM32L431RB |

## Contents

1 Introduction ..... 12
2 Description ..... 13
3 Functional overview ..... 17
3.1 Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 core with FPU ..... 17
3.2 Adaptive real-time memory accelerator (ART Accelerator ${ }^{\text {TM }}$ ) ..... 17
3.3 Memory protection unit ..... 17
3.4 Embedded Flash memory ..... 18
3.5 Embedded SRAM ..... 19
3.6 Firewall ..... 19
3.7 Boot modes ..... 20
3.8 Cyclic redundancy check calculation unit (CRC) ..... 20
3.9 Power supply management ..... 20
3.9.1 Power supply schemes ..... 20
3.9.2 Power supply supervisor ..... 22
3.9.3 Voltage regulator ..... 23
3.9.4 Low-power modes ..... 23
3.9.5 Reset mode ..... 31
3.9.6 VBAT operation ..... 31
3.10 Interconnect matrix ..... 31
3.11 Clocks and startup ..... 33
3.12 General-purpose inputs/outputs (GPIOs) ..... 36
3.13 Direct memory access controller (DMA) ..... 36
3.14 Interrupts and events ..... 37
3.14.1 Nested vectored interrupt controller (NVIC) ..... 37
3.14.2 Extended interrupt/event controller (EXTI) ..... 37
3.15 Analog to digital converter (ADC) ..... 38
3.15.1 Temperature sensor ..... 38
3.15.2 Internal voltage reference (VREFINT) ..... 39
3.15.3 VBAT battery voltage monitoring ..... 39
3.16 Digital to analog converter (DAC) ..... 39
4
3.17 Voltage reference buffer (VREFBUF) ..... 40
3.18 Comparators (COMP) ..... 41
3.19 Operational amplifier (OPAMP) ..... 41
3.20 Touch sensing controller (TSC) ..... 41
3.21 Random number generator (RNG) ..... 42
3.22 Timers and watchdogs ..... 42
3.22.1 Advanced-control timer (TIM1) ..... 43
3.22.2 General-purpose timers (TIM2, TIM15, TIM16) ..... 44
3.22.3 Basic timers (TIM6 and TIM7) ..... 44
3.22.4 Low-power timer (LPTIM1 and LPTIM2) ..... 44
3.22.5 Infrared interface (IRTIM) ..... 45
3.22.6 Independent watchdog (IWDG) ..... 45
3.22.7 System window watchdog (WWDG) ..... 45
3.22.8 SysTick timer ..... 45
3.23 Real-time clock (RTC) and backup registers ..... 46
3.24 Inter-integrated circuit interface $\left(I^{2} \mathrm{C}\right)$ ..... 47
3.25 Universal synchronous/asynchronous receiver transmitter (USART) ..... 48
3.26 Low-power universal asynchronous receiver transmitter (LPUART) ..... 49
3.27 Serial peripheral interface (SPI) ..... 50
3.28 Serial audio interfaces (SAI) ..... 50
3.29 Single wire protocol master interface (SWPMI) ..... 51
3.30 Controller area network (CAN) ..... 51
3.31 Secure digital input/output and MultiMediaCards Interface (SDMMC) ..... 52
3.32 Clock recovery system (CRS) ..... 52
3.33 Quad SPI memory interface (QUADSPI) ..... 53
3.34 Development support ..... 54
3.34.1 Serial wire JTAG debug port (SWJ-DP) ..... 54
3.34.2 Embedded Trace Macrocell ${ }^{\text {TM }}$ ..... 54
4 Pinouts and pin description ..... 55
5 Memory mapping ..... 80
6 Electrical characteristics ..... 84
6.1 Parameter conditions ..... 84
6.1.1 Minimum and maximum values ..... 84
6.1.2 Typical values ..... 84
6.1.3 Typical curves ..... 84
6.1.4 Loading capacitor ..... 84
6.1.5 Pin input voltage ..... 84
6.1.6 Power supply scheme ..... 85
6.1.7 Current consumption measurement ..... 86
6.2 Absolute maximum ratings ..... 86
6.3 Operating conditions ..... 88
6.3.1 General operating conditions ..... 88
6.3.2 Operating conditions at power-up / power-down ..... 89
6.3.3 Embedded reset and power control block characteristics ..... 89
6.3.4 Embedded voltage reference ..... 91
6.3.5 Supply current characteristics ..... 93
6.3.6 Wakeup time from low-power modes and voltage scaling transition times ..... 111
6.3.7 External clock source characteristics ..... 114
6.3.8 Internal clock source characteristics ..... 119
6.3.9 PLL characteristics ..... 125
6.3.10 Flash memory characteristics ..... 127
6.3.11 EMC characteristics ..... 128
6.3.12 Electrical sensitivity characteristics ..... 129
6.3.13 I/O current injection characteristics ..... 130
6.3.14 I/O port characteristics ..... 131
6.3.15 NRST pin characteristics ..... 136
6.3.16 Extended interrupt and event controller input (EXTI) characteristics ..... 137
6.3.17 Analog switches booster ..... 137
6.3.18 Analog-to-Digital converter characteristics ..... 138
6.3.19 Digital-to-Analog converter characteristics ..... 151
6.3.20 Voltage reference buffer characteristics ..... 156
6.3.21 Comparator characteristics ..... 158
6.3.22 Operational amplifiers characteristics ..... 159
6.3.23 Temperature sensor characteristics ..... 162
6.3.24 $V_{B A T}$ monitoring characteristics ..... 163
6.3.25 Timer characteristics ..... 163
6.3.26 Communication interfaces characteristics ..... 164
7 Package information ..... 177
7.1 LQFP100 package information ..... 177
7.2 UFBGA100 package information ..... 180
7.3 LQFP64 package information ..... 183
7.4 UFBGA64 package information ..... 185
7.5 WLCSP64 package information ..... 188
7.6 WLCSP49 package information ..... 191
7.7 LQFP48 package information ..... 194
7.8 UFQFPN48 package information ..... 197
7.9 UFQFPN32 package information ..... 199
7.10 Thermal characteristics ..... 203
7.10.1 Reference document ..... 203
7.10.2 Selecting the product temperature range ..... 204
8 Ordering information ..... 206
9 Revision history ..... 207

## List of tables

Table 1. Device summary ..... 2
Table 2. STM32L431xx family device features and peripheral counts ..... 13
Table 3. Access status versus readout protection level and execution modes. ..... 18
Table 4. STM32L431xx modes overview ..... 24
Table 5. Functionalities depending on the working mode. ..... 29
Table 6. STM32L431xx peripherals interconnect matrix ..... 32
Table 7. DMA implementation ..... 36
Table 8. Temperature sensor calibration values. ..... 39
Table 9. Internal voltage reference calibration values ..... 39
Table 10. Timer feature comparison ..... 42
Table 11. I2C implementation. ..... 47
Table 12. STM32L431xx USART/LPUART features ..... 48
Table 13. SAI implementation ..... 51
Table 14. Legend/abbreviations used in the pinout table ..... 59
Table 15. STM32L431xx pin definitions ..... 60
Table 16. Alternate function AF0 to AF7 ..... 70
Table 17. Alternate function AF8 to AF15. ..... 75
Table 18. STM32L431xx memory map and peripheral register boundary addresses ..... 81
Table 19. Voltage characteristics ..... 86
Table 20. Current characteristics ..... 87
Table 21. Thermal characteristics ..... 87
Table 22. General operating conditions ..... 88
Table 23. Operating conditions at power-up / power-down ..... 89
Table 24. Embedded reset and power control block characteristics. ..... 89
Table 25. Embedded internal voltage reference ..... 91
Table 26. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) ..... 94
Table 27. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART disable ..... 95
Table 28. Current consumption in Run and Low-power run modes, code with data processing running from SRAM1 ..... 96
Table 29. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) ..... 97
Table 30. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART disable ..... 98
Table 31. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1 ..... 98
Table 32. Current consumption in Sleep and Low-power sleep modes, Flash ON ..... 99
Table 33. Current consumption in Low-power sleep modes, Flash in power-down ..... 100
Table 34. Current consumption in Stop 2 mode ..... 100
Table 35. Current consumption in Stop 1 mode ..... 102
Table 36. Current consumption in Stop 0 ..... 103
Table 37. Current consumption in Standby mode ..... 104
Table 38. Current consumption in Shutdown mode ..... 105
Table 39. Current consumption in VBAT mode ..... 107
Table 40. Peripheral current consumption ..... 109
Table 41. Low-power mode wakeup timings ..... 111
Table 42. Regulator modes transition times ..... 113
Table 43. Wakeup time using USART/LPUART ..... 113
Table 44. High-speed external user clock characteristics ..... 114
Table 45. Low-speed external user clock characteristics ..... 115
Table 46. HSE oscillator characteristics ..... 116
Table 47. LSE oscillator characteristics ( $\mathrm{f}_{\text {LSE }}=32.768 \mathrm{kHz}$ ) ..... 117
Table 48. HSI16 oscillator characteristics ..... 119
Table 49. MSI oscillator characteristics ..... 121
Table 50. HSI48 oscillator characteristics ..... 124
Table 51. LSI oscillator characteristics ..... 125
Table 52. PLL, PLLSAI1 characteristics ..... 125
Table 53. Flash memory characteristics ..... 127
Table 54. Flash memory endurance and data retention ..... 127
Table 55. EMS characteristics ..... 128
Table 56. EMI characteristics ..... 129
Table 57. ESD absolute maximum ratings ..... 129
Table 58. Electrical sensitivities ..... 130
Table 59. I/O current injection susceptibility ..... 130
Table 60. I/O static characteristics ..... 131
Table 61. Output voltage characteristics ..... 133
Table 62. I/O AC characteristics . ..... 134
Table 63. NRST pin characteristics ..... 136
Table 64. EXTI Input Characteristics ..... 137
Table 65. Analog switches booster characteristics ..... 137
Table 66. ADC characteristics ..... 138
Table 67. Maximum ADC RAIN ..... 140
Table 68. ADC accuracy - limited test conditions 1 ..... 142
Table 69. ADC accuracy - limited test conditions 2 ..... 144
Table 70. ADC accuracy - limited test conditions 3 ..... 146
Table 71. ADC accuracy - limited test conditions 4 ..... 148
Table 72. DAC characteristics ..... 151
Table 73. DAC accuracy ..... 154
Table 74. VREFBUF characteristics ..... 156
Table 75. COMP characteristics ..... 158
Table 76. OPAMP characteristics ..... 159
Table 77. TS characteristics ..... 162
Table 78. $V_{\text {BAT }}$ monitoring characteristics ..... 163
Table 79. $V_{B A T}$ charging characteristics ..... 163
Table 80. TIMx characteristics ..... 163
Table 81. IWDG min/max timeout period at 32 kHz (LSI). ..... 164
Table 82. WWDG min/max timeout value at 80 MHz (PCLK). ..... 164
Table 83. I2C analog filter characteristics. ..... 165
Table 84. SPI characteristics ..... 166
Table 85. Quad SPI characteristics in SDR mode ..... 169
Table 86. QUADSPI characteristics in DDR mode ..... 170
Table 87. SAI characteristics ..... 172
Table 88. SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V ..... 174
Table 89. eMMC dynamic characteristics, VDD $=1.71 \mathrm{~V}$ to 1.9 V ..... 175
Table 90. SWPMI electrical characteristics ..... 176
Table 91. LQPF100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 177
Table 92. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data ..... 180
Table 93. UFBGA100 recommended PCB design rules ( 0.5 mm pitch BGA) ..... 181
Table 94. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 183
Table 95. UFBGA64-64-ball, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra profile fine pitch ball grid array package mechanical data ..... 186
Table 96. UFBGA64 recommended PCB design rules ( 0.5 mm pitch BGA) ..... 186
Table 97. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data ..... 188
Table 98. WLCSP64 recommended PCB design rules ( 0.35 mm pitch) ..... 189
Table 99. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data ..... 192
Table 100. WLCSP49 recommended PCB design rules ( 0.4 mm pitch) ..... 193
Table 101. LQFP48-48-pin, $7 \times 7 \mathrm{~mm}$ low-profile quad flat package mechanical data ..... 195
Table 102. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package mechanical data ..... 198
Table 103. UFQFPN32-32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package mechanical data ..... 201
Table 104. Package thermal characteristics ..... 203
Table 105. STM32L431xx ordering information scheme ..... 206
Table 106. Document revision history ..... 207

## List of figures

Figure 1. STM32L431xx block diagram ..... 16
Figure 2. Power supply overview ..... 21
Figure 3. Power-up/down sequence ..... 22
Figure 4. Clock tree ..... 35
Figure 5. Voltage reference buffer ..... 40
Figure 6. STM32L431Vx LQFP100 pinout ${ }^{(1)}$ ..... 55
Figure 7. STM32L431Vx UFBGA100 ballout ${ }^{(1)}$ ..... 56
Figure 8. STM32L431Rx LQFP64 pinout ${ }^{(1)}$ ..... 56
Figure 9. STM32L431Rx UFBGA64 ballout ${ }^{(1)}$ ..... 57
Figure 10. STM32L431Rx WLCSP64 pinout ${ }^{(1)}$ ..... 57
Figure 11. STM32L431Cx WLCSP49 pinout ${ }^{(1)}$ ..... 57
Figure 12. STM32L431Cx LQFP48 pinout ${ }^{(1)}$ ..... 58
Figure 13. STM32L431Cx UFQFPN48 pinout ${ }^{(1)}$ ..... 58
Figure 14. STM32L431Kx UFQFPN32 pinout ${ }^{(1)}$ ..... 59
Figure 15. STM32L431xx memory map ..... 80
Figure 16. Pin loading conditions ..... 84
Figure 17. Pin input voltage ..... 84
Figure 18. Power supply scheme ..... 85
Figure 19. Current consumption measurement scheme ..... 86
Figure 20. VREFINT versus temperature ..... 92
Figure 21. High-speed external clock source AC timing diagram ..... 114
Figure 22. Low-speed external clock source AC timing diagram ..... 115
Figure 23. Typical application with an 8 MHz crystal ..... 117
Figure 24. Typical application with a 32.768 kHz crystal ..... 118
Figure 25. HSI16 frequency versus temperature ..... 120
Figure 26. Typical current consumption versus MSI frequency ..... 123
Figure 27. HSI48 frequency versus temperature ..... 125
Figure 28. I/O input characteristics ..... 132
Figure 29. I/O AC characteristics definition ${ }^{(1)}$ ..... 136
Figure 30. Recommended NRST pin protection ..... 137
Figure 31. ADC accuracy characteristics ..... 149
Figure 32. Typical connection diagram using the ADC ..... 150
Figure 33. 12-bit buffered / non-buffered DAC ..... 153
Figure 34. SPI timing diagram - slave mode and $\mathrm{CPHA}=0$ ..... 167
Figure 35. SPI timing diagram - slave mode and CPHA = 1 ..... 168
Figure 36. SPI timing diagram - master mode ..... 168
Figure 37. Quad SPI timing diagram - SDR mode ..... 171
Figure 38. Quad SPI timing diagram - DDR mode ..... 171
Figure 39. SAI master timing waveforms ..... 173
Figure 40. SAI slave timing waveforms ..... 174
Figure 41. SDIO high-speed mode ..... 175
Figure 42. SD default mode ..... 176
Figure 43. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package outline ..... 177
Figure 44. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat recommended footprint ..... 178
Figure 45. LQFP100 marking (package top view) ..... 179
Figure 46. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package outline ..... 180
Figure 47. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package recommended footprint ..... 181
Figure 48. UFBGA100 marking (package top view) ..... 182
Figure 49. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package outline ..... 183
Figure 50. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package recommended footprint ..... 184
Figure 51. LQFP64 marking (package top view) ..... 185
Figure 52. UFBGA64-64-ball, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra profile fine pitch ball grid array package outline ..... 185
Figure 53. UFBGA64-64-ball, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra profile fine pitch ball grid array package recommended footprint ..... 186
Figure 54. UFBGA64 marking (package top view) ..... 187
Figure 55. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package outline ..... 188
Figure 56. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package recommended footprint ..... 189
Figure 57. WLCSP64 marking (package top view) ..... 190
Figure 58. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package outline ..... 191
Figure 59. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package recommended footprint ..... 192
Figure 60. WLCSP49 marking (package top view) ..... 193
Figure 61. LQFP48-48-pin, $7 \times 7 \mathrm{~mm}$ low-profile quad flat package outline ..... 194
Figure 62. LQFP48-48-pin, $7 \times 7 \mathrm{~mm}$ low-profile quad flat package recommended footprint ..... 196
Figure 63. LQFP48 marking (package top view) ..... 196
Figure 64. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package outline. ..... 197
Figure 65. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package recommended footprint ..... 198
Figure 66. UFQFPN48 marking (package top view) ..... 199
Figure 67. UFQFPN32-32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package outline ..... 199
Figure 68. UFQFPN32-32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package recommended footprint ..... 201
Figure 69. UFQFPN32 marking (package top view) ..... 202
Figure 70. LQFP64 $P_{D}$ max vs. $T_{A}$ ..... 205

## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32L431xx microcontrollers.

This document should be read in conjunction with the STM32L43xxx/44xxx/45xxx/46xxx reference manual (RM0394). The reference manual is available from the STMicroelectronics website www.st.com.
For information on the Arm ${ }^{\circledR( }{ }^{(a)}$ Cortex ${ }^{\circledR}-\mathrm{M} 4$ core, please refer to the Cortex ${ }^{\circledR}-\mathrm{M} 4$ Technical Reference Manual, available from the www.arm.com website.

## arm

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

## 2 Description

The STM32L431xx devices are the ultra-low-power microcontrollers based on the highperformance Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 32-bit RISC core operating at a frequency of up to 80 MHz . The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all Arm ${ }^{\circledR}$ single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security.

The STM32L431xx devices embed high-speed memories (Flash memory up to 256 Kbyte, 64 Kbyte of SRAM), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix.

The STM32L431xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall.

The devices offer a fast 12-bit ADC ( 5 Msps ), two comparators, one operational amplifier, two DAC channels, an internal voltage reference buffer, a low-power RTC, one generalpurpose 32-bit timer, one 16-bit PWM timer dedicated to motor control, four general-purpose 16-bit timers, and two 16-bit low-power timers.
In addition, up to 21 capacitive sensing channels are available.
They also feature standard and advanced communication interfaces.

- Three I2Cs
- Three SPIs
- Three USARTs and one Low-Power UART.
- One SAI (Serial Audio Interfaces)
- One SDMMC
- One CAN
- One SWPMI (Single Wire Protocol Master Interface)

The STM32L431xx operates in the -40 to $+85{ }^{\circ} \mathrm{C}\left(+105^{\circ} \mathrm{C}\right.$ junction), -40 to $+105^{\circ} \mathrm{C}$ $\left(+125^{\circ} \mathrm{C}\right.$ junction) and -40 to $+125^{\circ} \mathrm{C}\left(+130^{\circ} \mathrm{C}\right.$ junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of lowpower applications.

Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMP and comparators. A VBAT input allows to backup the RTC and backup registers.
The STM32L431xx family offers nine packages from 32 to 100-pin packages.
Table 2. STM32L431xx family device features and peripheral counts

| Peripheral | STM32L431Vx | STM32L431Rx |  | STM32L431Cx | STM32L431Kx |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Flash memory | 256 KB | 128 KB | 256 KB | 128 KB | 256KB | 128KB | 256KB |
| SRAM | 64 KB |  |  |  |  |  |  |
| Quad SPI | Yes |  |  |  |  |  |  |

Table 2. STM32L431xx family device features and peripheral counts (continued)

| Peripheral |  | STM32L431Vx | STM32L431Rx | STM32L431Cx | STM32L431Kx |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Timers | Advanced control | 1 (16-bit) |  |  |  |
|  | General purpose | $\begin{aligned} & 2 \text { (16-bit) } \\ & 1 \text { (32-bit) } \end{aligned}$ |  |  |  |
|  | Basic | 2 (16-bit) |  |  |  |
|  | Low power | 2 (16-bit) |  |  |  |
|  | SysTick timer | 1 |  |  |  |
|  | Watchdog timers (indepen dent, window) | 2 |  |  |  |
| Comm. interfaces | SPI | 3 |  |  | 2 |
|  | $1^{2} \mathrm{C}$ | 3 |  |  | 2 |
|  | USART | 3 |  |  | 2 |
|  | LPUART |  |  |  | 1 |
|  | SAI | 1 |  |  |  |
|  | CAN | 1 |  |  |  |
|  | SDMMC | Yes |  | No |  |
|  | SWPMI | Yes |  |  |  |
| RTC |  | Yes |  |  |  |
| Tamper pins |  | 3 | 2 | 2 | 1 |
| Random generator |  | Yes |  |  |  |
| GPIOs |  | $\begin{gathered} 83 \\ 5 \end{gathered}$ | $\begin{gathered} 52 \\ 4 \end{gathered}$ | $38 \text { or } 39^{(1)}$ | $\begin{gathered} 26 \\ 2 \end{gathered}$ |
| Capacitive sensing Number of channels |  | 21 | 12 | 6 | 3 |
| 12-bit ADC <br> Number of channels |  | $\begin{gathered} 1 \\ 16 \end{gathered}$ | $\begin{gathered} 1 \\ 16 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ | $\begin{gathered} 1 \\ 10 \end{gathered}$ |
| 12-bit DAC channels |  | 2 |  |  |  |
| Internal voltage reference buffer |  | Yes | No |  |  |
| Analog comparator |  | 2 |  |  |  |
| Operational amplifiers |  | 1 |  |  |  |
| Max. CPU frequency |  | 80 MHz |  |  |  |
| Operating voltage |  | 1.71 to 3.6 V |  |  |  |

Table 2. STM32L431xx family device features and peripheral counts (continued)

| Peripheral | STM32L431Vx | STM32L431Rx | STM32L431Cx | STM32L431Kx |
| :--- | :---: | :---: | :---: | :---: |
| Operating <br> temperature | Ambient operating temperature: -40 to $85^{\circ} \mathrm{C} /-40$ to $105^{\circ} \mathrm{C} /-40$ to $125^{\circ} \mathrm{C}$ <br> Junction temperature: -40 to $105^{\circ} \mathrm{C} /-40$ to $125^{\circ} \mathrm{C} /-40$ to $130^{\circ} \mathrm{C}$ |  |  |  |
| Packages | LQFP100 | WLCSP64 <br> LQFP64 | WLCSP49 <br> LQFP48 | UFQFPN32 |
|  | UFBGA100 | UFBGA64 | UFQFPN48 |  |

1. For WLCSP49 package.

Figure 1. STM32L431xx block diagram


Note: $\quad$ AF: alternate function on I/O pins.

## 3 Functional overview

### 3.1 Arm ${ }^{\circledR}$ Cortex $^{\circledR}$-M4 core with FPU

The Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}-\mathrm{M} 4$ with FPU processor is the latest generation of Arm ${ }^{\circledR}$ processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.
The Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an Arm ${ }^{\circledR}$ core in the memory size usually associated with 8 - and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.
Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.
With its embedded Arm ${ }^{\circledR}$ core, the STM32L431xx family is compatible with all Arm ${ }^{\circledR}$ tools and software.
Figure 1 shows the general block diagram of the STM32L431xx family devices.

### 3.2 Adaptive real-time memory accelerator (ART Accelerator ${ }^{T M}$ )

The ART Accelerator ${ }^{\text {TM }}$ is a memory accelerator which is optimized for STM32 industrystandard Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}-\mathrm{M} 4$ processors. It balances the inherent performance advantage of the Arm ${ }^{\circledR}$ Cortex ${ }^{\circledR}$-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor near 100 DMIPS performance at 80 MHz , the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz .

### 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (realtime operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 3.4 Embedded Flash memory

STM32L431xx devices feature up to 256 Kbyte of embedded Flash memory available for storing programs and data in single bank architecture. The Flash memory contains 128 pages of 2 Kbyte.
Flexible protections can be configured thanks to option bytes:

- Readout protection (RDP) to protect the whole memory. Three levels are available:
- Level 0: no readout protection
- Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected
- Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible.

Table 3. Access status versus readout protection level and execution modes

| Area | Protection level | User execution |  |  | Debug, boot from RAM or boot from system memory (loader) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Read | Write | Erase | Read | Write | Erase |
| Main memory | 1 | Yes | Yes | Yes | No | No | No |
|  | 2 | Yes | Yes | Yes | N/A | N/A | N/A |
| System memory | 1 | Yes | No | No | Yes | No | No |
|  | 2 | Yes | No | No | N/A | N/A | N/A |
| Option bytes | 1 | Yes | Yes | Yes | Yes | Yes | Yes |
|  | 2 | Yes | No | No | N/A | N/A | N/A |
| Backup registers | 1 | Yes | Yes | $\mathrm{N} / \mathrm{A}^{(1)}$ | No | No | $N / A^{(1)}$ |
|  | 2 | Yes | Yes | N/A | N/A | N/A | N/A |
| SRAM2 | 1 | Yes | Yes | Yes ${ }^{(1)}$ | No | No | $\mathrm{No}{ }^{(1)}$ |
|  | 2 | Yes | Yes | Yes | N/A | N/A | N/A |

1. Erased when RDP change from Level 1 to Level 0 .

- Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 2-Kbyte granularity.
- Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. The PCROP area granularity is 64-bit wide. An additional option bit (PCROP_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0.

The whole non-volatile memory embeds the error correction code (ECC) feature supporting:

- single error detection and correction
- double error detection.
- The address of the ECC fail can be read in the ECC register


### 3.5 Embedded SRAM

STM32L431xx devices feature 64 Kbyte of embedded SRAM. This SRAM is split into two blocks:

- 48 Kbyte mapped at address 0x2000 0000 (SRAM1)
- 16 Kbyte located at address $0 \times 10000000$ with hardware parity check (SRAM2).

This memory is also mapped at address $0 \times 2000$ C000, offering a contiguous address space with the SRAM1 (16 Kbyte aliased by bit band)
This block is accessed through the ICode/DCode buses for maximum performance. These 16 Kbyte SRAM can also be retained in Standby mode.
The SRAM2 can be write-protected with 1 Kbyte granularity.
The memory can be accessed in read/write at CPU clock speed with 0 wait states.

### 3.6 Firewall

The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas.
Each illegal access generates a reset which kills immediately the detected intrusion.
The Firewall main features are the following:

- Three segments can be protected and defined thanks to the Firewall registers:
- Code segment (located in Flash or SRAM1 if defined as executable protected area)
- Non-volatile data segment (located in Flash)
- Volatile data segment (located in SRAM1)
- The start address and the length of each segments are configurable:
- Code segment: up to 1024 Kbyte with granularity of 256 bytes
- Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes
- Volatile data segment: up to 48 Kbyte with a granularity of 64 bytes
- Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence)
- Volatile data segment can be shared or not with the non-protected code
- Volatile data segment can be executed or not depending on the Firewall configuration

The Flash readout protection must be set to level 2 in order to reach the expected level of protection.

### 3.7 Boot modes

At startup, BOOT0 pin or nSWBOOT0 option bit, and BOOT1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

BOOT0 value may come from the PH3-BOOT0 pin or from an option bit depending on the value of a user option bit to free the GPIO pad if needed.

A Flash empty check mechanism is implemented to force the boot from system flash if the first flash memory location is not programmed and if the boot selection is configured to boot from main flash.

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI or CAN.

### 3.8 Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

### 3.9 Power supply management

### 3.9.1 Power supply schemes

- $\quad \mathrm{V}_{\mathrm{DD}}=1.71$ to 3.6 V : external power supply for $\mathrm{I} / \mathrm{Os}\left(\mathrm{V}_{\mathrm{DDIO} 1}\right)$, the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through VDD pins.
- $\mathrm{V}_{\mathrm{DDA}}=1.62 \mathrm{~V}(\mathrm{ADCs} / \mathrm{COMPs}) / 1.8$ (DAC/OPAMP) to 3.6 V : external analog power supply for ADCs, DAC, OPAMPs, Comparators and Voltage reference buffer. The $\mathrm{V}_{\text {DDA }}$ voltage level is independent from the $\mathrm{V}_{\mathrm{DD}}$ voltage.
- $\quad \mathrm{V}_{\text {BAT }}=1.55$ to 3.6 V : power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $\mathrm{V}_{\mathrm{DD}}$ is not present.

Note: $\quad$ When the functions supplied by $V_{D D A}$ are not used, this supply should preferably be shorted to $V_{D D}$.
Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant (refer to Table 19: Voltage characteristics).

Note: $\quad V_{D D I O x}$ is the I/Os general purpose digital functions supply. $V_{D D I O x}$ represents $V_{D D I O 1}$, with $V_{D D I O 1}=V_{D D}$.

Figure 2. Power supply overview


MSv39205V2
During power-up and power-down phases, the following power sequence requirements must be respected:

- When $\mathrm{V}_{\mathrm{DD}}$ is below 1 V , other power supplies $\left(\mathrm{V}_{\mathrm{DDA}}\right)$ must remain below $\mathrm{V}_{\mathrm{DD}}{ }^{+}$ 300 mV .
- When $\mathrm{V}_{\mathrm{DD}}$ is above 1 V , all power supplies are independent.

During the power-down phase, $\mathrm{V}_{\mathrm{DD}}$ can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ ; this allows external decoupling capacitors to be discharged with different time constants during the power- down transient phase.

Figure 3. Power-up/down sequence


1. $V_{D D X}$ refers to $V_{D D A}$.

### 3.9.2 Power supply supervisor

The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage $\mathrm{V}_{\mathrm{DD}}$ is below a specified threshold, without the need for an external reset circuit.

The lowest BOR level is 1.71 V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the $\mathrm{V}_{\mathrm{DD}}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{D D}$ drops below the VPVD threshold and/or when $V_{D D}$ is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.
In addition, the device embeds a Peripheral Voltage Monitor which compares the independent supply voltage $\mathrm{V}_{\text {DDA }}$ with a fixed threshold in order to ensure that the peripheral is in its functional supply range.

### 3.9.3 Voltage regulator

Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR).

- The MR is used in the Run and Sleep modes and in the Stop 0 mode.
- The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 16 Kbyte SRAM2 in Standby with SRAM2 retention.
- Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption.

The ultralow-power STM32L431xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic ( $\mathrm{V}_{\mathrm{CORE}}$ ) can be adjusted according to the system's maximum operating frequency.
There are two power consumption ranges:

- Range 1 with the CPU running at up to 80 MHz .
- Range 2 with a maximum CPU frequency of 26 MHz . All peripheral clocks are also limited to 26 MHz .

The $\mathrm{V}_{\text {CORE }}$ can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode.

- Low-power run mode with the CPU running at up to 2 MHz . Peripherals with independent clock can be clocked by HSI16.


### 3.9.4 Low-power modes

The ultra-low-power STM32L431xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources.

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{10}{|l|}{Table 4. STM32L431xx modes overview} \\
\hline Mode \& Regulator \({ }^{(1)}\) \& CPU \& Flash \& SRAM \& Clocks \& DMA \& Peripherals \({ }^{(2)}\) \& Wakeup source \& Consumption \({ }^{(3)}\) \& Wakeup time \\
\hline \multirow[t]{2}{*}{Run} \& MR range 1 \& \multirow[t]{2}{*}{Yes} \& \multirow[t]{2}{*}{\(\mathrm{ON}{ }^{(4)}\)} \& \multirow[t]{2}{*}{ON} \& \multirow[t]{2}{*}{Any} \& All \& \multirow[t]{2}{*}{N/A} \& \(97 \mu \mathrm{~A} / \mathrm{MHz}\) \& \multirow[t]{2}{*}{N/A} \\
\hline \& MR range2 \& \& \& \& \& All except RNG \& \& \(84 \mu \mathrm{~A} / \mathrm{MHz}\) \& \\
\hline LPRun \& LPR \& Yes \& \(\mathrm{ON}{ }^{(4)}\) \& ON \& Any except PLL \& All except USB_FS, RNG \& N/A \& \(94 \mu \mathrm{~A} / \mathrm{MHz}\) \& to Range 1: \(4 \mu \mathrm{~s}\) to Range 2: \(64 \mu \mathrm{~s}\) \\
\hline \multirow[t]{2}{*}{Sleep} \& MR range 1 \& \multirow[t]{2}{*}{No} \& \multirow[t]{2}{*}{\(\mathrm{ON}{ }^{(4)}\)} \& \multirow[t]{2}{*}{\(\mathrm{ON}{ }^{(5)}\)} \& \multirow[t]{2}{*}{Any} \& All \& \multirow[t]{2}{*}{Any interrupt or event} \& \(28 \mu \mathrm{~A} / \mathrm{MHz}\) \& \multirow[t]{2}{*}{6 cycles} \\
\hline \& MR range2 \& \& \& \& \& All except RNG \& \& \(26 \mu \mathrm{~A} / \mathrm{MHz}\) \& \\
\hline LPSleep \& LPR \& No \& \(\mathrm{ON}{ }^{(4)}\) \& \(\mathrm{ON}{ }^{(5)}\) \& Any except PLL \& All except USB_FS, RNG \& Any interrupt or event \& \(29 \mu \mathrm{~A} / \mathrm{MHz}\) \& 6 cycles \\
\hline Stop 0 \& MR Range 1 \& No \& OFF \& ON \& \[
\begin{aligned}
\& \text { LSE } \\
\& \text { LSI }
\end{aligned}
\] \& \begin{tabular}{l}
BOR, PVD, PVM RTC, IWDG COMPx \((x=1,2)\) DAC1 OPAMPx ( \(x=1\) ) USARTx \((x=1 \ldots 3)^{(6)}\) LPUART \(1^{(6)}\)
\[
12 C x(x=1 \ldots 3)^{(7)}
\]
\[
\text { LPTIMx }(x=1,2)
\] \\
All other peripherals are frozen.
\end{tabular} \& \[
\begin{gathered}
\text { Reset pin, all I/Os } \\
\text { BOR, PVD, PVM } \\
\text { RTC, IWDG } \\
\text { COMPx }(x=1 . .2) \\
\text { USARTx }(x=1 . . .3)^{(6)} \\
\text { LPUART1 } \\
\text { I2Cx }^{(6)}(x=1 . .3)^{(7)} \\
\text { LPTIMx }(x=1,2)^{\text {SWPMI1 }^{(8)}}
\end{gathered}
\] \& \(108 \mu \mathrm{~A}\)

$108 \mu \mathrm{~A}$ \& | $2.4 \mu \mathrm{~s}$ in SRAM |
| :--- |
| $4.1 \mu \mathrm{~s}$ in Flash | <br>

\hline
\end{tabular}

Table 4. STM32L431xx modes overview (continued)

| Mode | Regulator ${ }^{(1)}$ | CPU | Flash | SRAM | Clocks | DMA \& Peripherals ${ }^{(2)}$ | Wakeup source | Consumption ${ }^{(3)}$ | Wakeup time |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Stop 1 | LPR | No | Off | ON | $\begin{aligned} & \text { LSE } \\ & \text { LSI } \end{aligned}$ | BOR, PVD, PVM RTC, IWDG $\begin{gathered} \text { COMPx }(x=1,2) \\ \text { DAC1 } \\ \text { OPAMPx }(x=1) \\ \text { USARTx }(x=1 \ldots 3)^{(6)} \\ \text { LPUART1 } 1^{(6)} \\ \text { I2Cx }(x=1 \ldots 3)^{(7)} \\ \text { LPTIMx }(x=1,2) \\ * * * \end{gathered}$ <br> All other peripherals are frozen. | $\begin{gathered} \text { Reset pin, all I/Os } \\ \text { BOR, PVD, PVM } \\ \text { RTC, IWDG } \\ \text { COMPx }(x=1 . .2) \\ \text { USARTx }(x=1 \ldots . .3)^{(6)} \\ \text { LPUART1 } \\ \text { I2Cx }(x=1 \ldots 3)^{(7)} \\ \text { LPTIMx }(x=1,2)_{\text {SWPMI1 }^{(8)}} \end{gathered}$ | $4.34 \mu \mathrm{~A}$ w/o RTC $4.63 \mu \mathrm{~A} w$ RTC | $6.3 \mu \mathrm{~s}$ in SRAM <br> $7.8 \mu \mathrm{~s}$ in Flash |
| Stop 2 | LPR | No | Off | ON | $\begin{aligned} & \text { LSE } \\ & \text { LSI } \end{aligned}$ | BOR, PVD, PVM RTC, IWDG COMPx (x=1..2) $12 \mathrm{C} 3^{(7)}$ <br> LPUART1 ${ }^{(6)}$ <br> LPTIM1 *** <br> All other peripherals are frozen. | Reset pin, all I/Os BOR, PVD, PVM RTC, IWDG COMPx ( $\mathrm{x}=1 . .2$ ) I2C3 ${ }^{(7)}$ LPUART1 ${ }^{(6)}$ LPTIM1 | $1.3 \mu \mathrm{~A}$ w/o RTC <br> $1.4 \mu \mathrm{~A} / \mathrm{RTC}$ | $6.8 \mu \mathrm{~s}$ in SRAM <br> $8.2 \mu \mathrm{~s}$ in Flash |

Table 4. STM32L431xx modes overview (continued)

| Mode | Regulator ${ }^{(1)}$ | CPU | Flash | SRAM | Clocks | DMA \& Peripherals ${ }^{(2)}$ | Wakeup source | Consumption ${ }^{(3)}$ | Wakeup time |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | LPR | Power ed Off | Off | $\begin{aligned} & \text { SRAM } \\ & 2 \text { ON } \end{aligned}$ | $\begin{aligned} & \text { LSE } \\ & \text { LSI } \end{aligned}$ | BOR, RTC, IWDG *** <br> All other peripherals are powered off. <br> I/O configuration can be floating, pull-up or pull-down | $\begin{gathered} \text { Reset pin } \\ 5 \text { I/Os (WKUPx) } \\ \text { BOR, RTC, IWDG } \end{gathered}$ | $0.20 \mu \mathrm{~A}$ w/o RTC <br> $0.46 \mu \mathrm{~A} w /$ RTC |  |
|  | OFF |  |  | $\begin{aligned} & \text { Power } \\ & \text { ed } \\ & \text { Off } \end{aligned}$ |  |  |  | $0.03 \mu \mathrm{~A}$ w/o RTC <br> $0.29 \mu \mathrm{~A} w / \mathrm{RTC}$ | 12.2 ¢ |
| Shutdown | OFF | Power ed Off | Off | $\begin{array}{\|l} \text { Power } \\ \text { ed } \\ \text { Off } \end{array}$ | LSE | RTC $\star * *$ <br> All other peripherals are powered off. <br> I/O configuration can be floating, pull-up or pulldown ${ }^{(10)}$ | $\begin{gathered} \text { Reset pin } \\ 5 \mathrm{I} / \mathrm{Os}(\mathrm{WKUPx})^{(9)} \\ \text { RTC } \end{gathered}$ | $0.01 \mu \mathrm{~A}$ w/o RTC <br> $0.20 \mu \mathrm{~A} w / \mathrm{RTC}$ | 262 ¢s |

1. LPR means Main regulator is OFF and Low-power regulator is ON.
2. All peripherals can be active or clock gated to save power consumption.
3. Typical current at $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}, 25^{\circ} \mathrm{C}$. Consumptions values provided running from SRAM, Flash memory Off, 80 MHz in Range $1,26 \mathrm{MHz}$ in Range $2,2 \mathrm{MHz}$ in
4. The Flash memory can be put in power-down and its clock can be gated off when executing from SRAM.
5. The SRAM1 and SRAM2 clocks can be gated on or off independently.
6. U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event.
I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.
7. SWPMI1 wakeup by resume from suspend.
8. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5.
9. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode.

By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below:

- Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

- Low-power run mode

This mode is achieved with $V_{\text {CORE }}$ supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz . The peripherals with independent clock can be clocked by HSI16.

- Low-power sleep mode

This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the lowpower run mode.

- Stop 0, Stop 1 and Stop 2 modes

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the $\mathrm{V}_{\text {CORE }}$ domain are stopped, the PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running.
The RTC can remain active (Stop mode with RTC, Stop mode without RTC).
Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition.
Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the $\mathrm{V}_{\text {CORE }}$ domain is put in a lower leakage mode.
Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption.
The system clock when exiting from Stop 0, Stop 1 or Stop 2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration.

- Standby mode

The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the $\mathrm{V}_{\text {CORE }}$ domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off.
The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The brown-out reset (BOR) always remains active in Standby mode.
The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating.
After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in Standby mode, supplied by the low-power Regulator (Standby with SRAM2 retention mode).
The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE). The system clock after wakeup is MSI up to 8 MHz .

- Shutdown mode

The Shutdown mode allows to achieve the lowest power consumption. The internal regulator is switched off so that the $\mathrm{V}_{\text {CORE }}$ domain is powered off. The PLL, the HSI16, the MSI, the LSI and the HSE oscillators are also switched off.
The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC).
The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported.
SRAM1, SRAM2 and register contents are lost except for registers in the Backup domain.
The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper).
The system clock after wakeup is MSI at 4 MHz .

Table 5. Functionalities depending on the working mode ${ }^{(1)}$

| Peripheral | Run | Sleep | Lowpower run | Lowpower sleep | Stop 0/1 |  | Stop 2 |  | Standby |  | Shutdown |  | VBAT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | - |  | - |  | - |  |  |
| CPU | Y | - | Y | - | - | - | - | - | - | - | - | - | - |
| Flash memory (up to 256 KB) | $\mathrm{O}^{(2)}$ | $O^{(2)}$ | $\mathrm{O}^{(2)}$ | $\mathrm{O}^{(2)}$ | - | - | - | - | - | - | - | - | - |
| SRAM1 (48 KB) | Y | $Y^{(3)}$ | Y | $Y^{(3)}$ | Y | - | Y | - | - | - | - | - | - |
| SRAM2 (16 KB) | Y | $Y^{(3)}$ | Y | $Y^{(3)}$ | Y | - | Y | - | $\mathrm{O}^{(4)}$ | - | - | - | - |
| Quad SPI | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Backup Registers | Y | Y | Y | Y | Y | - | Y | - | Y | - | Y | - | Y |
| Brown-out reset (BOR) | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | - | - | - |
| Programmable Voltage Detector (PVD) | 0 | 0 | 0 | 0 | 0 | O | 0 | 0 | - | - | - | - | - |
| Peripheral Voltage Monitor (PVMx; $\mathrm{x}=1,3,4$ ) | 0 | 0 | 0 | 0 | 0 | 0 | O | 0 | - | - | - | - | - |
| DMA | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| High Speed Internal (HSI16) | 0 | 0 | 0 | 0 | (5) | - | (5) | - | - | - | - | - | - |
| Oscillator RC48 | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - |
| High Speed External (HSE) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Low Speed Internal (LSI) | 0 | 0 | 0 | 0 | 0 | - | O | - | 0 | - | - | - | - |
| Low Speed External (LSE) | 0 | 0 | 0 | 0 | 0 | - | O | - | 0 | - | 0 | - | 0 |
| Multi-Speed Internal (MSI) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Clock Security System (CSS) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Clock Security System on LSE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| RTC / Auto wakeup | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Number of RTC Tamper pins | 3 | 3 | 3 | 3 | 3 | 0 | 3 | 0 | 3 | O | 3 | 0 | 3 |
| USARTx ( $\mathrm{x}=1,2,3$ ) | 0 | 0 | 0 | 0 | $\mathrm{O}^{(6)}$ | $O^{(6)}$ | - | - | - | - | - | - | - |

Table 5. Functionalities depending on the working mode ${ }^{(1)}$ (continued)

| Peripheral | Run | Sleep | Lowpower run | Lowpower sleep | Stop 0/1 |  | Stop 2 |  | Standby |  | Shutdown |  | VBAT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | - |  | - | K!!!!qedeo dnәуем | - |  |  |
| Low-power UART (LPUART) | 0 | 0 | 0 | 0 | $O^{(6)}$ | $\mathrm{O}^{(6)}$ | $O^{(6)}$ | $\mathrm{O}^{(6)}$ | - | - | - | - | - |
| I2Cx ( $\mathrm{x}=1,2$ ) | 0 | 0 | 0 | 0 | $\mathrm{O}^{(7)}$ | $\mathrm{O}^{(7)}$ | - | - | - | - | - | - | - |
| I2C3 | 0 | 0 | 0 | 0 | $O^{(7)}$ | $\mathrm{O}^{(7)}$ | $\mathrm{O}^{(7)}$ | $\mathrm{O}^{(7)}$ | - | - | - | - | - |
| SPIx ( $\mathrm{x}=1,2,3$ ) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| CAN | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| SDMMC1 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| SWPMI1 | 0 | 0 | 0 | 0 | - | 0 | - | - | - | - | - | - | - |
| SAIX ( $\mathrm{x}=1$ ) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| ADCx ( $\mathrm{x}=1$ ) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| DAC1 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| VREFBUF | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| OPAMPx ( $\mathrm{x}=1$ ) | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| COMPx ( $\mathrm{x}=1,2$ ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - |
| Temperature sensor | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Timers (TIMx) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Low-power timer 1 (LPTIM1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - |
| Low-power timer 2 (LPTIM2) | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - |
| Independent watchdog (IWDG) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | O | 0 | - | - | - |
| Window watchdog (WWDG) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| SysTick timer | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Touch sensing controller (TSC) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| Random number generator (RNG) | $\mathrm{O}^{(8)}$ | $\mathrm{O}^{(8)}$ | - | - | - | - | - | - | - | - | - | - | - |
| CRC calculation unit | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| GPIOs | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (9) | $\begin{gathered} 5 \\ \text { pins } \\ (10) \end{gathered}$ | (11) | $\begin{gathered} 5 \\ \text { pins } \\ (10) \end{gathered}$ | - |


2. The Flash can be configured in power-down mode. By default, it is not in power-down mode.
3. The SRAM clock can be gated on or off.
4. SRAM2 content is preserved when the bit RRS is set in PWR_CR3 register.
5. Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore.
6. UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event.
7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.

Voltage scaling Range 1 only.
I/Os can be configured with internal pull-up, pull-down or floating in Standby mode.
The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5.
11. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode.

### 3.9.5 Reset mode

In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O schmitt trigger is disable). In addition, the internal reset pull-up is deactivated when the reset source is internal.

### 3.9.6 VBAT operation

The VBAT pin allows to power the device VBAT domain from an external battery, an external supercapacitor, or from $V_{D D}$ when no external battery and an external supercapacitor are present. The VBAT pin supplies the RTC with LSE and the backup registers. Three antitamper detection pins are available in VBAT mode.

VBAT operation is automatically activated when $V_{D D}$ is not present.
An internal VBAT battery charging circuit is embedded and can be activated when $V_{D D}$ is present.

Note: $\quad$ When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation.

### 3.10 Interconnect matrix

Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency.

Depending on peripherals, these interconnections can operate in Run, Sleep, low-power run and sleep, Stop 0, Stop 1 and Stop 2 modes.

Table 6. STM32L431xx peripherals interconnect matrix

| Interconnect source | Interconnect destination | Interconnect action | ¢ | - | ㄹ |  | $\begin{gathered} - \\ 0 \\ 0 . \\ 0 \\ 0 \\ 0 \\ 0 . \\ 0.0 \\ \dot{\omega} \end{gathered}$ | N 0 O en |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMx | TIMx | Timers synchronization or chaining | Y | Y | Y | Y | - | - |
|  | $\begin{aligned} & \text { ADCx } \\ & \text { DAC1 } \end{aligned}$ | Conversion triggers | Y | Y | Y | Y | - | - |
|  | DMA | Memory to memory transfer trigger | Y | Y | Y | Y | - | - |
|  | COMPx | Comparator output blanking | Y | Y | Y | Y | - | - |
| TIM15/TIM16 | IRTIM | Infrared interface output generation | Y | Y | Y | Y | - | - |
| COMPx | $\begin{aligned} & \text { TIM1 } \\ & \text { TIM2 } \end{aligned}$ | Timer input channel, trigger, break from analog signals comparison | Y | Y | Y | Y | - | - |
|  | LPTIMERx | Low-power timer triggered by analog signals comparison | Y | Y | Y | Y | Y | (1) |
| ADCx | TIM1 | Timer triggered by analog watchdog | Y | Y | Y | Y | - | - |
| RTC | TIM16 | Timer input channel from RTC events | Y | Y | Y | Y | - | - |
|  | LPTIMERx | Low-power timer triggered by RTC alarms or tampers | Y | Y | Y | Y | Y | (1) |
| All clocks sources (internal and external) | TIM2 <br> TIM15, 16 | Clock source used as input channel for RC measurement and trimming | Y | Y | Y | Y | - | - |
| CSS <br> CPU (hard fault) <br> RAM (parity error) <br> Flash memory (ECC error) <br> COMPx <br> PVD | TIM1 <br> TIM15,16 | Timer break | Y | Y | Y | Y | - | - |
| GPIO | TIMx | External trigger | Y | Y | Y | Y | - | - |
|  | LPTIMERx | External trigger | Y | Y | Y | Y | Y | (1) |
|  | $\begin{aligned} & \text { ADCx } \\ & \text { DAC1 } \end{aligned}$ | Conversion external trigger | Y | Y | Y | Y | - | - |

1. LPTIM1 only.

### 3.11 Clocks and startup

The clock controller (see Figure 4) distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

- Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler
- Safe clock switching: clock sources can be changed safely on the fly in run mode through a configuration register.
- Clock management: to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- System clock source: four different clock sources can be used to drive the master clock SYSCLK:
- 4-48 MHz high-speed external crystal or ceramic resonator (HSE), that can supply a PLL. The HSE can also be configured in bypass mode for an external clock.
- $\quad 16 \mathrm{MHz}$ high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL
- Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 12 frequencies from 100 kHz to 48 MHz . When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than $\pm 0.25 \%$ accuracy. The MSI can supply a PLL.
- System PLL which can be fed by HSE, HSI16 or MSI, with a maximum frequency at 80 MHz .
- RC48 with clock recovery system (HSI48): internal RC48 MHz clock source can be used to drive the SDMMC or the RNG peripherals. This clock can be output on the MCO.
- Auxiliary clock source: two ultralow-power clock sources that can be used to drive the real-time clock:
- $\quad 32.768 \mathrm{kHz}$ low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock.
- $\quad 32 \mathrm{kHz}$ low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock accuracy is $\pm 5 \%$ accuracy.
- Peripheral clock sources: Several peripherals (SDMMC, RNG, SAI, USARTs, I2Cs, LPTimers, ADC, SWPMI) have their own independent clock whatever the system clock. Two PLLs, each having three independent outputs allowing the highest flexibility, can generate independent clocks for the ADC, the SDMMC/RNG and the SAI.
- Startup clock: after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI16 and a software
interrupt is generated if enabled. LSE failure can also be detected and generated an interrupt.
- Clock-out capability:
- MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application. Low frequency clocks (LSI, LSE) are available down to Stop 1 low power state.
- LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes down to Standby mode. LSE can also be output on LSCO in Shutdown mode. LSCO is not available in VBAT mode.

Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 80 MHz .

Figure 4. Clock tree


### 3.12 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus.
The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

### 3.13 Direct memory access controller (DMA)

The device embeds 2 DMAs. Refer to Table 7: DMA implementation for the features implementation.

Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations.

The two DMA controllers have 14 channels in total, each dedicated to managing memory access requests from one or more peripherals. Each has an arbiter for handling the priority between DMA requests.
The DMA supports:

- 14 independently configurable channels (requests)
- Each channel is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software.
- Priorities between requests from channels of one DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.)
- Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size.
- Support for circular buffer management
- 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel
- Memory-to-memory transfer
- Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers
- Access to Flash, SRAM, APB and AHB peripherals as source and destination
- Programmable number of data to be transferred: up to 65536.

Table 7. DMA implementation

| DMA features | DMA1 | DMA2 |
| :---: | :---: | :---: |
| Number of regular channels | 7 | 7 |

### 3.14 Interrupts and events

### 3.14.1 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 67 maskable interrupt channels plus the 16 interrupt lines of the Cortex ${ }^{\circledR}$ M4.

The NVIC benefits are the following:

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

### 3.14.2 Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 37 edge detector lines used to generate interrupt/event requests and wake-up the system from Stop mode. Each external line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The internal lines are connected to peripherals with wakeup from Stop mode capability. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 83 GPIOs can be connected to the 16 external interrupt lines.

### 3.15 Analog to digital converter (ADC)

The device embeds a successive approximation analog-to-digital converter with the following features:

- 12-bit native resolution, with built-in calibration
- 5.33 Msps maximum conversion rate with full resolution
- Down to 18.75 ns sampling time
- Increased conversion rate for lower resolution (up to 8.88 Msps for 6-bit resolution)
- Up to 16 external channels.
- 5 internal channels: internal reference voltage, temperature sensor, VBAT/3, DAC1_OUT1 and DAC1_OUT2.
- One external reference pin is available on some package, allowing the input voltage range to be independent from the power supply
- $\quad$ Single-ended and differential mode inputs
- Low-power design
- Capable of low-current operation at low conversion rate (consumption decreases linearly with speed)
- Dual clock domain architecture: ADC speed independent from CPU frequency
- Highly versatile digital interface
- Single-shot or continuous/discontinuous sequencer-based scan mode: 2 groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions
- ADC supports multiple trigger inputs for synchronization with on-chip timers and external signals
- Results stored into data register or in RAM with DMA controller support
- Data pre-processing: left/right alignment and per channel offset compensation
- Built-in oversampling unit for enhanced SNR
- Channel-wise programmable sampling time
- Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers
- Hardware assistant to prepare the context of the injected channels to allow fast context switching


### 3.15.1 Temperature sensor

The temperature sensor (TS) generates a voltage $\mathrm{V}_{\mathrm{TS}}$ that varies linearly with temperature.
The temperature sensor is internally connected to the ADC1_IN17 input channel which is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

Table 8. Temperature sensor calibration values

| Calibration value name | Description | Memory address |
| :---: | :---: | :---: |
| TS_CAL1 | TS ADC raw data acquired at a <br> temperature of $30^{\circ} \mathrm{C}\left( \pm 5^{\circ} \mathrm{C}\right)$, <br> $\mathrm{V}_{\text {DDA }}=\mathrm{V}_{\text {REF+ }}=3.0 \mathrm{~V}( \pm 10 \mathrm{mV})$ | $0 \times 1 \mathrm{FFF} 75 \mathrm{~A} 8-0 \times 1 \mathrm{FFF} 75 \mathrm{~A} 9$ |
|  | TS ADC raw data acquired at a <br> temperature of $130^{\circ} \mathrm{C}\left( \pm 5^{\circ} \mathrm{C}\right)$, <br> $\mathrm{V}_{\text {DDA }}=\mathrm{V}_{\text {REF+ }}=3.0 \mathrm{~V}( \pm 10 \mathrm{mV})$ | $0 \times 1 \mathrm{FFF} 75 \mathrm{CA}-0 \times 1 \mathrm{FFF} 75 \mathrm{CB}$ |

### 3.15.2 Internal voltage reference ( $\mathrm{V}_{\text {REFINT }}$ )

The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and Comparators. VREFINT is internally connected to the ADC1_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

Table 9. Internal voltage reference calibration values

| Calibration value name | Description | Memory address |
| :---: | :--- | :---: |
| VREFINT | Raw data acquired at a <br> temperature of $30^{\circ} \mathrm{C}\left( \pm 5^{\circ} \mathrm{C}\right)$, <br> $\mathrm{V}_{\text {DDA }}=\mathrm{V}_{\text {REF }}=3.0 \mathrm{~V}( \pm 10 \mathrm{mV})$ | $0 \times 1 \mathrm{FFF} 75 \mathrm{AA}-0 \times 1 \mathrm{FFF} 75 \mathrm{AB}$ |

### 3.15.3 $\quad \mathrm{V}_{\text {BAT }}$ battery voltage monitoring

This embedded hardware feature allows the application to measure the $V_{B A T}$ battery voltage using the internal ADC channel ADC1_IN18. As the $V_{B A T}$ voltage may be higher than $V_{D D A}$, and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by 3 . As a consequence, the converted digital value is one third the $\mathrm{V}_{\text {BAT }}$ voltage.

### 3.16 Digital to analog converter (DAC)

Two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.

This digital interface supports the following features:

- Up to two DAC output channels
- 8-bit or 12-bit output mode
- Buffer offset calibration (factory and user trimming)
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- Dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- External triggers for conversion
- Sample and hold low-power mode, with internal or external capacitor

The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels.

### 3.17 Voltage reference buffer (VREFBUF)

The STM32L431xx devices embed an voltage reference buffer which can be used as voltage reference for ADCs, DAC and also as voltage reference for external components through the VREF+ pin.
The internal voltage reference buffer supports two voltages:

- 2.048 V
- $\quad 2.5 \mathrm{~V}$

An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off.
The VREF+ pin is double-bonded with VDDA on some packages. In these packages the internal voltage reference buffer is not available.

Figure 5. Voltage reference buffer


### 3.18 Comparators (COMP)

The STM32L431xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low-power) and with selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output channels
- Internal reference voltage or submultiple (1/4, $1 / 2,3 / 4$ ).

All comparators can wake up from Stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator.

### 3.19 Operational amplifier (OPAMP)

The STM32L431xx embeds one operational amplifier with external or internal follower routing and PGA capability.
The operational amplifier features:

- Low input bias current
- Low offset voltage
- Low-power mode
- Rail-to-rail input


### 3.20 Touch sensing controller (TSC)

The touch sensing controller provides a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle.
The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

The main features of the touch sensing controller are the following:

- Proven and robust surface charge transfer acquisition principle
- Supports up to 21 capacitive sensing channels
- Up to 3 capacitive sensing channels can be acquired in parallel offering a very good response time
- Spread spectrum feature to improve system robustness in noisy environments
- Full hardware management of the charge transfer acquisition sequence
- Programmable charge transfer frequency
- Programmable sampling capacitor I/O pin
- Programmable channel I/O pin
- Programmable max count value to avoid long acquisition when a channel is faulty
- Dedicated end of acquisition and max count error flags with interrupt capability
- One sampling capacitor for up to 3 capacitive sensing channels to reduce the system components
- Compatible with proximity, touchkey, linear and rotary touch sensor implementation
- Designed to operate with STMTouch touch sensing firmware library

Note: $\quad$ The number of capacitive sensing channels is dependent on the size of the packages and subject to I/O availability.

### 3.21 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

### 3.22 Timers and watchdogs

The STM32L431xx includes one advanced control timers, up to five general-purpose timers, two basic timers, two low-power timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers.

Table 10. Timer feature comparison

| Timer type | Timer | Counter <br> resolution | Counter <br> type | Prescaler <br> factor | DMA <br> request <br> generation | Capture/ <br> compare <br> channels | Complementary <br> outputs |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Advanced <br> control | TIM1 | 16-bit | Up, down, <br> Up/down | Any integer <br> between 1 <br> and 65536 | Yes | 4 | 3 |
| General- <br> purpose | TIM2 | 32-bit | Up, down, <br> Up/down | Any integer <br> between 1 <br> and 65536 | Yes | 4 | No |
| General- <br> purpose | TIM15 | 16-bit | Up | Any integer <br> between 1 <br> and 65536 | Yes | 2 | 1 |

Table 10. Timer feature comparison (continued)

| Timer type | Timer | Counter <br> resolution | Counter <br> type | Prescaler <br> factor | DMA <br> request <br> generation | Capture/ <br> compare <br> channels | Complementary <br> outputs |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General- <br> purpose | TIM16 | $16-$ bit | Up | Any integer <br> between 1 <br> and 65536 | Yes | 1 | 1 |
| Basic | TIM6, TIM7 | 16-bit | Up | Any integer <br> between 1 <br> and 65536 | Yes | 0 | No |

### 3.22.1 Advanced-control timer (TIM1)

The advanced-control timer can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted deadtimes. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0100\%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs.

Many features are shared with those of the general-purpose TIMx timers (described in Section 3.22.2) using the same architecture, so the advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

### 3.22.2 General-purpose timers (TIM2, TIM15, TIM16)

There are up to three synchronizable general-purpose timers embedded in the STM32L431xx (see Table 10 for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

- TIM2

It is a full-featured general-purpose timer:
TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler.
This timer features 4 independent channels for input capture/output compare, PWM or one-pulse mode output. It can work with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.
The counter can be frozen in debug mode.
It has independent DMA request generation and support quadrature encoder.

- TIM15 and 16

They are general-purpose timers with mid-range features:
They have 16-bit auto-reload upcounters and 16-bit prescalers.

- TIM15 has 2 channels and 1 complementary channel
- TIM16 has 1 channel and 1 complementary channel

All channels can be used for input capture/output compare, PWM or one-pulse mode output.

The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.
The counters can be frozen in debug mode.

### 3.22.3 Basic timers (TIM6 and TIM7)

The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebases.

### 3.22.4 Low-power timer (LPTIM1 and LPTIM2)

The devices embed two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI or an external clock. They are able to wakeup the system from Stop mode.

LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes.
LPTIM2 is active in Stop 0 and Stop 1 mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous/ one shot mode
- Selectable software/hardware input trigger
- Selectable clock source
- Internal clock sources: LSE, LSI, HSI16 or APB clock
- External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application).
- Programmable digital glitch filter
- Encoder mode (LPTIM1 only)


### 3.22.5 Infrared interface (IRTIM)

The STM32L431xx includes one infrared interface (IRTIM). It can be used with an infrared LED to perform remote control functions. It uses TIM15 and TIM16 output channels to generate output signal waveforms on IR_OUT pin.

### 3.22.6 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### 3.22.7 System window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

### 3.22.8 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0 .
- Programmable clock source


### 3.23 Real-time clock (RTC) and backup registers

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month.
- Two programmable alarms.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock ( 50 or 60 Hz ) can be used to enhance the calendar precision.
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode.
- 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period.

The RTC and the 32 backup registers are supplied through a switch that takes power either from the $\mathrm{V}_{\mathrm{DD}}$ supply when present or from the VBAT pin.

The backup registers are 32-bit registers used to store 128 bytes of user application data when $V_{D D}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode.

The RTC clock sources can be:

- A 32.768 kHz external crystal (LSE)
- An external resonator or oscillator (LSE)
- The internal low power RC oscillator (LSI, with typical frequency of 32 kHz )
- The high-speed external clock (HSE) divided by 32.

The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode.
All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes.

### 3.24 Inter-integrated circuit interface $\left(I^{2} \mathrm{C}\right)$

The device embeds three I2C. Refer to Table 11: I2C implementation for the features implementation.
The $I^{2} \mathrm{C}$ bus interface handles communications between the microcontroller and the serial $I^{2} C$ bus. It controls all $I^{2} C$ bus-specific sequencing, protocol, arbitration and timing.
The I2C peripheral supports:

- $\quad I^{2} C$-bus specification and user manual rev. 5 compatibility:
- Slave and master modes, multimaster capability
- Standard-mode (Sm), with a bitrate up to 100 kbit/s
- Fast-mode (Fm), with a bitrate up to 400 kbit/s
- Fast-mode Plus (Fm+), with a bitrate up to $1 \mathrm{Mbit} / \mathrm{s}$ and 20 mA output drive I/Os
- 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
- Programmable setup and hold times
- Optional clock stretching
- System Management Bus (SMBus) specification rev 2.0 compatibility:
- Hardware PEC (Packet Error Checking) generation and verification with ACK control
- Address resolution protocol (ARP) support
- SMBus alert
- Power System Management Protocol (PMBus ${ }^{\text {TM }}$ ) specification rev 1.1 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 4: Clock tree.
- Wakeup from Stop mode on address match
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

Table 11. I2C implementation

| I2C features ${ }^{(1)}$ | I2C1 | I2C2 | I2C3 |
| :--- | :---: | :---: | :---: |
| Standard-mode (up to 100 kbit/s) | X | X | X |
| Fast-mode (up to 400 kbit/s) | X | X | X |
| Fast-mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | X | X | X |
| Programmable analog and digital noise filters | X | X | X |
| SMBus/PMBus hardware support | X | X | X |
| Independent clock | X | X | X |
| Wakeup from Stop 0 / Stop 1 mode on address match | X | X | X |
| Wakeup from Stop 2 mode on address match | - | - | X |

1. X : supported

### 3.25 Universal synchronous/asynchronous receiver transmitter (USART)

The STM32L431xx devices have three embedded universal synchronous receiver transmitters (USART1, USART2 and USART3).

These interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. They provide hardware management of the CTS and RTS signals, and RS485 Driver Enable. They are able to communicate at speeds of up to 10Mbit/s.

USART1, USART2 and USART3 also provide Smart Card mode (ISO 7816 compliant) and SPI-like communication capability.

All USART have a clock domain independent from the CPU clock, allowing the USARTx $(x=1,2,3)$ to wake up the MCU from Stop mode using baudrates up to 204 Kbaud. The wake up events from Stop mode are programmable and can be:

- Start bit detection
- Any received data frame
- A specific programmed data frame

All USART interfaces can be served by the DMA controller.

Table 12. STM32L431xx USART/LPUART features

| USART modes/features ${ }^{(1)}$ | USART1 | USART2 | USART3 | LPUART1 |
| :---: | :---: | :---: | :---: | :---: |
| Hardware flow control for modem | X | X | X | X |
| Continuous communication using DMA | X | X | X | X |
| Multiprocessor communication | X | X | X | X |
| Synchronous mode | X | $X$ | $X$ | - |
| Smartcard mode | X | X | X | - |
| Single-wire half-duplex communication | X | X | X | X |
| IrDA SIR ENDEC block | X | X | $X$ | - |
| LIN mode | X | X | X | - |
| Dual clock domain | X | X | X | X |
| Wakeup from Stop 0 / Stop 1 modes | X | X | X | X |
| Wakeup from Stop 2 mode | - | - | - | X |
| Receiver timeout interrupt | X | X | X | - |
| Modbus communication | X | X | X | - |
| Auto baud rate detection |  | ( 4 modes) |  | - |
| Driver Enable | X | X | X | X |
| LPUART/USART data length | 7, 8 and 9 bits |  |  |  |

1. $X=$ supported.

### 3.26 Low-power universal asynchronous receiver transmitter (LPUART)

The device embeds one Low-Power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

The LPUART has a clock domain independent from the CPU clock, and can wakeup the system from Stop mode using baudrates up to 220 Kbaud. The wake up events from Stop mode are programmable and can be:

- Start bit detection
- Any received data frame
- A specific programmed data frame

Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates.

LPUART interface can be served by the DMA controller.

### 3.27 Serial peripheral interface (SPI)

Three SPI interfaces allow communication up to 40 Mbits/s in master and up to $24 \mathrm{Mbits} / \mathrm{s}$ slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation.

All SPI interfaces can be served by the DMA controller.

### 3.28 Serial audio interfaces (SAI)

The device embeds 1 SAI. Refer to Table 13: SAI implementation for the features implementation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol.

The SAI peripheral supports:

- Two independent audio sub-blocks which can be transmitters or receivers with their respective FIFO.
- 8-word integrated FIFOs for each audio sub-block.
- Synchronous or asynchronous mode between the audio sub-blocks.
- Master or slave configuration independent for both audio sub-blocks.
- Clock generator for each audio block to target independent audio frequency sampling when both audio sub-blocks are configured in master mode.
- Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit.
- Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out.
- Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame.
- Number of bits by frame may be configurable.
- Frame synchronization active level configurable (offset, bit length, level).
- First active bit position in the slot is configurable.
- LSB first or MSB first for data transfer.
- Mute mode.
- Stereo/Mono audio frame capability.
- Communication clock strobing edge configurable (SCK).
- Error flags with associated interrupts if enabled respectively.
- Overrun and underrun detection.
- Anticipated frame synchronization signal detection in slave mode.
- Late frame synchronization signal detection in slave mode.
- Codec not ready for the AC'97 mode in reception.
- Interruption sources when enabled:
- Errors.
- FIFO requests.
- DMA interface with 2 dedicated channels to handle access to the dedicated integrated FIFO of each SAI audio sub-block.

Table 13. SAI implementation

| SAI features | Support $^{(1)}$ |
| :--- | :---: |
| I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 | X |
| Mute mode | X |
| Stereo/Mono audio frame capability. | X |
| 16 slots | X |
| Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit | X |
| FIFO Size | $\mathrm{X}(8$ Word) |
| SPDIF | X |

1. X : supported

### 3.29 Single wire protocol master interface (SWPMI)

The Single wire protocol master interface (SWPMI) is the master interface corresponding to the Contactless Frontend (CLF) defined in the ETSI TS 102613 technical specification. The main features are:

- full-duplex communication mode
- automatic SWP bus state management (active, suspend, resume)
- configurable bitrate up to $2 \mathrm{Mbit} / \mathrm{s}$
- automatic SOF, EOF and CRC handling

SWPMI can be served by the DMA controller.

### 3.30 Controller area network (CAN)

The CAN is compliant with specifications 2.0 A and B (active) with a bit rate up to $1 \mathrm{Mbit} / \mathrm{s}$. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

The CAN peripheral supports:

- Supports CAN protocol version 2.0 A, B Active
- Bit rates up to $1 \mathrm{Mbit} / \mathrm{s}$
- Transmission
- Three transmit mailboxes
- Configurable transmit priority
- Reception
- Two receive FIFOs with three stages
- 14 Scalable filter banks
- Identifier list feature
- Configurable FIFO overrun
- Time-triggered communication option
- Disable automatic retransmission mode
- 16-bit free running timer
- Time Stamp sent in last two data bytes
- Management
- Maskable interrupts
- Software-efficient mailbox mapping at a unique address space


### 3.31 Secure digital input/output and MultiMediaCards Interface (SDMMC)

The card host interface (SDMMC) provides an interface between the APB peripheral bus and MultiMediaCards (MMCs), SD memory cards and SDIO cards.

The SDMMC features include the following:

- Full compliance with MultiMediaCard System Specification Version 4.2. Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit
- Full compatibility with previous versions of MultiMediaCards (forward compatibility)
- Full compliance with SD Memory Card Specifications Version 2.0
- Full compliance with SD I/O Card Specification Version 2.0: card support for two different databus modes: 1-bit (default) and 4-bit
- Data transfer up to 48 MHz for the 8 bit mode
- Data write and read with DMA capability


### 3.32 Clock recovery system (CRS)

The STM32L431xx devices embed a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from LSE oscillator, from an external signal on CRS_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action.

### 3.33 Quad SPI memory interface (QUADSPI)

The Quad SPI is a specialized communication interface targeting single, dual or quad SPI flash memories. It can operate in any of the three following modes:

- Indirect mode: all the operations are performed using the QUADSPI registers
- Status polling mode: the external flash status register is periodically read and an interrupt can be generated in case of flag setting
- Memory-mapped mode: the external Flash is memory mapped and is seen by the system as if it were an internal memory
Both throughput and capacity can be increased two-fold using dual-flash mode, where two Quad SPI flash memories are accessed simultaneously.
The Quad SPI interface supports:
- Three functional modes: indirect, status-polling, and memory-mapped
- Dual-flash mode, where 8 bits can be sent/received simultaneously by accessing two flash memories in parallel.
- SDR and DDR support
- Fully programmable opcode for both indirect and memory mapped mode
- Fully programmable frame format for both indirect and memory mapped mode
- Each of the 5 following phases can be configured independently (enable, length, single/dual/quad communication)
- Instruction phase
- Address phase
- Alternate bytes phase
- Dummy cycles phase
- Data phase
- Integrated FIFO for reception and transmission
- 8, 16, and 32-bit data accesses are allowed
- DMA channel for indirect mode operations
- Programmable masking for external flash flag management
- Timeout management
- Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error


### 3.34 Development support

### 3.34.1 Serial wire JTAG debug port (SWJ-DP)

The Arm ${ }^{\circledR}$ SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

### 3.34.2 Embedded Trace Macroce II $^{\text {TM }}$

The Arm ${ }^{\circledR}$ Embedded Trace Macrocell ${ }^{\text {TM }}$ provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32L431xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell ${ }^{\text {TM }}$ operates with third party debugger software tools.

## 4 Pinouts and pin description

Figure 6. STM32L431Vx LQFP100 pinout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 7. STM32L431Vx UFBGA100 ballout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 8. STM32L431Rx LQFP64 pinout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 9. STM32L431Rx UFBGA64 ballout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 10. STM32L431Rx WLCSP64 pinout ${ }^{(1)}$

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A vod | PA15 | PC12 | PD2 | Р83 | PB7 | vss | vDD |  |
|  | B vss | PA14 | PC11 | PB4 | PB6 | PB9 | veat | PC13 |  |
|  | c PA12 | PA13 | PC10 | PB5 | PНзівоото | PB8 | $\mathrm{PC} 15-$ OsC32_OUT | $\stackrel{\substack{\text { PC14. } \\ \text { OsC32 }}}{ }$ |  |
|  | D PA9 | pa10 | PA11 | PC4 | PCo | NRST | $\begin{aligned} & \text { PH1-0 } \\ & \text { OSC_Out } \end{aligned}$ | Pho.osc_ılı |  |
|  | E PC7 | PC9 | PAB | PC5 | PA4 | PC3 | PC2 | PC1 |  |
|  | F PC6 | PB15 | PC8 | PBo | pas | PA2 | pao | vSSAVREF |  |
|  | G PB14 | PB13 | PB12 | PB2 | pab | PA3 | pA1 | vodaveer |  |
|  | H vod | vss | PB11 | PB10 | PB1 | PA7 | vod | vss |  |
|  |  |  |  |  |  |  |  |  | MSv39210V2 |

1. The above figure shows the package top view.

Figure 11. STM32L431Cx WLCSP49 pinout ${ }^{(1)}$

| A | vDD | PA14 | PB3 | PB4 | PH3/BOOT0 | vss | vDD |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | vss | PA13 | PA15 | PB5 | PB8 | vbat | PC13 |
| c | PA11 | PA10 | PA12 | PB6 | PB9 | PC15. OSC32_OUT | $\begin{gathered} \text { PC14- } \\ \text { OSC32_IN } \end{gathered}$ |
| D | PA8 | PA9 | PB15 | PB7 | NRST | $\begin{aligned} & \text { PH1- } \\ & \text { osc_out } \end{aligned}$ | PHO-OSC_IN |
| E | PB14 | PB13 | PB10 | PA3 | PA2 | PC3 | vssa/vref- |
| F | PB12 | PB11 | PA7 | PA6 | PA5 | PAO | vdda/vref+ |
| G | vod | vss | PB2 | PB1 | PBo | PA4 | PA1 |

1. The above figure shows the package top view.

Figure 12. STM32L431Cx LQFP48 pinout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 13. STM32L431Cx UFQFPN48 pinout ${ }^{(1)}$


1. The above figure shows the package top view.

Figure 14. STM32L431Kx UFQFPN32 pinout ${ }^{(1)}$


1. The above figure shows the package top view.

Table 14. Legend/abbreviations used in the pinout table

| Name |  | Abbreviation | Definition |
| :---: | :---: | :---: | :---: |
| Pin name |  | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |  |
| Pin type |  | S | Supply pin |
|  |  | 1 | Input only pin |
|  |  | I/O | Input / output pin |
| I/O structure |  | FT | 5 V tolerant I/O |
|  |  | TT | 3.6 V tolerant I/O |
|  |  | RST | Bidirectional reset pin with embedded weak pull-up resistor |
|  |  | Option for TT or FT I/Os |  |
|  |  | - ${ }^{(1)}$ | I/O, Fm+ capable |
|  |  | $\sim^{\text {a }}{ }^{(2)}$ | I/O, with Analog switch function supplied by $\mathrm{V}_{\text {DDA }}$ |
| Notes |  | Unless otherwise specified by a note, all I/Os are set as analog inputs during and after reset. |  |
| Pin functions | Alternate functions | Functions selected through GPIOx_AFR registers |  |
|  | Additional functions | Functions directly selected/enabled through peripheral registers |  |

1. The related I/O structures in Table 15 are: $\mathrm{FT}_{-} \mathrm{f}, \mathrm{FT}$ _fa.
2. The related I/O structures in Table 15 are: $\mathrm{FT}_{-} \mathrm{a}, \mathrm{FT}_{-} \mathrm{fa}, \mathrm{TT}$ _a.

Table 15. STM32L431xx pin definitions

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & \text { ص } \\ & \mathbf{0} \\ & \mathbf{Z} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \text { N } \\ & \\ & \stackrel{1}{0} \\ & \stackrel{U}{u} \end{aligned}$ | $\begin{aligned} & \text { of } \\ & \text { d } \\ & \stackrel{1}{0} \\ & \hline \end{aligned}$ |  | 9 0 0 3 3 | $\begin{aligned} & \text { す } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { U } \\ & \text { O} \\ & \stackrel{1}{U} \\ & \underset{U}{0} \end{aligned}$ |  |  |  |  |  |  |  | Alternate functions | Additional functions |
| - | - | - | - | - | - | - | 1 | B2 | PE2 | I/O | FT | - | TRACECK, TSC_G7_IO1, SAI1_MCLK_A, EVENTOUT | - |
| - | - | - | - | - | - | - | 2 | A1 | PE3 | I/O | FT | - | $\begin{gathered} \text { TRACED0, } \\ \text { TSC_G7_IO2, } \\ \text { SAI1_SD_B, EVENTOUT } \end{gathered}$ | - |
| - | - | - | - | - | - | - | 3 | B1 | PE4 | I/O | FT | - | $\begin{gathered} \text { TRACED1, } \\ \text { TSC_G7_IO3, } \\ \text { SAI1_FS_A, EVENTOUT } \end{gathered}$ | - |
| - | - | - | - | - | - | - | 4 | C2 | PE5 | I/O | FT | - | TRACED2, TSC_G7_IO4, SAI1_SCK_A, EVENTOUT | - |
| - | - | - | - | - | - | - | 5 | D2 | PE6 | I/O | FT | - | TRACED3, SAI1_SD_A, EVENTOUT | RTC_TAMP3, WKUP3 |
| - | 1 | 1 | B6 | B7 | 1 | B2 | 6 | E2 | VBAT | S | - | - | - | - |
| - | 2 | 2 | B7 | B8 | 2 | A2 | 7 | C1 | PC13 | I/O | FT | $\begin{aligned} & (1) \\ & (2) \end{aligned}$ | EVENTOUT | RTC_TAMP1, RTC_TS, RTC_OUT, WKUP2 |
| 2 | 3 | 3 | C7 | C8 | 3 | A1 | 8 | D1 | $\begin{aligned} & \text { PC14- } \\ & \text { OSC32_I } \\ & \mathrm{N} \text { (PC14) } \end{aligned}$ | I/O | FT | $\begin{aligned} & (1) \\ & (2) \end{aligned}$ | EVENTOUT | OSC32_IN |
| 3 | 4 | 4 | C6 | C7 | 4 | B1 | 9 | E1 | $\begin{gathered} \text { PC15- } \\ \text { OSC32- } \\ \text { OUT } \\ \text { (PC15) } \end{gathered}$ | I/O | FT | $\begin{aligned} & (1) \\ & (2) \end{aligned}$ | EVENTOUT | OSC32_OUT |
| - | - | - | - | - | - | - | 10 | F2 | VSS | S | - | - | - | - |
| - | - | - | - | - | - | - | 11 | G2 | VDD | S | - | - | - | - |
| - | 5 | 5 | D7 | D8 | 5 | C1 | 12 | F1 | $\begin{gathered} \text { PHO- } \\ \text { OSC } \\ \text { IN }(\mathrm{PH}) \end{gathered}$ | I/O | FT | - | EVENTOUT | OSC_IN |
| - | 6 | 6 | D6 | D7 | 6 | D1 | 13 | G1 | $\begin{aligned} & \text { PH1- } \\ & \text { OSC } \\ & \text { OUT } \\ & \text { (PH1) } \end{aligned}$ | I/O | FT | - | EVENTOUT | OSC_OUT |
| 4 | 7 | 7 | D5 | D6 | 7 | E1 | 14 | H2 | NRST | I/O | RST | - | - | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & \text { y } \\ & \stackrel{0}{2} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \text { N } \\ & \underset{1}{u} \\ & \underset{\sim}{u} \\ & \stackrel{1}{2} \end{aligned}$ | $\begin{aligned} & \text { ơ } \\ & \underset{\sim}{4} \\ & \underset{U}{0} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 9 \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { I } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \pm \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \stackrel{8}{0} \\ & \frac{1}{4} \\ & 0 \\ & \frac{0}{3} \end{aligned}$ |  |  |  |  | Alternate functions | Additional functions |
| - | - | - | - | D5 | 8 | E3 | 15 | H1 | PC0 | I/O | FT_fa | - | LPTIM1_IN1, I2C3_SCL, LPUART1_RX, LPTIM2_IN1, EVENTOUT | ADC1_IN1 |
| - | - | - | - | E8 | 9 | E2 | 16 | J2 | PC1 | I/O | FT_fa | - | LPTIM1_OUT, I2C3_SDA, LPUART1_TX, EVENTOUT | ADC1_IN2 |
| - | - | - | - | E7 | 10 | F2 | 17 | J3 | PC2 | I/O | FT_a | - | $\begin{gathered} \hline \text { LPTIM1_IN2, } \\ \text { SPI2_MISO, EVENTOUT } \end{gathered}$ | ADC1_IN3 |
| - | - | - | E6 | E6 | 11 | G1 | 18 | K2 | PC3 | I/O | FT_a | - | LPTIM1_ETR, <br> SPI2_MOSI, SAI1_SD_A, LPTIM2_ETR, EVENTOUT | ADC1_IN4 |
| - | - | - | - | - | - | - | 19 | J1 | VSSA | S | - | - | - | - |
| - | - | - | - | - | - | - | 20 | K1 | VREF- | S | - | - | - | - |
| - | 8 | 8 | E7 | F8 | 12 | F1 | - | - | VSSA/ VREF- | S | - | - | - | - |
| - | - | - | - | - | - | - | 21 | L1 | VREF+ | S | - | - | - | $\begin{gathered} \text { VREFBUF_ } \\ \text { OUT } \end{gathered}$ |
| - | - | - | - | - | - | - | 22 | M1 | VDDA | S | - | - | - | - |
| 5 | 9 | 9 | F7 | G8 | 13 | H1 | - | - | VDDA/ VREF+ | S | - | - | - | - |
| - | 10 | 10 | F6 | F7 | 14 | G2 | 23 | L2 | PAO | I/O | FT_a | - | TIM2 CH1, USART2_CTS, COMP1_OUT, SAI1_EXTCLK, TIM2_ETR, EVENTOUT | OPAMP1_ VINP, COMP1_INM, ADC1_IN5, RTC_TAMP2, WKUP1 |
| 6 | - | - | - | - | - | - | - | - | $\begin{gathered} \text { PAO/ } \\ \text { CK_IN } \end{gathered}$ | I/O | FT_a | - | TIM2 CH1, <br> USART2_CTS, COMP1_OUT, <br> SAI1_EXTCLK, <br> TIM2_ETR, EVENTOUT | OPAMP1_ VINP, COMP1_INM, ADC1_IN5, RTC_TAMP2, WKUP1, CK_IN |
| 7 | 11 | 11 | G7 | G7 | 15 | H2 | 24 | M2 | PA1 | I/O | FT_a | - | $\begin{gathered} \text { TIM2_CH2, I2C1_SMBA, } \\ \text { SPI1_SCK, } \\ \text { USART2_RTS_DE, } \\ \text { TIM15_CH1N, } \\ \text { EVENTOUT } \end{gathered}$ | $\begin{gathered} \text { OPAMP1_ } \\ \text { VINM, } \\ \text { COMP1_INP, } \\ \text { ADC1_IN6 } \end{gathered}$ |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & y \\ & \stackrel{y}{0} \\ & \text { 2 } \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & N \\ & \text { N } \\ & \text { Z } \\ & \stackrel{1}{0} \\ & \stackrel{U}{J} \end{aligned}$ | $\begin{aligned} & \infty \\ & \substack{1 \\ \\ \underset{O}{1} \\ \hline} \end{aligned}$ |  | $\begin{aligned} & 9 \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathbf{U} \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \pm \\ & \vdots \\ & 0 \\ & \mathbf{U} \\ & \mathbf{O} \end{aligned}$ |  | $\begin{aligned} & \text { 음 } \\ & \frac{\grave{1}}{1} \\ & \text { O } \end{aligned}$ |  |  |  |  |  | Alternate functions | Additional functions |
| 8 | 12 | 12 | E5 | F6 | 16 | F3 | 25 | K3 | PA2 | I/O | FT_a | - | TIM2_CH3, USART2_TX, LPUART1_TX, QUADSPI_BK1_NCS, COMP2_OUT, <br> TIM15 CH1, EVENTOUT | $\begin{aligned} & \text { COMP2_INM, } \\ & \text { ADC1_IN7, } \\ & \text { WKUP4, } \\ & \text { LSCO } \end{aligned}$ |
| 9 | 13 | 13 | E4 | G6 | 17 | G3 | 26 | L3 | PA3 | I/O | TT_a | - | TIM2_CH4, USART2_RX, <br> LPUART1_RX, QUADSPI_CLK, SAI1_MCLK_A, <br> TIM15_CH2, EVENTOUT | OPAMP1 VOUT, COMP2_INP, ADC1_IN8 |
| - | - | - | - | H8 | 18 | C2 | 27 | E3 | VSS | S | - | - | - | - |
| - | - | - | - | H7 | 19 | D2 | 28 | H3 | VDD | S | - | - | - | - |
| 10 | 14 | 14 | G6 | E5 | 20 | H3 | 29 | M3 | PA4 | I/O | TT_a | - | SPI1_NSS, SPI3_NSS, USART2_CK, SAI1_FS_B, LPTIM2_OUT, EVENTOUT | COMP1_INM, COMP2_INM, ADC1_IN9, DAC1_OUT1 |
| 11 | 15 | 15 | F5 | F5 | 21 | F4 | 30 | K4 | PA5 | I/O | TT_a | - | TIM2_CH1, TIM2_ETR, <br> SPI1_SCK, <br> LPTIM2_ETR, EVENTOUT | COMP1_INM, COMP2_INM, ADC1_IN10, DAC1_OUT2 |
| 12 | 16 | 16 | F4 | G5 | 22 | G4 | 31 | L4 | PA6 | I/O | FT_a | - | TIM1_BKIN, SPI1_MISO, COMP1_OUT, USART3_CTS, LPUART1_CTS, QUADSPI BK1 IO3, TIM1_BKIN_COMP2, TIM16_CH1, EVENTOUT | ADC1_IN11 |
| 13 | 17 | 17 | F3 | H6 | 23 | H4 | 32 | M4 | PA7 | I/O | FT_fa | - | TIM1_CH1N, I2C3_SCL, SPI1_MOSI, QUADSPI_BK1_IO2, COMP2_OUT, EVENTOUT | ADC1_IN12 |
| - | - | - | - | D4 | 24 | H5 | 33 | K5 | PC4 | I/O | FT_a | - | USART3_TX, EVENTOUT | $\begin{aligned} & \text { COMP1_INM, } \\ & \text { ADC1_IN13 } \end{aligned}$ |
| - | - | - | - | E4 | 25 | H6 | 34 | L5 | PC5 | I/O | FT_a | - | USART3 RX, EVENTOUT | COMP1_INP, ADC1_IN14, WKUP5 |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & \text { y } \\ & \text { む̀ } \\ & \mathbf{z} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \mathbf{N} \\ & 01 \\ & \mathbf{U} \\ & \underset{J}{U} \end{aligned}$ |  |  | $\begin{aligned} & \text { o } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\pm$ 0 0 3 3 | $\begin{aligned} & \text { U } \\ & 0 \\ & \mathbf{1} \\ & \text { O } \end{aligned}$ |  | 음 <br> $\vdots$ <br> 0 <br> 1 <br> 1 | $\begin{aligned} & \hline \text { O } \\ & \frac{0}{4} \\ & \text { S } \\ & \frac{1}{2} \\ & \hline \end{aligned}$ |  |  |  |  | Alternate functions | Additional functions |
| 14 | 18 | 18 | G5 | F4 | 26 | F5 | 35 | M5 | PB0 | I/O | FT_a | - | TIM1_CH2N, SPI1_NSS, USART3_CK, QUADSPI_BK1_IO1, COMP1_OUT, SAI1_EXTCLK, EVENTOUT | ADC1_IN15 |
| 15 | 19 | 19 | G4 | H5 | 27 | G5 | 36 | M6 | PB1 | I/O | FT_a | - | TIM1_CH3N, USART3_RTS_DE, LPUART1_RTS_DE, QUADSPI_BK1_IO0, LPTIM2_IN1, EVENTOUT | COMP1_INM, ADC1_IN16 |
| - | 20 | 20 | G3 | G4 | 28 | G6 | 37 | L6 | PB2 | I/O | FT_a | - | RTC_OUT, LPTIM1_OUT, I2C3_SMBA, EVENTOUT | COMP1_INP |
| - | - | - | - | - | - | - | 38 | M7 | PE7 | I/O | FT | - | TIM1_ETR, SAI1_SD_B, EVENTOUT | - |
| - | - | - | - | - | - | - | 39 | L7 | PE8 | I/O | FT | - | TIM1_CH1N, SAl1_SCK_B, EVENTOUT | - |
| - | - | - | - | - | - | - | 40 | M8 | PE9 | I/O | FT | - | TIM1_CH1, SAl1_FS_B, EVENTOUT | - |
| - | - | - | - | - | - | - | 41 | L8 | PE10 | I/O | FT | - | $\begin{gathered} \text { TIM1_CH2N, } \\ \text { TSC_G5_IO1, } \\ \text { QUADSPI_CLK, } \\ \text { SAI1_MCLK_B, } \\ \text { EVENTOUT } \end{gathered}$ | - |
| - | - | - | - | - | - | - | 42 | M9 | PE11 | 1/O | FT | - | ```TIM1_CH2, TSC_G5_IO2, QUADSPI_BK1_NCS, EVENTOUT``` | - |
| - | - | - | - | - | - | - | 43 | L9 | PE12 | 1/O | FT | - | ```TIM1_CH3N, SPI1_NSS, TSC_G5_IO3, QUADSPI_BK1_IO0, EVENTOUT``` | - |
| - | - | - | - | - | - | - | 44 | M10 | PE13 | 1/O | FT | - | ```TIM1_CH3, SPI1_SCK, TSC_G5_IO4, QUADSPI_BK1_IO1, EVENTOUT``` | - |
| - | - | - | - | - | - | - | 45 | M11 | PE14 | I/O | FT | - | TIM1_CH4, TIM1_BKIN2, TIM1_BKIN2_COMP2, SPI1_MISO, QUADSPI_BK1_IO2, EVENTOUT | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & \text { y } \\ & \text { to } \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \underset{\sim}{n} \\ & \stackrel{1}{0} \\ & \underset{Z}{U} \end{aligned}$ | $\begin{aligned} & \text { OO } \\ & \text { dín } \\ & \mathbf{U} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { of } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathbf{U} \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & \text { U } \\ & \mathbf{U} \\ & \mathbf{O} \\ & \underset{1}{1} \end{aligned}$ | $\begin{aligned} & \text { 음 } \\ & \text { í } \\ & \text { O } \end{aligned}$ | $\begin{aligned} & \hline \frac{8}{2} \\ & \frac{1}{4} \\ & \frac{0}{2} \\ & \frac{1}{2} \end{aligned}$ |  |  |  |  | Alternate functions | Additional functions |
| - | - | - | - | - | - | - | 46 | M12 | PE15 | I/O | FT | - | TIM1_BKIN, TIM1_BKIN_COMP1, SPI1_MOSI, QUADSPI_BK1_IO3, EVENTOUT | - |
| - | 21 | 21 | E3 | H4 | 29 | G7 | 47 | L10 | PB10 | I/O | FT_f | - | TIM2_CH3, I2C2_SCL, SPI2_SCK, USART3_TX, <br> LPUART1_RX, TSC_SYNC, QUADSPI_CLK, COMP1_OUT, SAI1_SCK_A, EVENTOUT | - |
| - | 22 | 22 | F2 | H3 | 30 | H7 | 48 | L11 | PB11 | I/O | FT_f | - | TIM2_CH4, I2C2_SDA, USART3_RX, LPUART1_TX, QUADSPI_BK1_NCS, COMP2_OUT, EVENTOUT | - |
| 16 | 23 | 23 | G2 | H2 | 31 | D6 | 49 | F12 | VSS | S | - | - | - | - |
| 17 | 24 | 24 | G1 | H1 | 32 | E6 | 50 | G12 | VDD | S | - | - | - | - |
| - | 25 | 25 | F1 | G3 | 33 | H8 | 51 | L12 | PB12 | I/O | FT | - | TIM1_BKIN, TIM1_BKIN_COMP2, I2C2_SMBA, SPI2_NSS, USART3_CK, LPUART1_RTS_DE, TSC_G1_IO1, SWPMI1_IO, SAl1_FS_A, TIM15_BKIN, EVENTOUT | - |
| - | 26 | 26 | E2 | G2 | 34 | G8 | 52 | K12 | PB13 | I/O | FT_f | - | $\begin{gathered} \hline \text { TIM1_CH1N, I2C2_SCL, } \\ \text { SPI2_SCK, } \\ \text { USART3_CTS, } \\ \text { LPUART1_CTS, } \\ \text { TSC_G1_IO2, } \\ \text { SWPMI1-TX, } \\ \text { SAI1_SCK_A, } \\ \text { TIM15_CH1N, } \\ \text { EVENTOUT } \end{gathered}$ | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  | 003000.700 | $\begin{aligned} & \text { y } \\ & \text { む̀ } \\ & \mathbf{z} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \mathbf{N} \\ & 01 \\ & \mathbf{U} \\ & \underset{J}{U} \end{aligned}$ |  |  | $\begin{aligned} & \text { o } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { I } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \pm \\ & 0 \\ & 0 \\ & 0 \\ & \hline \mathbf{O} \end{aligned}$ |  | $\begin{aligned} & \text { 음 } \\ & \text { ìit } \\ & \text { OU } \end{aligned}$ | $\begin{aligned} & \hline \text { O } \\ & \frac{0}{4} \\ & \text { S } \\ & \frac{1}{2} \\ & \hline \end{aligned}$ |  |  |  |  | Alternate functions | Additional functions |
| - | 27 | 27 | E1 | G1 | 35 | F8 | 53 | K11 | PB14 | I/O | FT_f | - | $\begin{gathered} \hline \text { TIM1_CH2N, I2C2_SDA, } \\ \text { SPI2_MISO, } \\ \text { USART3_RTS_DE, } \\ \text { TSC_G1_IO3, } \\ \text { SWPMI_RX, } \\ \text { SAI1_MCLK_A, } \\ \text { TIM15_CH1, EVENTOUT } \end{gathered}$ | - |
| - | 28 | 28 | D3 | F2 | 36 | F7 | 54 | K10 | PB15 | I/O | FT | - | RTC_REFIN, TIM1_CH3N, SPI2_MOSI, TSC_G1_IO4, SWPMI1_SUSPEND, SAI1_SD_A, | - |
| - | - | - | - | - | - | - | 55 | K9 | PD8 | I/O | FT | - | USART3_TX, EVENTOUT | - |
| - | - | - | - | - | - | - | 56 | K8 | PD9 | I/O | FT | - | USART3_RX, EVENTOUT | - |
| - | - | - | - | - | - | - | 57 | J12 | PD10 | 1/O | FT | - | USART3_CK, TSC_G6_IO1, EVENTOUT | - |
| - | - | - | - | - | - | - | 58 | J11 | PD11 | 1/O | FT | - | USART3_CTS, TSC_G6_IO2, LPTIM2_ETR, EVENTOUT | - |
| - | - | - | - | - | - | - | 59 | J10 | PD12 | I/O | FT | - | USART3_RTS_DE, TSC_G6_IO3, LPTIM2_IN1, EVENTOUT | - |
| - | - | - | - | - | - | - | 60 | H12 | PD13 | 1/O | FT | - | TSC_G6_IO4, LPTIM2_OUT, EVENTOUT | - |
| - | - | - | - | - | - | - | 61 | H11 | PD14 | I/O | FT | - | EVENTOUT | - |
| - | - | - | - | - | - | - | 62 | H10 | PD15 | I/O | FT | - | EVENTOUT | - |
| - | - | - | - | F1 | 37 | F6 | 63 | E12 | PC6 | 1/O | FT | - | TSC_G4_IO1, SDMMC1_D6, EVENTOUT | - |
| - | - | - | - | E1 | 38 | E7 | 64 | E11 | PC7 | I/O | FT | - | TSC_G4_IO2, SDMMC1_D7, EVENTOUT | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \omega \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \boldsymbol{y} \\ & \stackrel{0}{\mathbf{0}} \\ & \hline \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \underset{\sim}{\sim} \\ & \\ & \mathbf{U} \\ & \mathbf{O} \\ & \stackrel{1}{\beth} \end{aligned}$ | $\begin{aligned} & \infty \\ & \substack{1 \\ u \\ 0 \\ \hline \\ \hline \\ \hline} \end{aligned}$ |  | $\begin{aligned} & \text { o } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { I } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { U } \\ & 0 \\ & 0 \\ & \mathbf{U} \\ & \hline \mathbf{O} \end{aligned}$ |  | 음 <br> $\stackrel{1}{4}$ <br> 1 |  |  |  |  |  | Alternate functions | Additional functions |
| - | - | - | - | F3 | 39 | E8 | 65 | E10 | PC8 | I/O | FT | - | TSC_G4_IO3, SDMMC1_D0, EVENTOUT | - |
| - | - | - | - | E2 | 40 | D8 | 66 | D12 | PC9 | I/O | FT | - | TSC_G4_IO4, SDMMC1_D1, EVENTOUT | - |
| 18 | 29 | 29 | D1 | E3 | 41 | D7 | 67 | D11 | PA8 | I/O | FT | - | MCO, TIM1_CH1, USART1_CK, SWPMI1_IO, SAl1_SCK_A, LPTIM2_OUT, EVENTOUT | - |
| 19 | 30 | 30 | D2 | D1 | 42 | C7 | 68 | D10 | PA9 | I/O | FT_f | - | TIM1_CH2, I2C1_SCL, USART1_TX, SAI1_FS_A, TIM15_BKIN, EVENTOUT | - |
| 20 | 31 | 31 | C2 | D2 | 43 | C6 | 69 | C12 | PA10 | I/O | FT_f | - | $\begin{gathered} \text { TIM1_CH3, I2C1_SDA, } \\ \text { USART1_RX, } \\ \text { SAI1_SD_A, EVENTOUT } \end{gathered}$ | - |
| 21 | 32 | 32 | C1 | D3 | 44 | C8 | 70 | B12 | PA11 | I/O | FT | - | TIM1_CH4, TIM1_BKIN2, SPI1_MISO, COMP1_OUT, USART1_CTS, CAN1_RX, <br> TIM1_BKIN2_COMP1, EVENTOUT | - |
| 22 | 33 | 33 | C3 | C1 | 45 | B8 | 71 | A12 | PA12 | I/O | FT | - | TIM1_ETR, SPI1_MOSI, USART1_RTS_DE, CAN1_TX, EVENTOUT | - |
| 23 | 34 | 34 | B2 | C2 | 46 | A8 | 72 | A11 | PA13 (JTMSSWDIO) | I/O | FT | (3) | $\begin{aligned} & \text { JTMS-SWDIO, IR_OUT, } \\ & \text { SWPMI1_TX, } \\ & \text { SAI1_SD_B, EVENTOUT } \end{aligned}$ | - |
| - | 35 | 35 | B1 | B1 | 47 | D5 | - | - | VSS | S | - | - | - | - |
| - | 36 | 36 | A1 | A1 | 48 | E5 | 73 | C11 | VDD | S | - | - | - | - |
| - | - | - | - | - | - | - | 74 | F11 | VSS | S | - | - | - | - |
| - | - | - | - | - | - | - | 75 | G11 | VDD | S | - | - | - | - |
| 24 | 37 | 37 | A2 | B2 | 49 | A7 | 76 | A10 | PA14 <br> (JTCKSWCLK) | I/O | FT | (3) | JTCK-SWCLK, LPTIM1_OUT, I2C1_SMBA, SWPMI1_RX, SAI1_FS_B, EVENTOUT | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) | $\underset{\substack{2 \\ \hline}}{\stackrel{0}{2}}$ |  | $\begin{aligned} & \mathscr{y} \\ & \stackrel{0}{2} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { N } \\ & \mathbf{N} \\ & 01 \\ & \mathbf{U} \\ & \underset{J}{U} \end{aligned}$ |  |  | $\begin{aligned} & \text { ? } \\ & \text { d } \\ & 0 \\ & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { I } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { U } \\ & 00 \\ & 01 \\ & \hline \mathbf{O} \end{aligned}$ |  | 음 <br> $\stackrel{1}{4}$ <br> 1 | $\begin{aligned} & \hline \text { O } \\ & \frac{0}{4} \\ & \text { S } \\ & \frac{1}{2} \\ & \hline \end{aligned}$ |  |  |  |  | Alternate functions | Additional functions |
| 25 | 38 | 38 | B3 | A2 | 50 | A6 | 77 | A9 | $\begin{aligned} & \text { PA15 } \\ & \text { (JTDI) } \end{aligned}$ | I/O | FT | (3) | JTDI, TIM2_CH1, TIM2_ETR, USART2_RX, SPI1_NSS, SPI3_NSS, USART3_RTS_DE, TSC_G3_IO1, SWPMI1_SUSPEND, EVENTOUT | - |
| - | - | - | - | C3 | 51 | B7 | 78 | B11 | PC10 | I/O | FT | - | ```SPI3_SCK, USART3_TX, TSC_G3_IO2, SDMMC1_D2, EVENTOUT``` | - |
| - | - | - | - | B3 | 52 | B6 | 79 | C10 | PC11 | I/O | FT | - | SPI3_MISO, USART3_RX, TSC_G3_IO3, SDMMC1_D3, EVENTOUT | - |
| - | - | - | - | A3 | 53 | C5 | 80 | B10 | PC12 | I/O | FT | - | SPI3_MOSI, USART3_CK, TSC_G3_IO4, SDMMC1_CK, EVENTOUT | - |
| - | - | - | - | - | - | - | 81 | C9 | PD0 | I/O | FT | - | $\begin{gathered} \hline \text { SPI2_NSS, CAN1_RX, } \\ \text { EVENTOUT } \end{gathered}$ | - |
| - | - | - | - | - | - | - | 82 | B9 | PD1 | I/O | FT | - | SPI2_SCK, CAN1_TX, EVENTOUT | - |
| - | - | - | - | A4 | 54 | B5 | 83 | C8 | PD2 | I/O | FT | - | USART3_RTS_DE, TSC_SYNC, SDMMC1_CMD, EVENTOUT | - |
| - | - | - | - | - | - | - | 84 | B8 | PD3 | I/O | FT | - | SPI2_MISO, USART2_CTS, QUADSPI_BK2_NCS, EVENTOUT | - |
| - | - | - | - | - | - | - | 85 | B7 | PD4 | I/O | FT | - | SPI2_MOSI, USART2_RTS_DE, QUADSPI_BK2_IO0, EVENTOUT | - |
| - | - | - | - | - | - | - | 86 | A6 | PD5 | I/O | FT | - | USART2_TX, QUADSPI_BK2_IO1, EVENTOUT | - |
| - | - | - | - | - | - | - | 87 | B6 | PD6 | I/O | FT | - | USART2_RX, QUADSPI_BK2_IO2, SAI1_SD_A, EVENTOUT | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  | $\begin{aligned} & y \\ & \stackrel{y}{0} \\ & \mathbf{z} \end{aligned}$ | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { o } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { I } \\ & 0 \\ & 0 \\ & 0 \\ & 3 \\ & 3 \end{aligned}$ |  |  | 8 <br> $\stackrel{8}{ㅁ}$ <br> 0 <br> 1 | 은 § 0 $\stackrel{1}{3}$ |  |  |  |  | Alternate functions | Additional functions |
| - | - | - | - | - | - | - | 88 | A5 | PD7 | 1/O | FT | - | USART2_CK, QUADSPI_BK2_IO3, EVENTOUT | - |
| 26 | 39 | 39 | A3 | A5 | 55 | A5 | 89 | A8 | PB3 (JTDOTRACE SWO) | I/O | FT_a | (3) | JTDO-TRACESWO, TIM2_CH2, SPI1_SCK, SPI3_SCK, USART1_RTS_DE, SAl1_SCK_B, EVENTOUT | COMP2_INM |
| 27 | 40 | 40 | A4 | B4 | 56 | A4 | 90 | A7 | PB4 (NJTRST) | 1/O | FT_fa | (3) | NJTRST, I2C3_SDA, SPI1_MISO, SPI3_MISO, USART1_CTS, TSC_G2_IO1, SAI1_MCLK_B, EVENTOUT | COMP2_INP |
| 28 | 41 | 41 | B4 | C4 | 57 | C4 | 91 | C5 | PB5 | 1/O | FT | - | LPTIM1_IN1, I2C1_SMBA, <br> SPI1_MOSI, SPI3_MOSI, USART1_CK, TSC_G2_IO2, COMP2_OUT, SAI1_SD_B, TIM16_BKIN, EVENTOUT | - |
| 29 | 42 | 42 | C4 | B5 | 58 | D3 | 92 | B5 | PB6 | I/O | FT_fa | - | LPTIM1_ETR, I2C1_SCL, USART1_TX, TSC_G2_IO3, SAI1_FS_B, TIM16_CH1N, EVENTOUT | COMP2_INP |
| 30 | 43 | 43 | D4 | A6 | 59 | C3 | 93 | B4 | PB7 | I/O | FT_fa | - | LPTIM1_IN2, I2C1_SDA, USART1_RX, TSC_G2_IO4, EVENTOUT | $\begin{gathered} \text { COMP2_INM, } \\ \text { PVD_IN } \end{gathered}$ |
| 31 | 44 | 44 | A5 | C5 | 60 | B4 | 94 | A4 | $\begin{aligned} & \text { PH3/ } \\ & \text { BOOT0 } \end{aligned}$ | I/O | FT | - | EVENTOUT | BOOT0 |
| - | 45 | 45 | B5 | C6 | 61 | B3 | 95 | A3 | PB8 | I/O | FT_f | - | I2C1_SCL, CAN1_RX, SDMMC1_D4, SAI1_MCLK_A, <br> TIM16_CH1, EVENTOUT | - |
| - | 46 | 46 | C5 | B6 | 62 | A3 | 96 | B3 | PB9 | I/O | FT_f | - | ```IR_OUT, I2C1_SDA, SPI2_NSS, CAN1_TX, SDMMC1_D5, SAI1_FS_A, EVENTOUT``` | - |

Table 15. STM32L431xx pin definitions (continued)

| Pin Number |  |  |  |  |  |  |  |  | Pin name (function after reset) |  |  |  | Pin functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \infty \\ & \substack{0 \\ \mathbf{U} \\ \underset{U}{0} \\ \hline} \end{aligned}$ |  | 9 0 0 3 3 3 | $\begin{aligned} & \text { O } \\ & \text { O} \\ & 0 \\ & \mathbf{U} \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { U } \\ & 0 \\ & \text { il } \\ & \text { O} \end{aligned}$ |  | 을 $\stackrel{1}{4}$ $\underset{0}{1}$ |  |  |  |  | $\begin{aligned} & \text { y } \\ & \stackrel{0}{2} \end{aligned}$ | Alternate functions | Additional functions |
| - | - | - | - | - | - | - | 97 | C3 | PE0 | I/O | FT | - | TIM16_CH1, EVENTOUT | - |
| - | - | - | - | - | - | - | 98 | A2 | PE1 | I/O | FT | - | EVENTOUT | - |
| 32 | 47 | 47 | A6 | A7 | 63 | D4 | 99 | D3 | VSS | S | - | - | - | - |
| 1 | 48 | 48 | A7 | A8 | 64 | E4 | 100 | C4 | VDD | S | - | - | - | - |

1. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current ( 3 mA ), the use of GPIOs PC13 to PC15 in output mode is limited:

- The speed should not exceed 2 MHz with a maximum load of 30 pF
- These GPIOs must not be used as current sources (e.g. to drive an LED).

2. After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the RM0394 reference manual.
3. After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated.
Table 16. Alternate function AFO to AF7 ${ }^{(1)}$

| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS_AF | TIM1/TIM2/ LPTIM1 | TIM1/TIM2 | USART2 | I2C1/I2C2/I2C3 | SPI1/SPI2 | SPI3 | USART1/ USART2/ USART3 |
| Port A | PA0 | - | TIM2_CH1 | - | - | - | - | - | USART2_CTS |
|  | PA1 | - | TIM2_CH2 | - | - | I2C1_SMBA | SPI1_SCK | - | $\underset{\text { DE }}{\text { USART2_RTS }}$ |
|  | PA2 | - | TIM2_CH3 | - | - | - | - | - | USART2_TX |
|  | PA3 | - | TIM2_CH4 | - | - | - | - | - | USART2_RX |
|  | PA4 | - | - | - | - | - | SPI1_NSS | SPI3_NSS | USART2_CK |
|  | PA5 | - | TIM2_CH1 | TIM2_ETR | - | - | SPI1_SCK | - | - |
|  | PA6 | - | TIM1_BKIN | - | - | - | SPI1_MISO | COMP1_OUT | USART3_CTS |
|  | PA7 | - | TIM1_CH1N | - | - | I2C3_SCL | SPI1_MOSI | - | - |
|  | PA8 | MCO | TIM1_CH1 | - | - | - | - | - | USART1_CK |
|  | PA9 | - | TIM1_CH2 | - | - | I2C1_SCL | - | - | USART1_TX |
|  | PA10 | - | TIM1_CH3 | - | - | I2C1_SDA | - | - | USART1_RX |
|  | PA11 | - | TIM1_CH4 | TIM1_BKIN2 | - | - | SPI1_MISO | COMP1_OUT | USART1_CTS |
|  | PA12 | - | TIM1_ETR | - | - | - | SPI1_MOSI | - | $\begin{gathered} \text { USART1_RTS_ } \\ \text { DE } \end{gathered}$ |
|  | PA13 | JTMS-SWDIO | IR_OUT | - | - | - | - | - | - |
|  | PA14 | JTCK-SWCLK | LPTIM1_OUT | - | - | I2C1_SMBA | - | - | - |
|  | PA15 | JTDI | TIM2_CH1 | TIM2_ETR | USART2_RX | - | SPI1_NSS | SPI3_NSS | $\begin{gathered} \text { USART3_RTS_ } \\ \text { DE } \end{gathered}$ |

Table 16. Alternate function AFO to $\mathrm{AF7}^{(1)}$ (continued)

| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS_AF | TIM1/TIM2/ LPTIM1 | TIM1/TIM2 | USART2 | I2C1/I2C2/I2C3 | SPI1/SPI2 | SPI3 | USART1/ USART2/ USART3 |
| Port B | PB0 | - | TIM1_CH2N | - | - | - | SPI1_NSS | - | USART3_CK |
|  | PB1 | - | TIM1_CH3N | - | - | - | - | - | $\underset{\text { DE }}{\text { USART3_RTS_ }}$ |
|  | PB2 | RTC_OUT | LPTIM1_OUT | - | - | I2C3_SMBA | - | - | - |
|  | PB3 | JTDO- <br> TRACESWO | TIM2_CH2 | - | - | - | SPI1_SCK | SPI3_SCK | $\begin{gathered} \text { USART1_RTS_ } \\ \text { DE } \end{gathered}$ |
|  | PB4 | NJTRST | - | - | - | 12C3_SDA | SPI1_MISO | SPI3_MISO | USART1_CTS |
| Port B | PB5 | - | LPTIM1_IN1 | - | - | I2C1_SMBA | SPI1_MOSI | SPI3_MOSI | USART1_CK |
|  | PB6 | - | LPTIM1_ETR | - | - | I2C1_SCL | - | - | USART1_TX |
|  | PB7 | - | LPTIM1_IN2 | - | - | I2C1_SDA | - | - | USART1_RX |
|  | PB8 | - | - | - | - | I2C1_SCL | - | - | - |
|  | PB9 | - | IR_OUT | - | - | 12C1_SDA | SPI2_NSS | - | - |
|  | PB10 | - | TIM2_CH3 | - | - | I2C2_SCL | SPI2_SCK | - | USART3_TX |
|  | PB11 | - | TIM2_CH4 | - | - | I2C2_SDA | - | - | USART3_RX |
|  | PB12 | - | TIM1_BKIN | - | $\begin{gathered} \text { TIM1_BKIN_ } \\ \text { COMP2 } \end{gathered}$ | I2C2_SMBA | SPI2_NSS | - | USART3_CK |
|  | PB13 | - | TIM1_CH1N | - | - | I2C2_SCL | SPI2_SCK | - | USART3_CTS |
|  | PB14 | - | TIM1_CH2N | - | - | 12C2_SDA | SPI2_MISO | - | $\begin{gathered} \text { USART3_RTS_ } \\ \text { DE } \end{gathered}$ |
|  | PB15 | RTC_REFIN | TIM1_CH3N | - | - | - | SPI2_MOSI | - | - |

Table 16. Alternate function AFO to $\mathrm{AF7}^{(1)}$ (continued)

| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS_AF | TIM1/TIM2/ LPTIM1 | TIM1/TIM2 | USART2 | I2C1/I2C2/I2C3 | SPI1/SPI2 | SPI3 | USART1/ USART2/ USART3 |
| Port C | PC0 | - | LPTIM1_IN1 | - | - | I2C3_SCL | - | - | - |
|  | PC1 | - | LPTIM1_OUT | - | - | I2C3_SDA | - | - | - |
|  | PC2 | - | LPTIM1_IN2 | - | - | - | SPI2_MISO | - | - |
|  | PC3 | - | LPTIM1_ETR | - | - | - | SPI2_MOSI | - | - |
|  | PC4 | - | - | - | - | - | - | - | USART3_TX |
|  | PC5 | - | - | - | - | - | - | - | USART3_RX |
|  | PC6 | - | - | - | - | - | - | - | - |
|  | PC7 | - | - | - | - | - | - | - | - |
|  | PC8 | - | - | - | - | - | - | - | - |
|  | PC9 | - | - | - | - | - | - | - | - |
|  | PC10 | - | - | - | - | - | - | SPI3_SCK | USART3_TX |
| Port C | PC11 | - | - | - | - | - | - | SPI3_MISO | USART3_RX |
|  | PC12 | - | - | - | - | - | - | SPI3_MOSI | USART3_CK |
|  | PC13 | - | - | - | - | - | - | - | - |
|  | PC14 | - | - | - | - | - | - | - | - |
|  | PC15 | - | - | - | - | - | - | - | - |

Table 16. Alternate function AFO to $\mathrm{AF7}^{(1)}$ (continued)

| Port |  | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS_AF | TIM1/TIM2/ LPTIM1 | TIM1/TIM2 | USART2 | 12C1/I2C2/I2C3 | SPI1/SPI2 | SPI3 | USART1/ USART2/ USART3 |
| Port D | PD0 | - | - | - | - | - | SPI2_NSS | - | - |
|  | PD1 | - | - | - | - | - | SPI2_SCK | - | - |
|  | PD2 | - | - | - | - | - | - | - | USART3_RTS DE |
|  | PD3 | - | - | - | - | - | SPI2_MISO | - | USART2_CTS |
|  | PD4 | - | - | - | - | - | SPI2_MOSI | - | $\begin{array}{\|c} \text { USART2_RTS_ } \\ \text { DE } \end{array}$ |
|  | PD5 | - | - | - | - | - | - | - | USART2_TX |
|  | PD6 | - | - | - | - | - | - | - | USART2_RX |
|  | PD7 | - | - | - | - | - | - | - | USART2_CK |
|  | PD8 | - | - | - | - | - | - | - | USART3_TX |
|  | PD9 | - | - | - | - | - | - | - | USART3_RX |
|  | PD10 | - | - | - | - | - | - | - | USART3_CK |
|  | PD11 | - | - | - | - | - | - | - | USART3_CTS |
|  | PD12 | - | - | - | - | - | - | - | $\begin{gathered} \text { USART3_RTS_ } \\ \text { DE } \end{gathered}$ |
|  | PD13 | - | - | - | - | - | - | - | - |
|  | PD14 | - | - | - | - | - | - | - | - |
|  | PD15 | - | - | - | - | - | - | - | - |
| Port E | PE0 | - | - | - | - | - | - | - | - |

Table 16. Alternate function AF0 to $A F 7{ }^{(1)}$ (continued)

| Port |  | AFO | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SYS_AF | TIM1/TIM2/ LPTIM1 | TIM1/TIM2 | USART2 | 12C1/I2C2/I2C3 | SPI1/SPI2 | SPI3 | USART1/ <br> USART2/ <br> USART3 |
| Port E | PE1 | - | - | - | - | - | - | - | - |
|  | PE2 | TRACECK | - | - | - | - | - | - | - |
|  | PE3 | TRACED0 | - | - | - | - | - | - | - |
|  | PE4 | TRACED1 | - | - | - | - | - | - | - |
|  | PE5 | TRACED2 | - | - | - | - | - | - | - |
|  | PE6 | TRACED3 | - | - | - | - | - | - | - |
|  | PE7 | - | TIM1_ETR | - | - | - | - | - | - |
|  | PE8 | - | TIM1_CH1N | - | - | - | - | - | - |
|  | PE9 | - | TIM1_CH1 | - | - | - | - | - | - |
|  | PE10 | - | TIM1_CH2N | - | - | - | - | - | - |
|  | PE11 | - | TIM1_CH2 | - | - | - | - | - | - |
|  | PE12 | - | TIM1_CH3N | - | - | - | SPI1_NSS | - | - |
|  | PE13 | - | TIM1_CH3 | - | - | - | SPI1_SCK | - | - |
|  | PE14 | - | TIM1_CH4 | TIM1_BKIN2 | $\begin{gathered} \text { TIM1_BKIN2_ } \\ \text { COMP2 } \end{gathered}$ | - | SPI1_MISO | - | - |
|  | PE15 | - | TIM1_BKIN | - | $\begin{gathered} \text { TIM1_BKIN_ } \\ \text { COMP1 } \end{gathered}$ | - | SPI1_MOSI | - | - |
| Port H | PH0 | - | - | - | - | - | - | - | - |
|  | PH1 | - | - | - | - | - | - | - | - |
|  | PH3 | - | - | - | - | - | - | - | - |

[^0]Table 17. Alternate function AF8 to AF15 ${ }^{(1)}$

| Port |  | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LPUART1 | CAN1/TSC | QUADSPI |  | SDMMC1/ COMP1/ COMP2/ SWPMI1 | SAI1 | TIM2/TIM15/ TIM16/LPTIM2 | EVENTOUT |
| Port A | PAO | - | - | - | - | COMP1_OUT | SAI1_EXTCLK | TIM2_ETR | EVENTOUT |
|  | PA1 | - | - | - |  | - | - | TIM15_CH1N | EVENTOUT |
|  | PA2 | LPUART1_TX | - | QUADSPI <br> BK1_NCS |  | COMP2_OUT | - | TIM15_CH1 | EVENTOUT |
|  | PA3 | LPUART1_RX | - | QUADSPI_CLK |  | - | SAI1_MCLK_A | TIM15_CH2 | EVENTOUT |
|  | PA4 | - | - | - | - | - | SAI1_FS_B | LPTIM2_OUT | EVENTOUT |
|  | PA5 | - | - | - | - | - | - | LPTIM2_ETR | EVENTOUT |
|  | PA6 | LPUART1_CTS | - | $\begin{aligned} & \text { QUADSPI- } \\ & \text { BK1_IO3 } \end{aligned}$ |  | $\begin{gathered} \text { TIM1_BKIN_ } \\ \text { COMP2 } \end{gathered}$ | - | TIM16_CH1 | EVENTOUT |
|  | PA7 | - | - | $\begin{aligned} & \hline \text { QUADSPI_ } \\ & \text { BK1_IO2 } \end{aligned}$ |  | COMP2_OUT | - | - | EVENTOUT |
|  | PA8 | - | - | - |  | SWPMI1_IO | SAI1_SCK_A | LPTIM2_OUT | EVENTOUT |
|  | PA9 | - | - | - |  | - | SAI1_FS_A | TIM15_BKIN | EVENTOUT |
|  | PA10 | - | - |  |  | - | SAI1_SD_A | - | EVENTOUT |
|  | PA11 | - | CAN1_RX |  | - | $\begin{gathered} \text { TIM1_BKIN2_ } \\ \text { COMP1 } \end{gathered}$ | - | - | EVENTOUT |
|  | PA12 | - | CAN1_TX |  | - | - | - | - | EVENTOUT |
|  | PA13 | - | - |  | - | SWPMI1_TX | SAI1_SD_B | - | EVENTOUT |
|  | PA14 | - | - | - | - | SWPMI1_RX | SAI1_FS_B | - | EVENTOUT |
|  | PA15 | - | TSC_G3_IO1 | - |  | SWPMI1 SUSPEND | - | - | EVENTOUT |

Table 17. Alternate function AF8 to AF15 ${ }^{(1)}$ (continued)

| Port |  | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LPUART1 | CAN1/TSC | QUADSPI |  | SDMMC1/ COMP1/ COMP2/ SWPMI1 | SAI1 | TIM2/TIM15/ TIM16/LPTIM2 | EVENTOUT |
| Port B | PB0 | - | - | $\begin{aligned} & \text { QUADSPI- } \\ & \text { BK1_IO1 } \end{aligned}$ |  | COMP1_OUT | SAI1_EXTCLK | - | EVENTOUT |
|  | PB1 | LPUART1_RTS _DE | - | $\begin{aligned} & \text { QUADSPI- } \\ & \text { BK1_IO0 } \end{aligned}$ |  | - | - | LPTIM2_IN1 | EVENTOUT |
|  | PB2 | - | - | - |  | - | - | - | EVENTOUT |
|  | PB3 | - | - | - |  | - | SAI1_SCK_B | - | EVENTOUT |
|  | PB4 | - | TSC_G2_IO1 | - |  | - | SAI1_MCLK_B | - | EVENTOUT |
|  | PB5 | - | TSC_G2_IO2 | - |  | COMP2_OUT | SAI1_SD_B | TIM16_BKIN | EVENTOUT |
|  | PB6 | - | TSC_G2_IO3 | - | - | - | SAI1_FS_B | TIM16_CH1N | EVENTOUT |
|  | PB7 | - | TSC_G2_IO4 | - |  | - | - | - | EVENTOUT |
|  | PB8 | - | CAN1_RX | - |  | SDMMC1_D4 | SAI1_MCLK_A | TIM16_CH1 | EVENTOUT |
|  | PB9 | - | CAN1_TX | - |  | SDMMC1_D5 | SAI1_FS_A | - | EVENTOUT |
|  | PB10 | LPUART1_RX | TSC_SYNC | QUADSPI_CLK |  | COMP1_OUT | SAI1_SCK_A | - | EVENTOUT |
|  | PB11 | LPUART1_TX | - | QUADSPI BK1_NCS |  | COMP2_OUT | - | - | EVENTOUT |
|  | PB12 | $\underset{\text { LPUART1_RTS }}{\text { LDE }}$ | TSC_G1_IO1 | - |  | SWPMI1_IO | SAI1_FS_A | TIM15_BKIN | EVENTOUT |
|  | PB13 | LPUART1_CTS | TSC_G1_IO2 | - |  | SWPMI1_TX | SAI1_SCK_A | TIM15_CH1N | EVENTOUT |
|  | PB14 | - | TSC_G1_IO3 | - |  | SWPMI1_RX | SAI1_MCLK_A | TIM15_CH1 | EVENTOUT |
|  | PB15 | - | TSC_G1_IO4 | - |  | SWPMI1 <br> SUSPEND | SAI1_SD_A | TIM15_CH2 | EVENTOUT |

Table 17. Alternate function AF8 to $\mathrm{AF} 15^{(1)}$ (continued)

| Port |  | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LPUART1 | CAN1/TSC | QUADSPI |  | SDMMC1/ COMP1/ COMP2/ SWPMI1 | SAI1 | TIM2/TIM15/ TIM16/LPTIM2 | EVENTOUT |
| Port C | PC0 | LPUART1_RX | - | - |  | - | - | LPTIM2_IN1 | EVENTOUT |
|  | PC1 | LPUART1_TX | - | - |  | - | - | - | EVENTOUT |
|  | PC2 | - | - | - |  | - | - | - | EVENTOUT |
| Port C | PC3 | - | - | - |  | - | SAl1_SD_A | LPTIM2_ETR | EVENTOUT |
|  | PC4 | - | - | - |  | - | - | - | EVENTOUT |
|  | PC5 | - | - | - |  | - | - | - | EVENTOUT |
|  | PC6 | - | TSC_G4_IO1 | - |  | SDMMC1_D6 | - | - | EVENTOUT |
|  | PC7 | - | TSC_G4_IO2 | - |  | SDMMC1_D7 | - | - | EVENTOUT |
|  | PC8 | - | TSC_G4_IO3 | - |  | SDMMC1_D0 | - | - | EVENTOUT |
|  | PC9 | - | TSC_G4_IO4 |  |  | SDMMC1_D1 | - | - | EVENTOUT |
|  | PC10 | - | TSC_G3_IO2 | - |  | SDMMC1_D2 | - | - | EVENTOUT |
|  | PC11 | - | TSC_G3_103 | - |  | SDMMC1_D3 | - | - | EVENTOUT |
|  | PC12 | - | TSC_G3_104 | - |  | SDMMC1_CK | - | - | EVENTOUT |
|  | PC13 | - | - | - | - | - | - | - | EVENTOUT |
|  | PC14 | - | - | - | - | - | - | - | EVENTOUT |
|  | PC15 | - | - | - | - | - | - | - | EVENTOUT |
| Port D | PD0 | - | CAN1_RX | - | - | - | - | - | EVENTOUT |
|  | PD1 | - | CAN1_TX | - | - | - | - | - | EVENTOUT |
|  | PD2 | - | TSC_SYNC | - |  | $\begin{gathered} \text { SDMMC1_ } \\ \text { CMD } \end{gathered}$ | - | - | EVENTOUT |

Table 17. Alternate function AF8 to AF15 ${ }^{(1)}$ (continued)

| Port |  | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LPUART1 | CAN1/TSC | QUADSPI |  | SDMMC1/ COMP1/ COMP2/ SWPMI1 | SAI1 | TIM2/TIM15/ TIM16/LPTIM2 | EVENTOUT |
| Port D | PD3 | - | - | $\begin{gathered} \text { QUADSPI_BK2 } \\ \text { _NCS } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PD4 | - | - | $\begin{gathered} \text { QUADSPI_BK2 } \\ \text { _IO0 } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PD5 | - | - | $\underset{-\mathrm{IO1}}{\substack{\text { QUADSPI_BK2 }}}$ | - | - | - | - | EVENTOUT |
|  | PD6 | - | - | $\underset{\text { QUADSPI_BK2 }}{\text { IO2 }}$ | - | - | SAI1_SD_A | - | EVENTOUT |
|  | PD7 | - | - | $\underset{\substack{\text { QUADSPI_BK2 } \\ \text { IO3 }}}{ }$ | - | - | - | - | EVENTOUT |
|  | PD8 | - | - | - |  | - | - | - | EVENTOUT |
|  | PD9 | - | - | - |  | - | - | - | EVENTOUT |
|  | PD10 | - | TSC_G6_IO1 | - |  | - | - | - | EVENTOUT |
|  | PD11 | - | TSC_G6_IO2 | - |  | - | - | LPTIM2_ETR | EVENTOUT |
|  | PD12 | - | TSC_G6_IO3 | - |  | - | - | LPTIM2_IN1 | EVENTOUT |
|  | PD13 | - | TSC_G6_IO4 | - |  | - | - | LPTIM2_OUT | EVENTOUT |
|  | PD14 | - | - | - |  | - | - | - | EVENTOUT |
|  | PD15 | - | - | - |  | - | - | - | EVENTOUT |
| Port E | PE0 | - | - | - |  | - | - | TIM16_CH1 | EVENTOUT |
|  | PE1 | - | - | - |  | - | - | - | EVENTOUT |
|  | PE2 | - | TSC_G7_IO1 | - |  | - | SAI1_MCLK_A | - | EVENTOUT |
|  | PE3 | - | TSC_G7_IO2 | - |  | - | SAI1_SD_B | - | EVENTOUT |
|  | PE4 | - | TSC_G7_IO3 | - | - | - | SAI1_FS_A | - | EVENTOUT |

Table 17. Alternate function AF8 to AF15 ${ }^{(1)}$ (continued)

| Port |  | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LPUART1 | CAN1/TSC | QUADSPI |  | SDMMC1/ COMP1/ COMP2/ SWPMI1 | SAI1 | TIM2/TIM15/ TIM16/LPTIM2 | EVENTOUT |
| Port E | PE5 | - | TSC_G7_IO4 | - | - | - | SAI1_SCK_A | - | EVENTOUT |
|  | PE6 | - | - | - | - | - | SAI1_SD_A | - | EVENTOUT |
|  | PE7 | - | - | - | - | - | SAI1_SD_B | - | EVENTOUT |
|  | PE8 | - | - | - | - | - | SAI1_SCK_B | - | EVENTOUT |
|  | PE9 | - | - | - | - | - | SAI1_FS_B | - | EVENTOUT |
|  | PE10 | - | TSC_G5_IO1 | QUADSPI_CLK | - | - | SAI1_MCLK_B | - | EVENTOUT |
|  | PE11 | - | TSC_G5_IO2 | $\begin{gathered} \text { QUADSPI_BK1 } \\ \text { _NCS } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PE12 | - | TSC_G5_IO3 | $\begin{gathered} \text { QUADSPI_BK1 } \\ \text { _IO0 } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PE13 | - | TSC_G5_IO4 | $\begin{gathered} \text { QUADSPI_BK1 } \\ \text { _IO1 } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PE14 | - | - | $\begin{gathered} \text { QUADSPI_BK1 } \\ \text { _IO2 } \end{gathered}$ | - | - | - | - | EVENTOUT |
|  | PE15 | - | - | $\begin{gathered} \text { QUADSPI_BK1 } \\ \text { _IO3 } \end{gathered}$ | - | - | - | - | EVENTOUT |
| Port H | PH0 | - | - | - | - | - | - | - | EVENTOUT |
|  | PH1 | - | - | - | - | - | - | - | EVENTOUT |
|  | PH3 | - | - | - | - | - | - | - | EVENTOUT |

1. Please refer to Table 16 for AF0 to AF7.

## 5 Memory mapping

Figure 15. STM32L431xx memory map


Table 18. STM32L431xx memory map and peripheral register boundary addresses ${ }^{(1)}$

| Bus | Boundary address | Size(bytes) | Peripheral |
| :---: | :---: | :---: | :---: |
| AHB2 | 0x5006 $0800-0 \times 5006$ 0BFF | 1 KB | RNG |
|  | 0x5004 0400-0x5006 07FF | 158 KB | Reserved |
|  | 0x5004 0000-0x5004 03FF | 1 KB | ADC |
|  | 0x5000 $0000-0 \times 5003$ FFFF | 16 KB | Reserved |
|  | 0x4800 2000-0x4FFF FFFF | ~127 MB | Reserved |
|  | 0x4800 1C00-0x4800 1FFF | 1 KB | GPIOH |
|  | 0x4800 1400-0x4800 1BFF | 2 KB | Reserved |
|  | 0x4800 1000-0x4800 13FF | 1 KB | GPIOE |
|  | 0x4800 0C00-0x4800 0FFF | 1 KB | GPIOD |
|  | 0x4800 0800-0x4800 0BFF | 1 KB | GPIOC |
|  | 0x4800 0400-0x4800 07FF | 1 KB | GPIOB |
|  | 0x4800 0000-0x4800 03FF | 1 KB | GPIOA |
| - | 0x4002 4400-0x47FF FFFF | ~127 MB | Reserved |
| AHB1 | 0x4002 4000-0x4002 43FF | 1 KB | TSC |
|  | 0x4002 3400-0x4002 3FFF | 1 KB | Reserved |
|  | 0x4002 3000-0x4002 33FF | 1 KB | CRC |
|  | 0x4002 2400-0x4002 2FFF | 3 KB | Reserved |
|  | 0x4002 2000-0x4002 23FF | 1 KB | FLASH registers |
|  | 0x4002 1400-0x4002 1FFF | 3 KB | Reserved |
|  | 0x4002 1000-0x4002 13FF | 1 KB | RCC |
|  | 0x4002 0800-0x4002 0FFF | 2 KB | Reserved |
|  | 0x4002 0400-0x4002 07FF | 1 KB | DMA2 |
|  | 0x4002 0000-0x4002 03FF | 1 KB | DMA1 |
| APB2 | 0x4001 5800-0x4001 FFFF | 42 KB | Reserved |
|  | 0x4001 5400-0x4000 57FF | 1 KB | SAI1 |
|  | 0x4001 4800-0x4000 53FF | 3 KB | Reserved |
|  | 0x4001 4400-0x4001 47FF | 1 KB | TIM16 |
|  | 0x4001 4000-0x4001 43FF | 1 KB | TIM15 |
|  | 0x4001 3C00-0x4001 3FFF | 1 KB | Reserved |
|  | 0x4001 3800-0x4001 3BFF | 1 KB | USART1 |
|  | 0x4001 3400-0x4001 37FF | 1 KB | Reserved |

Table 18. STM32L431xx memory map and peripheral register boundary addresses ${ }^{(1)}$
(continued)

| Bus | Boundary address | Size(bytes) | Peripheral |
| :---: | :---: | :---: | :---: |
| APB2 | 0x4001 3000-0x4001 33FF | 1 KB | SPI1 |
|  | 0x4001 2C00-0x4001 2FFF | 1 KB | TIM1 |
|  | 0x4001 2800-0x4001 2BFF | 1 KB | SDMMC1 |
|  | 0x4001 2000 -0x4001 27FF | 2 KB | Reserved |
|  | 0x4001 1C00-0x4001 1FFF | 1 KB | FIREWALL |
|  | 0x4001 0800-0x4001 1BFF | 5 KB | Reserved |
|  | 0x4001 $0400-0 \times 4001$ 07FF | 1 KB | EXTI |
|  | 0x4001 $0200-0 \times 4001$ 03FF | 1 KB | COMP |
|  | 0x4001 0030-0x4001 01FF |  | VREFBUF |
|  | 0x4001 0000-0x4001 002F |  | SYSCFG |
| APB1 | 0x4000 9800-0x4000 FFFF | 26 KB | Reserved |
|  | 0x4000 9400-0x4000 97FF | 1 KB | LPTIM2 |
|  | 0x4000 8C00-0x4000 93FF | 2 KB | Reserved |
|  | 0x4000 8800-0x4000 8BFF | 1 KB | SWPMI1 |
|  | 0x4000 8400-0x4000 87FF | 1 KB | Reserved |
|  | 0x4000 8000-0x4000 83FF | 1 KB | LPUART1 |
|  | 0x4000 7C00-0x4000 7FFF | 1 KB | LPTIM1 |
|  | 0x4000 7800-0x4000 7BFF | 1 KB | OPAMP |
|  | 0x4000 7400-0x4000 77FF | 1 KB | DAC1 |
|  | 0x4000 7000-0x4000 73FF | 1 KB | PWR |
|  | 0x4000 6800-0x4000 6FFF | 2 KB | Reserved |
|  | 0x4000 6400-0x4000 67FF | 1 KB | CAN1 |
|  | 0x4000 6000-0x4000 63FF | 1 KB | CRS |
|  | 0x4000 5C00-0x4000 5FFF | 1 KB | I2C3 |
|  | 0x4000 5800-0x4000 5BFF | 1 KB | I2C2 |
|  | 0x4000 5400-0x4000 57FF | 1 KB | I2C1 |
|  | 0x4000 4C00-0x4000 53FF | 2 KB | Reserved |
|  | 0x4000 4800-0x4000 4BFF | 1 KB | USART3 |
|  | 0x4000 4400-0x4000 47FF | 1 KB | USART2 |
|  | 0x4000 4000-0x4000 43FF | 1 KB | Reserved |
|  | 0x4000 3C00-0x4000 3FFF | 1 KB | SPI3 |
|  | 0x4000 3800-0x4000 3BFF | 1 KB | SPI2 |
|  | 0x4000 3400-0x4000 37FF | 1 KB | Reserved |
|  | 0x4000 3000-0x4000 33FF | 1 KB | IWDG |

Table 18. STM32L431xx memory map and peripheral register boundary addresses ${ }^{(1)}$ (continued)

| Bus | Boundary address | Size(bytes) | Peripheral |
| :---: | :--- | :---: | :--- |
| APB1 | $0 \times 40002 \mathrm{C} 00-0 \times 4000$ 2FFF | 1 KB | WWDG |
|  | $0 \times 40002800-0 \times 4000$ 2BFF | 1 KB | RTC |
|  | $0 \times 40001800-0 \times 4000$ 27FF | 4 KB | Reserved |
|  | $0 \times 40001400-0 \times 400017 \mathrm{FF}$ | 1 KB | TIM7 |
|  | $0 \times 40001000-0 \times 4000$ 13FF | 1 KB | TIM6 |
|  | $0 \times 40000400-0 \times 4000$ 0FFF | 3 KB | Reserved |
|  | $0 \times 40000000-0 \times 4000$ 03FF | 1 KB | TIM2 |

1. The gray color is used for reserved boundary addresses.

## 6 Electrical characteristics

### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to $\mathrm{V}_{\mathrm{SS}}$.

### 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on $100 \%$ of the devices with an ambient temperature at $T_{A}=25^{\circ} \mathrm{C}$ and $T_{A}=T_{A}$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3 \sigma$ ).

### 6.1.2 Typical values

Unless otherwise specified, typical data are based on $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDA}}=3 \mathrm{~V}$. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where $95 \%$ of the devices have an error less than or equal to the value indicated (mean $\pm 2 \sigma$ ).

### 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 16.

### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 17.
Figure 16. Pin loading conditions $\quad$ Figure 17. Pin input voltage

### 6.1.6 Power supply scheme

Figure 18. Power supply scheme


Caution: Each power supply pair ( $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DDA}} / \mathrm{V}_{\text {SSA }}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device.

### 6.1.7 Current consumption measurement

Figure 19. Current consumption measurement scheme


The $I_{D D}$ ALL parameters given in Table 26 to Table 38 represent the total MCU consumption including the current supplying $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}$ and $\mathrm{V}_{\mathrm{BAT}}$.

### 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in Table 19: Voltage characteristics, Table 20: Current characteristics and Table 21: Thermal characteristics may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 qualification standard, extended mission profiles are available on demand.

Table 19. Voltage characteristics ${ }^{(1)}$

| Symbol | Ratings | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $V_{D D X}-V_{S S}$ | External main supply voltage (including $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{BAT}}$ ) | -0.3 | 4.0 | V |
| $\mathrm{V}_{\mathrm{IN}}{ }^{(2)}$ | Input voltage on FT_xxx pins | $\mathrm{V}_{\text {SS }}-0.3$ | $\min \left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}\right)+4.0^{(3)(4)}$ | V |
|  | Input voltage on TT_xx pins | $\mathrm{V}_{\text {SS }}-0.3$ | 4.0 |  |
|  | Input voltage on any other pins | $\mathrm{V}_{\text {SS }}-0.3$ | 4.0 |  |
| $\left\|\Delta V_{\text {DDx }}\right\|$ | Variations between different $\mathrm{V}_{\mathrm{DDX}}$ power pins of the same domain | - | 50 | mV |
| $\left\|\mathrm{V}_{\mathrm{SSx}}-\mathrm{V}_{\text {SS }}\right\|$ | Variations between all the different ground pins ${ }^{(5)}$ | - | 50 | mV |

[^1]5. Include VREF- pin.

Table 20. Current characteristics

| Symbol | Ratings | Max | Unit |
| :---: | :---: | :---: | :---: |
| $\sum \mathrm{IV} \mathrm{DD}$ | Total current into sum of all $\mathrm{V}_{\mathrm{DD}}$ power lines (source) ${ }^{(1)}$ | 140 | mA |
| $\sum \mathrm{V}_{\text {SS }}$ | Total current out of sum of all $\mathrm{V}_{\text {SS }}$ ground lines (sink) ${ }^{(1)}$ | 140 |  |
| $1 \mathrm{~V}_{\text {DD(PIN) }}$ | Maximum current into each $\mathrm{V}_{\mathrm{DD}}$ power pin (source) ${ }^{(1)}$ | 100 |  |
| $\mathrm{IV}_{\text {SS(PIN) }}$ | Maximum current out of each $\mathrm{V}_{\text {SS }}$ ground pin (sink) ${ }^{(1)}$ | 100 |  |
| $\mathrm{I}_{\text {IO(PIN })}$ | Output current sunk by any I/O and control pin except FT_f | 20 |  |
|  | Output current sunk by any FT_f pin | 20 |  |
|  | Output current sourced by any I/O and control pin | 20 |  |
| $\Sigma I_{\text {IO(PIN }}$ | Total output current sunk by sum of all I/Os and control pins ${ }^{(2)}$ | 100 |  |
|  | Total output current sourced by sum of all I/Os and control pins ${ }^{(2)}$ | 100 |  |
| $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}{ }^{(3)}$ | Injected current on FT_xxx, TT_xx, RST and B pins, except PA4, PA5 | $-5 /+0^{(4)}$ |  |
|  | Injected current on PA4, PA5 | -5/0 |  |
| $\sum\left\|l^{\text {INJ(PIN })}\right\|$ | Total injected current (sum of all I/Os and control pins) ${ }^{(5)}$ | 25 |  |

1. All main power $\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{BAT}}\right)$ and ground $\left(\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{SSA}}\right)$ pins must always be connected to the external power supplies, in the permitted range.
2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages.
3. Positive injection (when $\mathrm{V}_{\mathrm{IN}}>\mathrm{V}_{\text {DDIOx }}$ ) is not possible on these $\mathrm{I} / \mathrm{Os}$ and does not occur for input voltages lower than the specified maximum value.
4. A negative injection is induced by $\mathrm{V}_{\mathbb{I N}}<\mathrm{V}_{\mathrm{SS}}$. $\mathrm{I}_{\mathrm{INJ}(\mathrm{PIN})}$ must never be exceeded. Refer also to Table 19: Voltage characteristics for the maximum allowed input voltage values.
5. When several inputs are submitted to a current injection, the maximum $\sum \|_{I N J(P I N)} \mid$ is the absolute sum of the negative injected currents (instantaneous values).

Table 21. Thermal characteristics

| Symbol | Ratings | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Maximum junction temperature | 150 | ${ }^{\circ} \mathrm{C}$ |

### 6.3 Operating conditions

### 6.3.1 General operating conditions

Table 22. General operating conditions

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {HCLK }}$ | Internal AHB clock frequency | - | 0 | 80 | MHz |
| $\mathrm{f}_{\text {PCLK1 }}$ | Internal APB1 clock frequency | - | 0 | 80 |  |
| $\mathrm{f}_{\text {PCLK2 }}$ | Internal APB2 clock frequency | - | 0 | 80 |  |
| $V_{D D}$ | Standard operating voltage | - | $\underset{(1)}{1.71}$ | 3.6 | V |
| $\mathrm{V}_{\text {DDA }}$ | Analog supply voltage | ADC or COMP used | 1.62 | 3.6 | V |
|  |  | DAC or OPAMP used | 1.8 |  |  |
|  |  | VREFBUF used | 2.4 |  |  |
|  |  | ADC, DAC, OPAMP, COMP, VREFBUF not used | 0 |  |  |
| $V_{\text {BAT }}$ | Backup operating voltage | - | 1.55 | 3.6 | V |
| $\mathrm{V}_{\text {IN }}$ | I/O input voltage | TT_xx I/O | -0.3 | $\mathrm{V}_{\text {DDIOx }}+0.3$ | V |
|  |  | All I/O except TT_xx | -0.3 | $\begin{gathered} \operatorname{Min}\left(\operatorname { M i n } \left(\mathrm{V}_{\mathrm{DD}},\right.\right. \\ \left.\mathrm{V}_{\mathrm{DDA}}\right)+3.6 \mathrm{~V}, \\ 5.5 \mathrm{~V})^{(2)(3)} \end{gathered}$ |  |
| $\mathrm{P}_{\mathrm{D}}$ | Power dissipation at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ for suffix 6 or $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ for suffix $7^{(4)}$ | LQFP100 | - | 476 | mW |
|  |  | LQFP64 | - | 444 |  |
|  |  | LQFP48 | - | 350 |  |
|  |  | UFBGA100 | - | 350 |  |
|  |  | UFBGA64 | - | 307 |  |
|  |  | UFQFPN48 | - | 606 |  |
|  |  | UFQFPN32 | - | 523 |  |
|  |  | WLCSP64 | - | 434 |  |
|  |  | WLCSP49 | - | 416 |  |
| TA | Ambient temperature for the suffix 6 version | Maximum power dissipation | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Low-power dissipation ${ }^{(5)}$ | -40 | 105 |  |
|  | Ambient temperature for the suffix 7 version | Maximum power dissipation | -40 | 105 |  |
|  |  | Low-power dissipation ${ }^{(5)}$ | -40 | 125 |  |
|  | Ambient temperature for the suffix 3 version | Maximum power dissipation | -40 | 125 |  |
|  |  | Low-power dissipation ${ }^{(5)}$ | -40 | 130 |  |
| $\mathrm{T}_{J}$ | Junction temperature range | Suffix 6 version | -40 | 105 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Suffix 7 version | -40 | 125 |  |
|  |  | Suffix 3 version | -40 | 130 |  |

1. When RESET is released functionality is guaranteed down to $\mathrm{V}_{\mathrm{BORO}}$ Min.
2. This formula has to be applied only on the power supplies related to the $I O$ structure described by the pin definition table. Maximum I/O input voltage is the smallest value between $\operatorname{Min}\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}\right)+3.6 \mathrm{~V}$ and 5.5 V .
3. For operation with voltage higher than $\operatorname{Min}\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}\right)+0.3 \mathrm{~V}$, the internal Pull-up and Pull-Down resistors must be disabled.
4. If $T_{A}$ is lower, higher $P_{D}$ values are allowed as long as $T_{J}$ does not exceed $T_{J m a x}$ (see Section 7.10: Thermal characteristics).
5. In low-power dissipation state, $T_{A}$ can be extended to this range as long as $T_{J}$ does not exceed $T_{J m a x}$ (see Section 7.10: Thermal characteristics).

### 6.3.2 Operating conditions at power-up / power-down

The parameters given in Table 23 are derived from tests performed under the ambient temperature condition summarized in Table 22.

Table 23. Operating conditions at power-up / power-down

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {VDD }}$ | $V_{D D}$ rise time rate | - | 0 | $\infty$ | $\mu \mathrm{s} / \mathrm{V}$ |
|  | $V_{\text {DD }}$ fall time rate |  | 10 | $\infty$ |  |
| $t_{\text {VDDA }}$ | $V_{\text {DDA }}$ rise time rate | - | 0 | $\infty$ |  |
|  | $\mathrm{V}_{\text {DDA }}$ fall time rate |  | 10 | $\infty$ |  |

The requirements for power-up/down sequence specified in Section 3.9.1: Power supply schemes must be respected.

### 6.3.3 Embedded reset and power control block characteristics

The parameters given in Table 24 are derived from tests performed under the ambient temperature conditions summarized in Table 22: General operating conditions.

Table 24. Embedded reset and power control block characteristics

| Symbol | Parameter | Conditions ${ }^{(1)}$ | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {RSTTEMPO }}{ }^{(2)}$ | Reset temporization after BORO is detected | $V_{D D}$ rising | - | 250 | 400 | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{BORO}}{ }^{(2)}$ | Brown-out reset threshold 0 | Rising edge | 1.62 | 1.66 | 1.7 | V |
|  |  | Falling edge | 1.6 | 1.64 | 1.69 |  |
| $\mathrm{V}_{\text {BOR1 }}$ | Brown-out reset threshold 1 | Rising edge | 2.06 | 2.1 | 2.14 | V |
|  |  | Falling edge | 1.96 | 2 | 2.04 |  |
| $V_{\text {BOR2 }}$ | Brown-out reset threshold 2 | Rising edge | 2.26 | 2.31 | 2.35 | V |
|  |  | Falling edge | 2.16 | 2.20 | 2.24 |  |
| $V_{\text {BOR3 }}$ | Brown-out reset threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | V |
|  |  | Falling edge | 2.47 | 2.52 | 2.57 |  |
| $V_{\text {BOR4 }}$ | Brown-out reset threshold 4 | Rising edge | 2.85 | 2.90 | 2.95 | V |
|  |  | Falling edge | 2.76 | 2.81 | 2.86 |  |

Table 24. Embedded reset and power control block characteristics (continued)

| Symbol | Parameter | Conditions ${ }^{(1)}$ | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PVD0 }}$ | Programmable voltage detector threshold 0 | Rising edge | 2.1 | 2.15 | 2.19 | V |
|  |  | Falling edge | 2 | 2.05 | 2.1 |  |
| $\mathrm{V}_{\mathrm{PVD} 1}$ | PVD threshold 1 | Rising edge | 2.26 | 2.31 | 2.36 | V |
|  |  | Falling edge | 2.15 | 2.20 | 2.25 |  |
| $\mathrm{V}_{\text {PVD2 }}$ | PVD threshold 2 | Rising edge | 2.41 | 2.46 | 2.51 | V |
|  |  | Falling edge | 2.31 | 2.36 | 2.41 |  |
| $\mathrm{V}_{\text {PVD3 }}$ | PVD threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | V |
|  |  | Falling edge | 2.47 | 2.52 | 2.57 |  |
| $\mathrm{V}_{\mathrm{PVD} 4}$ | PVD threshold 4 | Rising edge | 2.69 | 2.74 | 2.79 | V |
|  |  | Falling edge | 2.59 | 2.64 | 2.69 |  |
| $\mathrm{V}_{\text {PVD5 }}$ | PVD threshold 5 | Rising edge | 2.85 | 2.91 | 2.96 | V |
|  |  | Falling edge | 2.75 | 2.81 | 2.86 |  |
| $\mathrm{V}_{\text {PVD6 }}$ | PVD threshold 6 | Rising edge | 2.92 | 2.98 | 3.04 | V |
|  |  | Falling edge | 2.84 | 2.90 | 2.96 |  |
| $\mathrm{V}_{\text {hyst_BORHo }}$ | Hysteresis voltage of BORH0 | Hysteresis in continuous mode | - | 20 | - | mV |
|  |  | Hysteresis in other mode | - | 30 | - |  |
| $\mathrm{V}_{\text {hyst_BOR_PVD }}$ | Hysteresis voltage of BORH (except BORH0) and PVD | - | - | 100 | - | mV |
| $\underset{\left(\mathrm{BOR} \_\mathrm{PVD}\right)^{(2)}}{\mathrm{I}_{\mathrm{DD}}}$ | $\mathrm{BOR}^{(3)}$ (except BORO) and PVD consumption from $V_{D D}$ | - | - | 1.1 | 1.6 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {PVM3 }}$ | $V_{\text {DDA }}$ peripheral voltage monitoring | Rising edge | 1.61 | 1.65 | 1.69 | V |
|  |  | Falling edge | 1.6 | 1.64 | 1.68 |  |
| $\mathrm{V}_{\text {PVM4 }}$ | $V_{\text {DDA }}$ peripheral voltage monitoring | Rising edge | 1.78 | 1.82 | 1.86 | V |
|  |  | Falling edge | 1.77 | 1.81 | 1.85 |  |
| $\mathrm{V}_{\text {hyst_PVM3 }}$ | PVM3 hysteresis | - | - | 10 | - | mV |
| $\mathrm{V}_{\text {hyst_PVM4 }}$ | PVM4 hysteresis | - | - | 10 | - | mV |
| $\mathrm{I}_{\mathrm{DD}}\left(\mathrm{PVM}_{(2)}\right)$ | PVM1 consumption from V ${ }_{\text {DD }}$ | - | - | 0.2 | - | $\mu \mathrm{A}$ |
| $\begin{gathered} \mathrm{I}_{\mathrm{DD}} \\ (\mathrm{PVM} / \mathrm{PVM} 4) \\ (2) \end{gathered}$ | PVM3 and PVM4 consumption from $V_{D D}$ | - | - | 2 | - | $\mu \mathrm{A}$ |

1. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.
2. Guaranteed by design.
3. BORO is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables.

### 6.3.4 Embedded voltage reference

The parameters given in Table 25 are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions.

Table 25. Embedded internal voltage reference

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFINT }}$ | Internal reference voltage | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+130^{\circ} \mathrm{C}$ | 1.182 | 1.212 | 1.232 | V |
| $t_{\text {S_vrefint }}{ }^{(1)}$ | ADC sampling time when reading the internal reference voltage | - | $4^{(2)}$ | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {start_vrefint }}$ | Start time of reference voltage buffer when ADC is enable | - | - | 8 | $12^{(2)}$ | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\text {dD }}\left(\mathrm{V}_{\text {Refintbuf }}\right)$ | $V_{\text {REFINT }}$ buffer consumption from $V_{D D}$ when converted by ADC | - | - | 12.5 | $20^{(2)}$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{V}_{\text {REFINT }}$ | Internal reference voltage spread over the temperature range | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | - | 5 | $7.5^{(2)}$ | mV |
| $\mathrm{T}_{\text {Coeff }}$ | Temperature coefficient | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+130^{\circ} \mathrm{C}$ | - | 30 | $50^{(2)}$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{A}_{\text {Coeff }}$ | Long term stability | 1000 hours, $\mathrm{T}=25^{\circ} \mathrm{C}$ | - | 300 | $1000{ }^{(2)}$ | ppm |
| $V_{\text {DDCoeff }}$ | Voltage coefficient | $3.0 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ | - | 250 | $1200{ }^{(2)}$ | ppm/V |
| $\mathrm{V}_{\text {REFINT_DIV1 }}$ | 1/4 reference voltage | - | 24 | 25 | 26 | $\begin{gathered} \% \\ \mathrm{~V}_{\text {REFINT }} \end{gathered}$ |
| $V_{\text {REFINT_DIV2 }}$ | 1/2 reference voltage |  | 49 | 50 | 51 |  |
| $V_{\text {REFINT_DIV3 }}$ | $3 / 4$ reference voltage |  | 74 | 75 | 76 |  |

1. The shortest sampling time can be determined in the application by multiple iterations.
2. Guaranteed by design.

Figure 20. V $_{\text {REFINT }}$ versus temperature


### 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in Figure 19: Current consumption measurement scheme.

## Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted with the minimum wait states number, depending on the $\mathrm{f}_{\mathrm{HCLK}}$ frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the RM0394 reference manual).
- When the peripherals are enabled $\mathrm{f}_{\text {PCLK }}=\mathrm{f}_{\text {HCLK }}$

The parameters given in Table 26 to Table 39 are derived from tests performed under ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions.
Table 26. Current consumption in Run and Low-power run modes, code with data processing

| Symbol | Parameter | Conditions |  |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | $\mathrm{f}_{\mathrm{HCLK}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |  |
| $I_{D D, A L L}$ (Rūn) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable | Range 2 | 26 MHz | 2.37 | 2.38 | 2.44 | 2.52 | 2.66 | 2.7 | 2.7 | 2.8 | 2.9 | 3.2 | mA |
|  |  |  |  | 16 MHz | 1.5 | 1.52 | 1.57 | 1.64 | 1.79 | 1.7 | 1.7 | 1.8 | 2.0 | 2.3 |  |
|  |  |  |  | 8 MHz | 0.81 | 0.82 | 0.87 | 0.94 | 1.08 | 0.9 | 0.9 | 1.0 | 1.2 | 1.5 |  |
|  |  |  |  | 4 MHz | 0.46 | 0.47 | 0.52 | 0.59 | 0.73 | 0.5 | 0.6 | 0.6 | 0.8 | 1.1 |  |
|  |  |  |  | 2 MHz | 0.29 | 0.3 | 0.34 | 0.41 | 0.55 | 0.3 | 0.4 | 0.4 | 0.6 | 0.9 |  |
|  |  |  |  | 1 MHz | 0.2 | 0.21 | 0.25 | 0.32 | 0.46 | 0.2 | 0.3 | 0.3 | 0.5 | 0.8 |  |
|  |  |  |  | 100 kHz | 0.12 | 0.13 | 0.17 | 0.24 | 0.38 | 0.1 | 0.2 | 0.2 | 0.4 | 0.7 |  |
|  |  |  | Range 1 | 80 MHz | 8.53 | 8.56 | 8.64 | 8.74 | 8.92 | 9.5 | 9.6 | 9.7 | 9.9 | 10.3 |  |
|  |  |  |  | 72 MHz | 7.7 | 7.73 | 7.8 | 7.9 | 8.08 | 8.6 | 8.6 | 8.7 | 8.9 | 9.3 |  |
|  |  |  |  | 64 MHz | 6.86 | 6.9 | 6.97 | 7.06 | 7.23 | 7.7 | 7.7 | 7.8 | 8.0 | 8.3 |  |
|  |  |  |  | 48 MHz | 5.13 | 5.16 | 5.23 | 5.32 | 5.49 | 5.8 | 5.8 | 6.0 | 6.1 | 6.5 |  |
|  |  |  |  | 32 MHz | 3.46 | 3.48 | 3.55 | 3.64 | 3.8 | 3.9 | 4.0 | 4.1 | 4.2 | 4.6 |  |
|  |  |  |  | 24 MHz | 2.63 | 2.64 | 2.71 | 2.79 | 2.96 | 3.0 | 3.0 | 3.1 | 3.3 | 3.6 |  |
|  |  |  |  | 16 MHz | 1.8 | 1.81 | 1.87 | 1.96 | 2.12 | 2.0 | 2.1 | 2.2 | 2.3 | 2.7 |  |
| $I_{D D A L L}$ (LPR̄un) | Supply current in Low-power run mode | $f_{\text {HCLK }}=f_{\text {MSI }}$ <br> all peripherals disable |  | 2 MHz | 211 | 230 | 280 | 355 | 506 | 273.8 | 301.1 | 360.4 | 502.7 | 815.9 | $\mu \mathrm{A}$ |
|  |  |  |  | 1 MHz | 117 | 134 | 179 | 254 | 404 | 154.7 | 184.6 | 249.6 | 398.4 | 712.4 |  |
|  |  |  |  | 400 kHz | 58.5 | 70.4 | 116 | 189 | 338 | 80.2 | 111.5 | 179.7 | 330.8 | 643.4 |  |
|  |  |  |  | 100 kHz | 30 | 41.1 | 85.2 | 159 | 308 | 46.5 | 76.6 | 147.1 | 299.1 | 611.2 |  |

[^2]Table 27. Current consumption in Run and Low-power run modes, code with data processing

| Symbol | Parameter | Conditions |  |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | $\mathrm{f}_{\mathrm{HCLK}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD ALL (Run) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable | Range 2 | 26 MHz | 2.66 | 2.68 | 2.73 | 2.81 | 2.96 | 3.0 | 3.1 | 3.2 | 3.3 | 3.6 | mA |
|  |  |  |  | 16 MHz | 1.88 | 1.9 | 1.94 | 2.02 | 2.17 | 2.1 | 2.2 | 2.3 | 2.4 | 2.7 |  |
|  |  |  |  | 8 MHz | 1.05 | 1.06 | 1.11 | 1.18 | 1.33 | 1.2 | 1.2 | 1.3 | 1.4 | 1.7 |  |
|  |  |  |  | 4 MHz | 0.6 | 0.62 | 0.66 | 0.73 | 0.87 | 0.7 | 0.7 | 0.8 | 0.9 | 1.2 |  |
|  |  |  |  | 2 MHz | 0.36 | 0.37 | 0.34 | 0.48 | 0.62 | 0.4 | 0.4 | 0.5 | 0.6 | 0.9 |  |
|  |  |  |  | 1 MHz | 0.23 | 0.25 | 0.25 | 0.36 | 0.5 | 0.3 | 0.3 | 0.4 | 0.5 | 0.8 |  |
|  |  |  |  | 100 kHz | 0.12 | 0.14 | 0.17 | 0.25 | 0.39 | 0.1 | 0.2 | 0.2 | 0.4 | 0.7 |  |
|  |  |  | Range 1 | 80 MHz | 8.56 | 8.61 | 8.69 | 8.79 | 8.97 | 9.6 | 9.7 | 9.8 | 10.0 | 10.3 |  |
|  |  |  |  | 72 MHz | 7.74 | 7.79 | 7.86 | 7.96 | 8.14 | 8.7 | 8.7 | 8.8 | 9.0 | 9.4 |  |
|  |  |  |  | 64 MHz | 7.63 | 7.68 | 7.75 | 7.85 | 8.04 | 8.6 | 8.6 | 8.7 | 8.9 | 9.3 |  |
|  |  |  |  | 48 MHz | 6.36 | 6.4 | 6.48 | 6.58 | 6.76 | 7.2 | 7.3 | 7.4 | 7.6 | 7.9 |  |
|  |  |  |  | 32 MHz | 4.56 | 4.6 | 4.66 | 4.76 | 4.93 | 5.2 | 5.2 | 5.3 | 5.5 | 5.8 |  |
|  |  |  |  | 24 MHz | 3.45 | 3.48 | 3.54 | 3.64 | 3.8 | 3.9 | 4.0 | 4.1 | 4.2 | 4.6 |  |
|  |  |  |  | 16 MHz | 2.48 | 2.51 | 2.56 | 2.65 | 2.82 | 2.8 | 2.9 | 3.0 | 3.1 | 3.5 |  |
| $I_{\text {DD ALL }}$ (LPRun) | Supply current in Low-power run | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MS}}$ <br> all peripherals disable |  | 2 MHz | 310 | 317 | 364 | 440 | 593 | 375.3 | 400.9 | 456.7 | 595.3 | 909.6 | $\mu \mathrm{A}$ |
|  |  |  |  | 1 MHz | 157 | 173 | 226 | 296 | 448 | 204.8 | 234.2 | 298.2 | 445.8 | 758.9 |  |
|  |  |  |  | 400 kHz | 72.6 | 89 | 130 | 206 | 356 | 99.7 | 131.2 | 199.7 | 349.3 | 663.7 |  |
|  |  |  |  | 100 kHz | 32.3 | 46 | 89.7 | 164 | 314 | 52.4 | 82.1 | 153.3 | 301.2 | 616.9 |  |

[^3]Table 28. Current consumption in Run and Low-power run modes, code with data processing

| Symbol | Parameter | Conditions |  |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | $\mathrm{f}_{\text {HCLK }}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105$ | $\begin{aligned} & 125 \\ & { }^{\circ} \mathrm{C} \end{aligned}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $\begin{aligned} & 105 \\ & { }^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 125 \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |  |
| $I_{D D \_A L L}$ (Run) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable | Range 2 | 26 MHz | 2.42 | 2.43 | 2.49 | 2.56 | 2.71 | 2.7 | 2.7 | 2.8 | 3.0 | 3.3 | mA |
|  |  |  |  | 16 MHz | 1.54 | 1.55 | 1.6 | 1.67 | 1.82 | 1.7 | 1.7 | 1.8 | 2.0 | 2.3 |  |
|  |  |  |  | 8 MHz | 0.82 | 0.84 | 0.88 | 0.95 | 1.1 | 0.9 | 1.0 | 1.0 | 1.2 | 1.5 |  |
|  |  |  |  | 4 MHz | 0.47 | 0.48 | 0.52 | 0.59 | 0.73 | 0.5 | 0.6 | 0.6 | 0.8 | 1.1 |  |
|  |  |  |  | 2 MHz | 0.29 | 0.3 | 0.34 | 0.41 | 0.55 | 0.3 | 0.4 | 0.4 | 0.6 | 0.9 |  |
|  |  |  |  | 1 MHz | 0.2 | 0.21 | 0.25 | 0.32 | 0.46 | 0.2 | 0.3 | 0.3 | 0.5 | 0.8 |  |
|  |  |  |  | 100 kHz | 0.12 | 0.13 | 0.17 | 0.24 | 0.38 | 0.1 | 0.2 | 0.2 | 0.4 | 0.7 |  |
|  |  |  | Range 1 | 80 MHz | 8.63 | 8.68 | 8.74 | 8.84 | 9.01 | 9.5 | 9.6 | 9.7 | 9.9 | 10.2 |  |
|  |  |  |  | 72 MHz | 7.79 | 7.83 | 7.9 | 7.99 | 8.17 | 8.6 | 8.6 | 8.8 | 8.9 | 9.3 |  |
|  |  |  |  | 64 MHz | 6.95 | 6.99 | 7.05 | 7.15 | 7.32 | 7.7 | 7.7 | 7.9 | 8.0 | 8.4 |  |
|  |  |  |  | 48 MHz | 5.19 | 5.22 | 5.29 | 5.38 | 5.55 | 5.8 | 5.8 | 5.9 | 6.1 | 6.5 |  |
|  |  |  |  | 32 MHz | 3.51 | 3.53 | 3.6 | 3.68 | 3.85 | 3.9 | 4.0 | 4.1 | 4.2 | 4.6 |  |
|  |  |  |  | 24 MHz | 2.66 | 2.68 | 2.74 | 2.83 | 2.99 | 3.0 | 3.0 | 3.1 | 3.3 | 3.6 |  |
|  |  |  |  | 16 MHz | 1.82 | 1.84 | 1.89 | 1.98 | 2.14 | 2.0 | 2.1 | 2.2 | 2.3 | 2.7 |  |
| $I_{D D A L L}$ (LPR̄un) | Supply current in low-power run mode | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MSI}}$ <br> all peripherals disable <br> FLASH in power-down |  | 2 MHz | 205 | 228 | 275 | 352 | 501 | 276.5 | 302.3 | 358.4 | 502.5 | 816.4 | $\mu \mathrm{A}$ |
|  |  |  |  | 1 MHz | 111 | 126 | 175 | 248 | 397 | 151.3 | 180.9 | 245.3 | 390.7 | 703.4 |  |
|  |  |  |  | 400 kHz | 49.2 | 62.7 | 108 | 181 | 330 | 73.3 | 104.0 | 170.8 | 321.0 | 632.4 |  |
|  |  |  |  | 100 kHz | 21.5 | 33.3 | 76.6 | 151 | 299 | 36.4 | 67.7 | 137.2 | 287.8 | 600.8 |  |

[^4]Table 29. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF)

| Symbol | Parameter | Conditions |  |  | TYP | Unit | TYP | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | Code | $25^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |
| IDD_ALL (Run) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable |  | Reduced code ${ }^{(1)}$ | 2.37 | mA | 91 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 2.69 |  | 103 |  |
|  |  |  |  | Dhrystone 2.1 | 2.74 |  | 105 |  |
|  |  |  |  | Fibonacci | 2.58 |  | 99 |  |
|  |  |  |  | While(1) | 2.30 |  | 88 |  |
|  |  |  |  | Reduced code ${ }^{(1)}$ | 8.53 | mA | 107 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 9.68 |  | 121 |  |
|  |  |  |  | Dhrystone 2.1 | 9.76 |  | 122 |  |
|  |  |  |  | Fibonacci | 9.27 |  | 116 |  |
|  |  |  |  | While(1) | 8.20 |  | 103 |  |
| $\underset{(\mathrm{LPD} \mathrm{Run})}{\mathrm{I}_{\mathrm{DD}} \mathrm{ALL}}$ | Supply current in Low-power run | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MSI}}=2 \mathrm{MHz}$ all peripherals disable |  | Reduced code ${ }^{(1)}$ | 211 | $\mu \mathrm{A}$ | 106 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 251 |  | 126 |  |
|  |  |  |  | Dhrystone 2.1 | 269 |  | 135 |  |
|  |  |  |  | Fibonacci | 230 |  | 115 |  |
|  |  |  |  | While(1) | 286 |  | 143 |  |

1. Reduced code used for characterization results provided in Table 26, Table 27, Table 28.

Table 30. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART disable

| Symbol | Parameter | Conditions |  |  | TYP | Unit | TYP | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | Code | $25^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |
| IDD_ALL (Run) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz <br> all peripherals disable |  | Reduced code ${ }^{(1)}$ | 2.66 | mA | 102 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 2.44 |  | 94 |  |
|  |  |  |  | Dhrystone 2.1 | 2.46 |  | 95 |  |
|  |  |  |  | Fibonacci | 2.27 |  | 87 |  |
|  |  |  |  | While(1) | 2.20 |  | 84.6 |  |
|  |  |  |  | Reduced code ${ }^{(1)}$ | 8.56 | mA | 107 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 8.00 |  | 100 |  |
|  |  |  |  | Dhrystone 2.1 | 7.98 |  | 100 |  |
|  |  |  |  | Fibonacci | 7.41 |  | 93 |  |
|  |  |  |  | While(1) | 7.83 |  | 98 |  |
| IDD ALL (LPR̄un) | Supply current in Low-power run | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MSI}}=2 \mathrm{MHz}$ <br> all peripherals disable |  | Reduced code ${ }^{(1)}$ | 310 | $\mu \mathrm{A}$ | 155 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 342 |  | 171 |  |
|  |  |  |  | Dhrystone 2.1 | 324 |  | 162 |  |
|  |  |  |  | Fibonacci | 324 |  | 162 |  |
|  |  |  |  | While(1) | 384 |  | 192 |  |

1. Reduced code used for characterization results provided in Table 26, Table 27, Table 28.

Table 31. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1

| Symbol | Parameter | Conditions |  |  | TYP | Unit | TYP | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | Code | $25^{\circ} \mathrm{C}$ |  | $25^{\circ} \mathrm{C}$ |  |
| $I_{D D \_A L L}$ (Run) | Supply current in Run mode | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable |  | Reduced code ${ }^{(1)}$ | 2.42 | mA | 93 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 2.18 |  | 84 |  |
|  |  |  |  | Dhrystone 2.1 | 2.40 |  | 92 |  |
|  |  |  |  | Fibonacci | 2.40 |  | 92 |  |
|  |  |  |  | While(1) | 2.29 |  | 88 |  |
|  |  |  |  | Reduced code ${ }^{(1)}$ | 8.63 | mA | 108 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 7.76 |  | 97 |  |
|  |  |  |  | Dhrystone 2.1 | 8.55 |  | 107 |  |
|  |  |  |  | Fibonacci | 8.56 |  | 107 |  |
|  |  |  |  | While(1) | 8.12 |  | 102 |  |
| $\mathrm{I}_{\mathrm{DD} \text { ALL }}$ (LPR̄un) | Supply current in Low-power run | $f_{\text {HCLK }}=f_{\text {MSI }}=2 \mathrm{MHz}$ all peripherals disable |  | Reduced code ${ }^{(1)}$ | 205 | $\mu \mathrm{A}$ | 103 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  |  |  |  | Coremark | 188 |  | 94 |  |
|  |  |  |  | Dhrystone 2.1 | 222 |  | 111 |  |
|  |  |  |  | Fibonacci | 204 |  | 102 |  |
|  |  |  |  | While(1) | 211 |  | 106 |  |

[^5]Table 32. Current consumption in Sleep and Low-power sleep modes, Flash ON

| Symbol | Parameter | Conditions |  |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | $\mathrm{f}_{\mathrm{HCLK}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD_ALL (Sleep) | Supply current in sleep mode, | $\mathrm{f}_{\text {HCLK }}=\mathrm{f}_{\text {HSE }}$ up to 48 MHz included, bypass mode pll ON above 48 MHz all peripherals disable | Range 2 | 26 MHz | 0.68 | 0.69 | 0.74 | 0.81 | 0.95 | 0.8 | 0.8 | 0.9 | 1.0 | 1.3 | mA |
|  |  |  |  | 16 MHz | 0.46 | 0.48 | 0.52 | 0.59 | 0.73 | 0.5 | 0.6 | 0.6 | 0.8 | 1.1 |  |
|  |  |  |  | 8 MHz | 0.29 | 0.30 | 0.34 | 0.41 | 0.55 | 0.3 | 0.4 | 0.4 | 0.6 | 0.9 |  |
|  |  |  |  | 4 MHz | 0.20 | 0.21 | 0.25 | 0.32 | 0.46 | 0.2 | 0.3 | 0.3 | 0.5 | 0.8 |  |
|  |  |  |  | 2 MHz | 0.16 | 0.17 | 0.21 | 0.28 | 0.42 | 0.2 | 0.2 | 0.3 | 0.4 | 0.7 |  |
|  |  |  |  | 1 MHz | 0.13 | 0.15 | 0.19 | 0.26 | 0.40 | 0.1 | 0.2 | 0.3 | 0.4 | 0.7 |  |
|  |  |  |  | 100 kHz | 0.11 | 0.13 | 0.17 | 0.24 | 0.38 | 0.1 | 0.2 | 0.2 | 0.4 | 0.7 |  |
|  |  |  | Range 1 | 80 MHz | 2.23 | 2.25 | 2.30 | 2.38 | 2.54 | 2.5 | 2.5 | 2.6 | 2.8 | 3.1 |  |
|  |  |  |  | 72 MHz | 2.02 | 2.04 | 2.10 | 2.18 | 2.34 | 2.2 | 2.3 | 2.4 | 2.5 | 2.9 |  |
|  |  |  |  | 64 MHz | 1.82 | 1.84 | 1.89 | 1.98 | 2.14 | 2.0 | 2.1 | 2.1 | 2.3 | 2.6 |  |
|  |  |  |  | 48 MHz | 1.34 | 1.36 | 1.42 | 1.50 | 1.66 | 1.5 | 1.6 | 1.7 | 1.8 | 2.2 |  |
|  |  |  |  | 32 MHz | 0.93 | 0.95 | 1.01 | 1.09 | 1.25 | 1.1 | 1.1 | 1.2 | 1.4 | 1.7 |  |
|  |  |  |  | 24 MHz | 0.73 | 0.75 | 0.80 | 0.88 | 1.04 | 0.8 | 0.9 | 1.0 | 1.1 | 1.4 |  |
|  |  |  |  | 16 MHz | 0.53 | 0.55 | 0.60 | 0.68 | 0.84 | 0.6 | 0.6 | 0.7 | 0.9 | 1.2 |  |
| $I_{D D ~ A L L}$ (LPSTleep) | Supply current in low-power sleep mode | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MS}}$ all peripherals disable |  | 2 MHz | 71.8 | 80.7 | 125 | 200 | 350 | 91.1 | 122.7 | 191.3 | 341.5 | 653.5 | $\mu \mathrm{A}$ |
|  |  |  |  | 1 MHz | 45.0 | 57.3 | 101 | 176 | 325 | 63.2 | 95.4 | 165.4 | 316.5 | 628.7 |  |
|  |  |  |  | 400 kHz | 27.0 | 40.7 | 84.6 | 158 | 308 | 43.9 | 75.8 | 147.2 | 297.6 | 609.2 |  |
|  |  |  |  | 100 kHz | 22.8 | 30.9 | 63.3 | 113.2 | 207.7 | 35.2 | 67.9 | 140.9 | 290.8 | 602.4 |  |

[^6]Table 33. Current consumption in Low-power sleep modes, Flash in power-down

| Symbol | Parameter | Conditions |  |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | Voltage scaling | $\mathrm{f}_{\mathrm{HCLK}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| $\begin{gathered} \mathrm{I}_{\mathrm{DD}} \mathrm{ALL} \\ \text { (LPSIeep) } \end{gathered}$ | Supply current in low-power sleep mode | $\mathrm{f}_{\mathrm{HCLK}}=\mathrm{f}_{\mathrm{MSI}}$ <br> all peripherals disable |  | 2 MHz | 58.7 | 70.7 | 103.2 | 153.7 | 248.5 | 80 | 113 | 180 | 330 | 641 | $\mu \mathrm{A}$ |
|  |  |  |  | 1 MHz | 39.4 | 47.2 | 79.3 | 129.6 | 224.8 | 53 | 86 | 154 | 304 | 616 |  |
|  |  |  |  | 400 kHz | 20.8 | 30.8 | 62.1 | 112.5 | 207.8 | 35 | 67 | 137 | 286 | 597 |  |
|  |  |  |  | 100 kHz | 14.3 | 23.1 | 55.1 | 105.7 | 201.5 | 27 | 58 | 130 | 279 | 590 |  |

1. Guaranteed by characterization results, unless otherwise specified.

Table 34. Current consumption in Stop 2 mode

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |  |
| $\begin{aligned} & \mathrm{I}_{\mathrm{DD}, \mathrm{ALL}} \\ & \text { (Stop 2) } \end{aligned}$ | Supply current in Stop 2 mode, RTC disabled | - | 1.8 V | 1 | 2.54 | 8.74 | 19.8 | 43.4 | 2.0 | 5.6 | 21.1 | 50.8 | 116.0 | $\mu \mathrm{A}$ |
|  |  |  | 2.4 V | 1.02 | 2.59 | 8.89 | 20.2 | 44.3 | 2.1 | 5.8 | 21.6 | 52.3 | 119.6 |  |
|  |  |  | 3 V | 1.06 | 2.67 | 9.11 | 20.7 | 45.5 | 2.1 | 5.9 | 22.2 | 53.7 | 123.2 |  |
|  |  |  | 3.6 V | 1.23 | 2.88 | 9.56 | 21.6 | 47.3 | 2.3 | 6.1 | 23.0 | 55.8 | 127.9 |  |
| IDD ALL (Stop 2 with RTC) | Supply current in Stop 2 mode, RTC enabled | RTC clocked by LSI | 1.8 V | 1.3 | 2.82 | 9.02 | 20.1 | 43.6 | 2.5 | 6.2 | 21.6 | 51.3 | 116.3 | $\mu \mathrm{A}$ |
|  |  |  | 2.4 V | 1.39 | 2.95 | 9.24 | 20.5 | 44.6 | 2.8 | 6.4 | 22.3 | 52.8 | 120.0 |  |
|  |  |  | 3 V | 1.5 | 3.11 | 9.55 | 21.1 | 45.8 | 3.0 | 6.8 | 23.0 | 54.5 | 123.8 |  |
|  |  |  | 3.6 V | 1.76 | 3.42 | 10.1 | 22.1 | 47.8 | 3.3 | 7.2 | 24.1 | 56.7 | 128.7 |  |
|  |  | RTC clocked by LSE bypassed at 32768 Hz | 1.8 V | 1.36 | 2.9 | 9.1 | 20.1 | 43.7 | - | - | - | - | - |  |
|  |  |  | 2.4 V | 1.48 | 3.09 | 9.44 | 20.8 | 45 | - | - | - | - | - |  |
|  |  |  | 3 V | 1.83 | 3.67 | 10.4 | 22.3 | 47.3 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 3.58 | 6.17 | 13.9 | 26.6 | 53 | - | - | - | - | - |  |
|  |  | RTC clocked by LSE quartz ${ }^{(2)}$ in low drive mode | 1.8 V | 1.28 | 2.81 | 9.13 | 20.8 | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 1.39 | 2.93 | 9.34 | 21.3 | - | - | - | - | - | - |  |
|  |  |  | 3 V | 1.59 | 3.1 | 9.64 | 21.8 | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 1.86 | 3.45 | 10.2 | 22.8 | - | - | - | - | - | - |  |

Table 34. Current consumption in Stop 2 mode (continued)

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD_ALL (wakeup from Stop2) | Supply current during wakeup from Stop 2 mode | Wakeup clock is $\mathrm{MSI}=48 \mathrm{MHz}$, voltage Range 1. See ${ }^{(3)}$. | 3 V | 1.85 | - | - | - | - | - | - | - | - | - |  |
|  |  | Wakeup clock is $\mathrm{MSI}=4 \mathrm{MHz}$, voltage Range 2. See ${ }^{(3)}$. | 3 V | 1.52 | - | - | - | - | - | - | - | - | - | mA |
|  |  | Wakeup clock is HSI16 = 16 MHz , voltage Range 1. See ${ }^{(3)}$. | 3 V | 1.54 | - | - | - | - | - | - | - | - | - |  |

[^7]3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 41: Low-power mode wakeup timings.
Table 35. Current consumption in Stop 1 mode

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD_ALL (Stop 1) | Supply current in Stop 1 mode, RTC disabled | - | 1.8 V | 4.34 | 12.4 | 43.6 | 96.4 | 204 | 9.3 | 27.4 | 98.9 | 198.7 | 397.5 | $\mu \mathrm{A}$ |
|  |  |  | 2.4 V | 4.35 | 12.5 | 43.8 | 97 | 205 | 9.4 | 27.6 | 99.5 | 199.0 | 398.0 |  |
|  |  |  | 3 V | 4.41 | 12.6 | 44.1 | 97.7 | 207 | 9.5 | 27.8 | 100.3 | 200.4 | 400.8 |  |
|  |  |  | 3.6 V | 4.56 | 12.9 | 44.8 | 98.9 | 210 | 9.7 | 28.3 | 101.7 | 202.1 | 404.2 |  |
| IDD ALL (Stop 1 with RTC) | Supply current in stop 1 mode, RTC enabled | RTC clocked by LSI | 1.8 V | 4.63 | 12.7 | 43.9 | 96.8 | 205 | 9.9 | 28.0 | 99.5 | 198.9 | 397.8 | $\mu \mathrm{A}$ |
|  |  |  | 2.4 V | 4.78 | 12.8 | 44.2 | 97.4 | 206 | 10.1 | 28.3 | 100.3 | 199.5 | 399.0 |  |
|  |  |  | 3 V | 4.93 | 13 | 44.6 | 98.1 | 207 | 10.4 | 28.7 | 101.2 | 200.9 | 401.9 |  |
|  |  |  | 3.6 V | 5.05 | 13.4 | 45.3 | 99.5 | 210 | 10.8 | 29.4 | 102.8 | 202.5 | 405.0 |  |
|  |  | RTC clocked by LSE bypassed, at 32768 Hz | 1.8 V | 4.7 | 12.8 | 44 | 96.9 | 205 | - | - | - | - | - |  |
|  |  |  | 2.4 V | 4.95 | 13 | 44.4 | 97.6 | 206 | - | - | - | - | - |  |
|  |  |  | 3 V | 5.33 | 13.6 | 45.4 | 99.1 | 209 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 6.91 | 16.1 | 48.8 | 103 | 216 | - | - | - | - | - |  |
|  |  | RTC clocked by LSE quartz ${ }^{(2)}$ in low drive mode | 1.8 V | 4.76 | 12.3 | 43.7 | 99.1 | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 4.95 | 12.4 | 43.8 | 99.3 | - | - | - | - | - | - |  |
|  |  |  | 3 V | 5.1 | 12.6 | 44.1 | 99.6 | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 5.65 | 13 | 44.8 | 101 | - | - | - | - | - | - |  |
| IDD ALL (wakeup from Stop1) | Supply current during wakeup from Stop 1 | Wakeup clock MSI $=48 \mathrm{MHz}$, voltage Range 1. <br> See ${ }^{(3)}$. | 3 V | 1.14 | - | - | - | - | - | - | - | - | - |  |
|  |  | Wakeup clock MSI $=4 \mathrm{MHz}$, voltage Range 2. <br> See ${ }^{(3)}$. | 3 V | 1.22 | - | - | - | - | - | - | - | - | - | mA |
|  |  | Wakeup clock HSI16 = 16 MHz , voltage Range 1 . See ${ }^{(3)}$. | 3 V | 1.20 | - | - | - | - | - | - | - | - | - |  |

1. Guaranteed based on test during characterization, unless otherwise specified.
2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.
3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 41: Low-power mode wakeup timings.
Table 36. Current consumption in Stop 0

| Symbol | Parameter | Conditions | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{\text {DD }}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| $\begin{aligned} & \mathrm{I}_{\mathrm{DD}} \mathrm{ALL} \\ & (\text { Stop } 0) \end{aligned}$ | Supply current in Stop 0 mode, RTC disabled | 1.8 V | 108 | 119 | 158 | 221 | 347 | 133 | 158 | 244 | 395 | 704 | $\mu \mathrm{A}$ |
|  |  | 2.4 V | 110 | 121 | 160 | 223 | 349 | 136 | 161 | 248 | 399 | 710 |  |
|  |  | 3 V | 111 | 123 | 161 | 224 | 352 | 139 | 164 | 251 | 403 | 716 |  |
|  |  | 3.6 V | 114 | 125 | 163 | 227 | 355 | 142 | 167 | 254 | 408 | $722^{(2)}$ |  |

1. Guaranteed by characterization results, unless otherwise specified.
2. Guaranteed by test in production.
Table 37. Current consumption in Standby mode

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | V DD | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| $I_{\text {DD_ALL }}$ (Standby) | Supply current in Standby mode (backup registers retained), RTC disabled | no independent watchdog | 1.8 V | 27.7 | 144 | 758 | 2072 | 5425 | 119 | 425 | 2866 | 7524 | 20510 | nA |
|  |  |  | 2.4 V | 50.9 | 187 | 892 | 2408 | 6247 | 183 | 564 | 3383 | 8778 | 23768 |  |
|  |  |  | 3 V | 90.2 | 253 | 1090 | 2884 | 7409 | 225 | 681 | 3912 | 10071 | 26976 |  |
|  |  |  | 3.6 V | 253 | 459 | 1474 | 3575 | 8836 | 292 | 877 | 4638 | 11659 | 30758 |  |
|  |  | with independent watchdog | 1.8 V | 216 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 342 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 3 V | 416 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 551 | - | - | - | - | - | - | - | - | - |  |
| IDD_ALL (Standby with RTC) | Supply current in Standby mode (backup registers retained), RTC enabled | RTC clocked by LSI, no independent watchdog | 1.8 V | 287 | 407 | 989 | 2230 | 5396 | 585 | 944 | 3344 | 7866 | 20504 | nA |
|  |  |  | 2.4 V | 386 | 526 | 1201 | 2638 | 6274 | 811 | 1230 | 4007 | 9246 | 23824 |  |
|  |  |  | 3 V | 513 | 679 | 1478 | 3167 | 7414 | 1022 | 1521 | 4683 | 10671 | 27124 |  |
|  |  |  | 3.6 V | 771 | 978 | 1963 | 3992 | 9039 | 1284 | 1924 | 5577 | 12383 | $30954$ (2) |  |
|  |  | RTC clocked by LSI, with independent watchdog | 1.8 V | 342 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 521 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 3 V | 655 | - | - | - | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 865 | - | - | - | - | - | - | - | - | - |  |
|  |  | RTC clocked by LSE bypassed at 32768 Hz | 1.8 V | 142 | 126 | 865 | 2220 | 5650 | - | - | - | - | - | nA |
|  |  |  | 2.4 V | 249 | 219 | 1090 | 2660 | 6600 | - | - | - | - | - |  |
|  |  |  | 3 V | 404 | 364 | 1410 | 3260 | 7850 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 742 | 670 | 2000 | 4230 | 9700 | - | - | - | - | - |  |
|  |  | RTC clocked by LSE quartz ${ }^{(3)}$ in low drive mode | 1.8 V | 281 | 423 | 1046 | 2410 | 5700 | - | - | - | - | - |  |
|  |  |  | 2.4 V | 388 | 548 | 1268 | 2847 | 6564 | - | - | - | - | - |  |
|  |  |  | 3 V | 535 | 715 | 1565 | 3420 | 7694 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 836 | 1048 | 2081 | 4311 | 9338 | - | - | - | - | - |  |

Table 37. Current consumption in Standby mode (continued)

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| $\begin{gathered} \mathrm{I}_{\mathrm{DD}} \mathrm{ALL} \\ (\mathrm{SRAM})^{(4)} \end{gathered}$ | Supply current to be added in Standby mode when SRAM2 is retained | - | 1.8 V | 173 | 349 | 1009 | 2158 | 4542 | 249 | 527 | 1604 | 3402 | 6908 | nA |
|  |  |  | 2.4 V | 174 | 345 | 1015 | 2163 | 4535 | 271 | 589 | 1623 | 3438 | 6924 |  |
|  |  |  | 3 V | 178 | 350 | 1019 | 2148 | 4419 | 277 | 594 | 1628 | 3467 | 6935 |  |
|  |  |  | 3.6 V | 184 | 352 | 1033 | 2208 | 4610 | 293 | 611 | 1631 | 3480 | 6948 |  |
| $I_{\text {DD_ALL }}$ (wakeup from Standby) | Supply current during wakeup from Standby mode | Wakeup clock is $\mathrm{MSI}=4 \mathrm{MHz}$. See ${ }^{(5)}$. | 3 V | 1.23 | - | - | - | - | - | - | - | - | - | mA |

1. Guaranteed by characterization results, unless otherwise specified.
(SRAM2). The supply current in Standby with RTC with SRAM2 mode is: IDD (Standby
The supple $+I_{D D \_A L L}(S R A M 2)$.
2. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 41: Low-power mode wakeup timings.

| Table 38. Current consumption in Shutdown mode |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105{ }^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD ALL (Shutāown) | Supply currentin Shutdownmode(backupregistersretained) RTCdisabled | - | 1.8 V | 7.82 | 190 | 386 | 1286 | 3854 | 25.0 | 255 | 1721 | 5052 | 15543 | nA |
|  |  |  | 2.4 V | 23 | 229 | 485 | 1517 | 4431 | 34.9 | 270 | 2085 | 5878 | 17639 |  |
|  |  |  | 3 V | 44.3 | 290 | 634 | 1878 | 5310 | 70.1 | 345 | 2454 | 6755 | 19984 |  |
|  |  |  | 3.6 V | 212 | 397 | 977 | 2516 | 6656 | 119.1 | 496 | 2992 | 7939 | 22860 |  |

Table 38. Current consumption in Shutdown mode (continued)

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IDD ALL (Shutdown with RTC) | Supply current in Shutdown mode (backup registers retained) RTC enabled | RTC clocked by LSE bypassed at 32768 Hz | 1.8 V | 63 | 133 | 522 | 1490 | 4270 | - | - | - | - | - | nA |
|  |  |  | 2.4 V | 165 | 253 | 710 | 1830 | 4980 | - | - | - | - | - |  |
|  |  |  | 3 V | 316 | 423 | 990 | 2340 | 6050 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 649 | 787 | 1530 | 3220 | 7710 | - | - | - | - | - |  |
|  |  | RTC clocked by LSE quartz ${ }^{(2)}$ in low drive mode | 1.8 V | 203 | 293 | 700 | 1675 | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 303 | 411 | 880 | 2001 | - | - | - | - | - | - |  |
|  |  |  | 3 V | 448 | 567 | 1136 | 2479 | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 744 | 887 | 1609 | 3256 | - | - | - | - | - | - |  |
| IDD ALL (wakeup from Shutdown) | Supply current during wakeup from Shutdown mode | Wakeup clock is $\mathrm{MSI}=4 \mathrm{MHz}$. See ${ }^{(3)}$. | 3 V | 0.780 | - | - | - | - | - | - | - | - | - | mA |

[^8]Table 39. Current consumption in VBAT mode

| Symbol | Parameter | Conditions |  | TYP |  |  |  |  | MAX ${ }^{(1)}$ |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | - | $\mathrm{V}_{\text {BAT }}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $55^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $105^{\circ} \mathrm{C}$ | $125{ }^{\circ} \mathrm{C}$ |  |
| IdD VBat (V̄BT) | Backup domain supply current | RTC disabled | 1.8 V | 2 | 12 | 66 | 193 | 540 | 5 | 30 | 165 | 482 | 1350 | nA |
|  |  |  | 2.4 V | 1 | 12 | 73 | 217 | 600 | 6 | 30 | 182 | 542 | 1500 |  |
|  |  |  | 3 V | 5 | 16 | 92 | 266 | 731 | 12.5 | 40 | 230 | 665 | 1928 |  |
|  |  |  | 3.6 V | 6 | 30 | 161 | 459 | 1269 | 15 | 75 | 402 | 1147 | 3173 |  |
|  |  | RTC enabled and clocked by LSE bypassed at 32768 Hz | 1.8 V | 154 | 175 | 247 | 430 | - | - | - | - | - | - |  |
|  |  |  | 2.4 V | 228 | 246 | 335 | 542 | - | - | - | - | - | - |  |
|  |  |  | 3 V | 316 | 340 | 459 | 714 | - | - | - | - | - | - |  |
|  |  |  | 3.6 V | 419 | 462 | 684 | 1140 | - | - | - | - | - | - |  |
|  |  | RTC enabled and clocked by LSE quartz ${ }^{(2)}$ | 1.8 V | 256 | 297 | 385 | 558 | 823 | - | - | - | - | - |  |
|  |  |  | 2.4 V | 345 | 381 | 477 | 673 | 906 | - | - | - | - | - |  |
|  |  |  | 3 V | 455 | 495 | 603 | 836 | 1085 | - | - | - | - | - |  |
|  |  |  | 3.6 V | 591 | 642 | 824 | 1207 | 1733 | - | - | - | - | - |  |

[^9]
## I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

## I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in Table 60: I/O static characteristics.
For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

## I/O dynamic current consumption

In addition to the internal peripheral current consumption measured previously (see Table 40: Peripheral current consumption), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$
I_{S W}=V_{\text {DDIOx }} \times f_{S W} \times C
$$

where
$\mathrm{I}_{\text {Sw }}$ is the current sunk by a switching I/O to charge/discharge the capacitive load
$V_{\text {DDIOx }}$ is the I/O supply voltage
$\mathrm{f}_{\mathrm{S} w}$ is the I/O switching frequency
C is the total capacitance seen by the I/O pin: $\mathrm{C}=\mathrm{C}_{\mathrm{INT}}+\mathrm{C}_{\mathrm{EXT}}+\mathrm{C}_{\mathrm{S}}$
$\mathrm{C}_{S}$ is the PCB board capacitance including the pad pin.
The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

## On-chip peripheral current consumption

The current consumption of the on-chip peripherals is given in Table 40. The MCU is placed under the following conditions:

- All I/O pins are in Analog mode
- The given value is calculated by measuring the difference of the current consumptions:
- when the peripheral is clocked on
- when the peripheral is clocked off
- Ambient operating temperature and supply voltage conditions summarized in Table 19: Voltage characteristics
- The power consumption of the digital part of the on-chip peripherals is given in Table 40. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet.

Table 40. Peripheral current consumption

|  | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AHB | Bus Matrix ${ }^{(1)}$ | 3.2 | 2.9 | 3.1 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | ADC independent clock domain | 0.4 | 0.1 | 0.2 |  |
|  | ADC clock domain | 2.1 | 1.9 | 1.9 |  |
|  | CRC | 0.4 | 0.2 | 0.3 |  |
|  | DMA1 | 1.4 | 1.3 | 1.4 |  |
|  | DMA2 | 1.5 | 1.3 | 1.4 |  |
|  | FLASH | 6.2 | 5.2 | 5.8 |  |
|  | GPIOA ${ }^{(2)}$ | 1.7 | 1.4 | 1.6 |  |
|  | $\mathrm{GPIOB}^{(2)}$ ) | 1.6 | 1.3 | 1.6 |  |
|  | GPIOC ${ }^{(2)}$ | 1.7 | 1.5 | 1.6 |  |
|  | GPIOD ${ }^{(2)}$ | 1.8 | 1.6 | 1.7 |  |
|  | $\mathrm{GPIOE}^{(2)}$ | 1.7 | 1.6 | 1.6 |  |
|  | GPIOH ${ }^{(2)}$ | 0.6 | 0.6 | 0.5 |  |
|  | QSPI | 7.0 | 5.8 | 7.3 |  |
|  | RNG independent clock domain | 2.2 | N/A | N/A |  |
|  | RNG clock domain | 0.5 | N/A | N/A |  |
|  | SRAM1 | 0.8 | 0.9 | 0.7 |  |
|  | SRAM2 | 1.0 | 0.8 | 0.8 |  |
|  | TSC | 1.6 | 1.3 | 1.3 |  |
|  | All AHB Peripherals | 25.2 | 21.7 | 23.6 |  |
| APB1 | AHB to APB1 bridge ${ }^{(3)}$ | 0.9 | 0.7 | 0.9 |  |
|  | CAN1 | 4.1 | 3.2 | 3.9 |  |
|  | DAC1 | 2.4 | 1.8 | 2.2 |  |

Table 40. Peripheral current consumption (continued)

| Peripheral |  | Range 1 | Range 2 | Low-power run and sleep | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| APB1 | RTCA | 1.7 | 1.1 | 2.1 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | CRS | 0.3 | 0.3 | 0.6 |  |
|  | I2C1 independent clock domain | 3.5 | 2.8 | 3.4 |  |
|  | I2C1 clock domain | 1.1 | 0.9 | 1.0 |  |
|  | I2C2 independent clock domain | 3.5 | 3.0 | 3.4 |  |
|  | I2C2 clock domain | 1.1 | 0.7 | 0.9 |  |
|  | I2C3 independent clock domain | 2.9 | 2.3 | 2.5 |  |
|  | I2C3 clock domain | 0.9 | 0.4 | 0.8 |  |
|  | LPUART1 independent clock domain | 1.9 | 1.6 | 1.8 |  |
|  | LPUART1 clock domain | 0.6 | 0.6 | 0.6 |  |
|  | LPTIM1 independent clock domain | 2.9 | 2.4 | 2.8 |  |
|  | LPTIM1 clock domain | 0.8 | 0.4 | 0.7 |  |
|  | LPTIM2 independent clock domain | 3.1 | 2.7 | 3.9 |  |
|  | LPTIM2 clock domain | 0.8 | 0.7 | 0.8 |  |
|  | OPAMP | 0.4 | 0.2 | 0.4 |  |
|  | PWR | 0.4 | 0.1 | 0.4 |  |
|  | SPI2 | 1.8 | 1.6 | 1.6 |  |
|  | SPI3 | 1.7 | 1.3 | 1.6 |  |
|  | SWPMI1 independent clock domain | 1.9 | 1.6 | 1.9 |  |
|  | SWPMI1 clock domain | 0.9 | 0.7 | 0.8 |  |
|  | TIM2 | 6.2 | 5.0 | 5.9 |  |
|  | TIM6 | 1.0 | 0.6 | 0.9 |  |
|  | TIM7 | 1.0 | 0.6 | 0.6 |  |
|  | USART2 independent clock domain | 4.1 | 3.6 | 3.8 |  |
|  | USART2 clock domain | 1.3 | 0.9 | 1.1 |  |
|  | USART3 independent clock domain | 4.3 | 3.5 | 4.2 |  |
|  | USART3 clock domain | 1.5 | 1.1 | 1.3 |  |
|  | WWDG | 0.5 | 0.5 | 0.5 |  |
|  | All APB1 on | 45.4 | 35 | 47.8 |  |
| APB2 | AHB to APB2 ${ }^{(4)}$ | 1.0 | 0.9 | 0.9 |  |

Table 40. Peripheral current consumption (continued)

| Peripheral |  | Range 1 | Range 2 | Low-power run and sleep | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| APB2 | FW | 0.2 | 0.2 | 0.2 | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | SAl1 independent clock domain | 2.3 | 1.8 | 1.9 |  |
|  | SAI1 clock domain | 2.1 | 1.8 | 2.0 |  |
|  | SDMMC1 independent clock domain | 4.7 | 3.9 | 3.9 |  |
|  | SDMMC1 clock domain | 2.5 | 1.9 | 1.9 |  |
|  | SPI1 | 1.8 | 1.6 | 1.7 |  |
|  | SYSCFG/VREFBUF/COMP | 0.6 | 0.5 | 0.6 |  |
|  | TIM1 | 8.1 | 6.5 | 7.6 |  |
|  | TIM15 | 3.7 | 3.0 | 3.4 |  |
|  | TIM16 | 2.7 | 2.1 | 2.6 |  |
|  | USART1 independent clock domain | 4.8 | 4.2 | 4.6 |  |
|  | USART1 clock domain | 1.5 | 1.3 | 1.7 |  |
|  | All APB2 on | 24.2 | 19.9 | 22.6 |  |
|  | ALL | 94.8 | 76.5 | 94.0 |  |

1. The BusMatrix is automatically active when at least one master is ON (CPU, DMA).
2. The GPIOx $(x=A \ldots H)$ dynamic current consumption is approximately divided by a factor two versus this table values when the GPIO port is locked thanks to LCKK and LCKy bits in the GPIOx_LCKR register. In order to save the full GPIOx current consumption, the GPIOx clock should be disabled in the RCC when all port I/Os are used in alternate function or analog mode (clock is only required to read or write into GPIO registers, and is not used in AF or analog modes).
3. The AHB to APB1 Bridge is automatically active when at least one peripheral is ON on the APB1.
4. The AHB to APB2 Bridge is automatically active when at least one peripheral is ON on the APB2.

### 6.3.6 Wakeup time from low-power modes and voltage scaling transition times

The wakeup times given in Table 41 are the latency between the event and the execution of the first user instruction.

The device goes in low-power mode after the WFE (Wait For Event) instruction.
Table 41. Low-power mode wakeup timings ${ }^{(1)}$

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {twusLeep }}$ | Wakeup time from Sleep mode to Run mode | - | 6 | 6 | Nb of CPU cycles |
| ${ }^{\text {twULPSLEEP }}$ | Wakeup time from Lowpower sleep mode to Lowpower run mode | Wakeup in Flash with Flash in power-down during low-power sleep mode (SLEEP_PD=1 in FLASH_ACR) and with clock MSI $=2 \mathrm{MHz}$ | 6 | 8.3 |  |

Table 41. Low-power mode wakeup timings ${ }^{(1)}$ (continued)

| Symbol | Parameter |  | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WUSTOPO }}$ | Wake up time from Stop 0 mode to Run mode in Flash | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 3.8 | 5.7 | $\mu \mathrm{s}$ |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 4.1 | 6.9 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 4.07 | 6.2 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 4.1 | 6.8 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 8.45 | 11.8 |  |
|  | Wake up time from Stop 0 mode to Run mode in SRAM1 | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 1.5 | 2.9 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 2.4 | 2.76 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 2.4 | 3.48 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 2.4 | 2.76 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 8.16 | 10.94 |  |
| $t_{\text {WUSTOP1 }}$ | Wake up time from Stop 1 mode to Run in Flash | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 6.34 | 7.86 | $\mu \mathrm{s}$ |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 6.84 | 8.23 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 6.74 | 8.1 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 6.89 | 8.21 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 10.47 | 12.1 |  |
|  | Wake up time from Stop 1 mode to Run mode in SRAM1 | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 4.7 | 5.97 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 5.9 | 6.92 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 5.4 | 6.51 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 5.9 | 6.92 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 11.1 | 12.2 |  |
|  | Wake up time from Stop 1 mode to Low-power run mode in Flash | Regulator in low-power mode (LPR=1 in PWR_CR1) | Wakeup clock MSI $=2 \mathrm{MHz}$ | 16.4 | 17.73 |  |
|  | Wake up time from Stop 1 mode to Low-power run mode in SRAM1 |  |  | 17.3 | 18.82 |  |

Table 41. Low-power mode wakeup timings ${ }^{(1)}$ (continued)

| Symbol | Parameter |  | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WUSTOP2 }}$ | Wake up time from Stop 2 mode to Run mode in Flash | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 8.02 | 9.24 | $\mu \mathrm{s}$ |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 7.66 | 8.95 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 8.5 | 9.54 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 7.75 | 8.95 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 12.06 | 13.16 |  |
|  | Wake up time from Stop 2 mode to Run mode in SRAM1 | Range 1 | Wakeup clock MSI $=48 \mathrm{MHz}$ | 5.45 | 6.79 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 6.9 | 7.98 |  |
|  |  | Range 2 | Wakeup clock MSI $=24 \mathrm{MHz}$ | 6.3 | 7.36 |  |
|  |  |  | Wakeup clock HSI16 $=16 \mathrm{MHz}$ | 6.9 | 7.9 |  |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 13.1 | 13.31 |  |
| $t_{\text {wustby }}$ | Wakeup time from Standby mode to Run mode | Range 1 | Wakeup clock MSI $=8 \mathrm{MHz}$ | 12.2 | 18.35 | $\mu \mathrm{s}$ |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 19.14 | 25.8 |  |
| $t_{\text {WUSTBY }}$ <br> SRAM2 | Wakeup time from Standby with SRAM2 to Run mode | Range 1 | Wakeup clock MSI $=8 \mathrm{MHz}$ | 12.1 | 18.3 | $\mu \mathrm{s}$ |
|  |  |  | Wakeup clock MSI $=4 \mathrm{MHz}$ | 19.2 | 25.87 |  |
| $t_{\text {wUSHDN }}$ | Wakeup time from Shutdown mode to Run mode | Range 1 | Wakeup clock MSI $=4 \mathrm{MHz}$ | 261.5 | 315.7 | $\mu \mathrm{s}$ |

1. Guaranteed by characterization results.

Table 42. Regulator modes transition times ${ }^{(1)}$

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| t WULPRUN $^{\prime \prime}$ | Wakeup time from Low-power run mode to <br> Run mode | Code run with MSI 2 MHz | 5 | 7 |  |
| t VOST $^{(2)}$ | Regulator transition time from Range 2 to <br> Range 1 or Range 1 to Range 2 |  |  |  |  |

1. Guaranteed by characterization results.
2. Time until REGLPF flag is cleared in PWR_SR2.
3. Time until VOSF flag is cleared in PWR_SR2.

Table 43. Wakeup time using USART/LPUART ${ }^{(1)}$

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
|  | Wakeup time needed to calculate the <br> maximum USART/LPUART baudrate | Stop 0 mode | - | 1.7 |  |
| WUUSART <br> $t_{\text {WULPUART }}$ <br> allowing to wakeup up from stop mode <br> when USART/LPUART clock source is <br> HSI16 | Stop 1 mode and Stop 2 <br> mode | - | 8.5 | $\mu \mathrm{~s}$ |  |

[^10]
### 6.3.7 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.
The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 21: High-speed external clock source AC timing diagram.

Table 44. High-speed external user clock characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {HSE_ext }}$ | User external clock source frequency |  |  |  |  |  |

1. Guaranteed by design.

Figure 21. High-speed external clock source AC timing diagram


## Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO.
The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 22.

Table 45. Low-speed external user clock characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {LSE_ext }}$ | User external clock source frequency | - | - | 32.768 | 1000 | kHz |
| $\mathrm{V}_{\text {LSEH }}$ | OSC32_IN input pin high level voltage | - | $0.7 \mathrm{~V}_{\text {DDIOx }}$ | - | $\mathrm{V}_{\text {DDIOx }}$ | V |
| $\mathrm{V}_{\text {LSEL }}$ | OSC32_IN input pin low level voltage | - | $\mathrm{V}_{\text {SS }}$ | - | $0.3 \mathrm{~V}_{\text {DDIOx }}$ |  |
| $\mathrm{t}_{\mathrm{w}(\text { LSEH })}$ <br> $\mathrm{t}_{\text {w(LSEL) }}$ | OSC32_IN high or low time | - | 250 | - | - | ns |

1. Guaranteed by design.

Figure 22. Low-speed external clock source AC timing diagram


## High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 46. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 46. HSE oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions ${ }^{(2)}$ | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{fosc}_{\text {_IN }}$ | Oscillator frequency | - | 4 | 8 | 48 | MHz |
| $\mathrm{R}_{\mathrm{F}}$ | Feedback resistor | - | - | 200 | - | k $\Omega$ |
| $\mathrm{I}_{\text {DD(HSE) }}$ | HSE current consumption | During startup ${ }^{(3)}$ | - | - | 5.5 | mA |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \\ \mathrm{Rm}=30 \Omega, \\ \mathrm{CL}=10 \mathrm{pF} @ 8 \mathrm{MHz} \end{gathered}$ | - | 0.44 | - |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \\ \mathrm{Rm}=45 \Omega, \\ \mathrm{CL}=10 \mathrm{pF} @ 8 \mathrm{MHz} \end{gathered}$ | - | 0.45 | - |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \\ \mathrm{Rm}=30 \Omega, \\ \mathrm{CL}=5 \mathrm{pF} @ 48 \mathrm{MHz} \end{gathered}$ | - | 0.68 | - |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \\ \mathrm{Rm}=30 \Omega, \\ \mathrm{CL}=10 \mathrm{pF} @ 48 \mathrm{MHz} \end{gathered}$ | - | 0.94 | - |  |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \\ \mathrm{Rm}=30 \Omega, \\ \mathrm{CL}=20 \mathrm{pF} @ 48 \mathrm{MHz} \end{gathered}$ | - | 1.77 | - |  |
| $\mathrm{G}_{\mathrm{m}}$ | Maximum critical crystal transconductance | Startup | - | - | 1.5 | mA/V |
| $\mathrm{t}_{\mathrm{SU} \text { (HSE) }}{ }^{(4)}$ | Startup time | $V_{\text {DD }}$ is stabilized | - | 2 | - | ms |

1. Guaranteed by design.
2. Resonator characteristics given by the crystal/ceramic resonator manufacturer.
3. This consumption level occurs during the first $2 / 3$ of the $t_{\text {SU(HSE) }}$ startup time
4. $t_{S U(H S E)}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see Figure 23). $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L 1}$ and $C_{L 2}$. $P C B$ and $M C U$ pin capacitance must be included ( 10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$.

Note: $\quad$ For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

Figure 23. Typical application with an 8 MHz crystal


1. $R_{E X T}$ value depends on the crystal characteristics.

## Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 47. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 47. LSE oscillator characteristics ( $\left.\mathrm{f}_{\text {LSE }}=32.768 \mathrm{kHz}\right)^{(1)}$

| Symbol | Parameter | Conditions ${ }^{(2)}$ | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1{ }^{\text {DD(LSE) }}$ | LSE current consumption | LSEDRV[1:0] = 00 <br> Low drive capability | - | 250 | - | nA |
|  |  | LSEDRV[1:0] = 01 Medium low drive capability | - | 315 | - |  |
|  |  | LSEDRV[1:0] = 10 <br> Medium high drive capability | - | 500 | - |  |
|  |  | LSEDRV[1:0] = 11 <br> High drive capability | - | 630 | - |  |
| Gm ${ }_{\text {critmax }}$ | Maximum critical crystal gm | LSEDRV[1:0] = 00 <br> Low drive capability | - | - | 0.5 | $\mu \mathrm{A} / \mathrm{V}$ |
|  |  | LSEDRV[1:0] = 01 <br> Medium low drive capability | - | - | 0.75 |  |
|  |  | LSEDRV[1:0] = 10 Medium high drive capability | - | - | 1.7 |  |
|  |  | LSEDRV[1:0] = 11 <br> High drive capability | - | - | 2.7 |  |
| $\mathrm{t}_{\text {SU(LSE) }}{ }^{(3)}$ | Startup time | $\mathrm{V}_{\mathrm{DD}}$ is stabilized | - | 2 | - | s |

1. Guaranteed by design.
2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".
3. $t_{\text {SU(LSE) }}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer

Note: $\quad$ For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

Figure 24. Typical application with a 32.768 kHz crystal


Note: $\quad$ An external resistor is not required between OSC32_IN and OSC32_OUT and it is forbidden to add one.

### 6.3.8 Internal clock source characteristics

The parameters given in Table 48 are derived from tests performed under ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions. The provided curves are characterization results, not tested in production.

High-speed internal (HSI16) RC oscillator
Table 48. HSI16 oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{HSI} 16}$ | HSI16 Frequency | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=30^{\circ} \mathrm{C}$ | 15.88 | - | 16.08 | MHz |
| TRIM | HSI16 user trimming step | Trimming code is not a multiple of 64 | 0.2 | 0.3 | 0.4 | \% |
|  |  | Trimming code is a multiple of 64 | -4 | -6 | -8 |  |
| DuCy(HSI16) ${ }^{(2)}$ | Duty Cycle | - | 45 | - | 55 | \% |
| $\Delta_{\text {Temp }}(\mathrm{HSI} 16)$ | HSI16 oscillator frequency drift over temperature | $\mathrm{T}_{\mathrm{A}}=0$ to $85^{\circ} \mathrm{C}$ | -1 | - | 1 | \% |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | -2 | - | 1.5 | \% |
| $\Delta_{\mathrm{VDD}}(\mathrm{HSI} 16)$ | HSI16 oscillator frequency drift over $V_{D D}$ | $\mathrm{V}_{\mathrm{DD}}=1.62 \mathrm{~V}$ to 3.6 V | -0.1 | - | 0.05 | \% |
| $\mathrm{t}_{\text {su }}(\mathrm{HSI} 16)^{(2)}$ | HSI16 oscillator start-up time | - | - | 0.8 | 1.2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {stab }}(\mathrm{HSI} 16)^{(2)}$ | HSI16 oscillator stabilization time | - | - | 3 | 5 | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{HSI} 16)^{(2)}$ | HSI16 oscillator power consumption | - | - | 155 | 190 | $\mu \mathrm{A}$ |

1. Guaranteed by characterization results.
2. Guaranteed by design.

Figure 25. HSI16 frequency versus temperature


## Multi-speed internal (MSI) RC oscillator

Table 49. MSI oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{MSI}}$ | MSI frequency after factory calibration, done at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=30^{\circ} \mathrm{C}$ | MSI mode | Range 0 | 98.7 | 100 | 101.3 | kHz |
|  |  |  | Range 1 | 197.4 | 200 | 202.6 |  |
|  |  |  | Range 2 | 394.8 | 400 | 405.2 |  |
|  |  |  | Range 3 | 789.6 | 800 | 810.4 |  |
|  |  |  | Range 4 | 0.987 | 1 | 1.013 | MHz |
|  |  |  | Range 5 | 1.974 | 2 | 2.026 |  |
|  |  |  | Range 6 | 3.948 | 4 | 4.052 |  |
|  |  |  | Range 7 | 7.896 | 8 | 8.104 |  |
|  |  |  | Range 8 | 15.79 | 16 | 16.21 |  |
|  |  |  | Range 9 | 23.69 | 24 | 24.31 |  |
|  |  |  | Range 10 | 31.58 | 32 | 32.42 |  |
|  |  |  | Range 11 | 47.38 | 48 | 48.62 |  |
|  |  | $\begin{aligned} & \text { PLL mode } \\ & \text { XTAL= } \\ & 32.768 \mathrm{kHz} \end{aligned}$ | Range 0 | - | 98.304 | - | kHz |
|  |  |  | Range 1 | - | 196.608 | - |  |
|  |  |  | Range 2 | - | 393.216 | - |  |
|  |  |  | Range 3 | - | 786.432 | - |  |
|  |  |  | Range 4 | - | 1.016 | - | MHz |
|  |  |  | Range 5 | - | 1.999 | - |  |
|  |  |  | Range 6 | - | 3.998 | - |  |
|  |  |  | Range 7 | - | 7.995 | - |  |
|  |  |  | Range 8 | - | 15.991 | - |  |
|  |  |  | Range 9 | - | 23.986 | - |  |
|  |  |  | Range 10 | - | 32.014 | - |  |
|  |  |  | Range 11 | - | 48.005 | - |  |
| $\Delta_{\text {TEMP }}(\mathrm{MSI})^{(2)}$ | MSI oscillator frequency drift over temperature | MSI mode | $\mathrm{T}_{\mathrm{A}}=-0$ to $85{ }^{\circ} \mathrm{C}$ | -3.5 | - | 3 | \% |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | -8 | - | 6 |  |

Table 49. MSI oscillator characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta_{\mathrm{VDD}}(\mathrm{MSI})^{(2)}$ | MSI oscillator frequency drift over $V_{D D}$ (reference is 3 V ) | MSI mode | Range 0 to 3 | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.62 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -1.2 | - | 0.5 | \% |
|  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -0.5 | - |  |  |
|  |  |  | Range 4 to 7 | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.62 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -2.5 | - | 0.7 |  |
|  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -0.8 | - |  |  |
|  |  |  | Range 8 to 11 | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.62 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -5 | - | 1 |  |
|  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.4 \mathrm{~V} \\ & \text { to } 3.6 \mathrm{~V} \end{aligned}$ | -1.6 | - |  |  |
| $\begin{aligned} & \Delta \mathrm{F}_{\text {SAMPLING }} \\ & (\mathrm{MSI})^{(2)(4)} \end{aligned}$ | Frequency variation in sampling mode ${ }^{(3)}$ | MSI mode | $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ |  | - | 1 | 2 | \% |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ |  | - | 2 | 4 |  |
| CC jitter(MSI) ${ }^{(4)}$ | RMS cycle-tocycle jitter | PLL mode Range 11 |  | - | - | 60 | - | ps |
| P jitter(MSI) ${ }^{(4)}$ | RMS Period jitter | PLL mode Range 11 |  | - | - | 50 | - | ps |
| $\mathrm{t}_{\text {SU }}(\mathrm{MSI})^{(4)}$ | MSI oscillator start-up time | Range 0 |  | - | - | 10 | 20 | us |
|  |  | Range 1 |  | - | - | 5 | 10 |  |
|  |  | Range 2 |  | - | - | 4 | 8 |  |
|  |  | Range 3 |  | - | - | 3 | 7 |  |
|  |  | Range 4 to 7 |  | - | - | 3 | 6 |  |
|  |  | Range 8 to 11 |  | - | - | 2.5 | 6 |  |
| $\mathrm{t}_{\text {STAB }}(\mathrm{MSI})^{(4)}$ | MSI oscillator stabilization time | PLL mode Range 11 | 10 \% of final frequency | - | - | 0.25 | 0.5 | ms |
|  |  |  | 5 \% of final frequency | - | - | 0.5 | 1.25 |  |
|  |  |  | 1 \% of final frequency | - | - | - | 2.5 |  |

Table 49. MSI oscillator characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{MSI})^{(4)}$ | MSI oscillator power consumption | MSI and PLL mode | Range 0 | - | - | 0.6 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Range 1 | - | - | 0.8 | 1.2 |  |
|  |  |  | Range 2 | - | - | 1.2 | 1.7 |  |
|  |  |  | Range 3 | - | - | 1.9 | 2.5 |  |
|  |  |  | Range 4 | - | - | 4.7 | 6 |  |
|  |  |  | Range 5 | - | - | 6.5 | 9 |  |
|  |  |  | Range 6 | - | - | 11 | 15 |  |
|  |  |  | Range 7 | - | - | 18.5 | 25 |  |
|  |  |  | Range 8 | - | - | 62 | 80 |  |
|  |  |  | Range 9 | - | - | 85 | 110 |  |
|  |  |  | Range 10 | - | - | 110 | 130 |  |
|  |  |  | Range 11 | - | - | 155 | 190 |  |

1. Guaranteed by characterization results.
2. This is a deviation for an individual part once the initial frequency has been measured.
3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable.
4. Guaranteed by design.

Figure 26. Typical current consumption versus MSI frequency


High-speed internal 48 MHz (HSI48) RC oscillator
Table 50. HSI48 oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{HS} 148}$ | HSI48 Frequency | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=30^{\circ} \mathrm{C}$ | - | 48 | - | MHz |
| TRIM | HSI48 user trimming step | - | - | $0.11^{(2)}$ | $0.18{ }^{(2)}$ | \% |
| USER TRIM COVERAGE | HSI48 user trimming coverage | $\pm 32$ steps | $\pm 3^{(3)}$ | $\pm 3.5^{(3)}$ | - | \% |
| DuCy(HSI48) | Duty Cycle | - | $45^{(2)}$ | - | $55^{(2)}$ | \% |
| ACC ${ }_{\text {HSI48_REL }}$ | Accuracy of the HSI48 oscillator over temperature (factory calibrated) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=-15 \text { to } 85^{\circ} \mathrm{C} \end{aligned}$ | - | - | $\pm 3^{(3)}$ | \% |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.65 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 125^{\circ} \mathrm{C} \end{aligned}$ | - | - | $\pm 4.5^{(3)}$ |  |
| $\mathrm{D}_{\mathrm{VDD}}(\mathrm{HSI} 48)$ | HSI48 oscillator frequency drift with $V_{D D}$ | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to 3.6 V | - | $0.025^{(3)}$ | $0.05{ }^{(3)}$ | \% |
|  |  | $\mathrm{V}_{\mathrm{DD}}=1.65 \mathrm{~V}$ to 3.6 V | - | $0.05{ }^{(3)}$ | $0.1{ }^{(3)}$ |  |
| $\mathrm{t}_{\text {su }}$ (HSI48) | HSI48 oscillator start-up time | - | - | $2.5{ }^{(2)}$ | $6^{(2)}$ | $\mu \mathrm{s}$ |
| IDD(HSI48) | HSI48 oscillator power consumption | - | - | $340^{(2)}$ | $380^{(2)}$ | $\mu \mathrm{A}$ |
| $\mathrm{N}_{\mathrm{T}}$ jitter | Next transition jitter <br> Accumulated jitter on 28 cycles ${ }^{(4)}$ | - | - | $+/-0.15{ }^{(2)}$ | - | ns |
| $\mathrm{P}_{\mathrm{T}}$ jitter | Paired transition jitter <br> Accumulated jitter on 56 cycles $^{(4)}$ | - | - | $+/-0.25^{(2)}$ | - | ns |

1. $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ unless otherwise specified.
2. Guaranteed by design.
3. Guaranteed by characterization results.
4. Jitter measurement are performed without clock source activated in parallel.

Figure 27. HSI48 frequency versus temperature


## Low-speed internal (LSI) RC oscillator

Table 51. LSI oscillator characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {LSI }}$ | LSI Frequency | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=30^{\circ} \mathrm{C}$ | 31.04 | - | 32.96 | kHz |
|  |  | $\mathrm{V}_{\mathrm{DD}}=1.62$ to $3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}$ | 29.5 | - | 34 |  |
| $\mathrm{t}_{\mathrm{su}}(\mathrm{LSI})^{(2)}$ | LSI oscillator startup time | - | - | 80 | 130 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {STAB }}(\mathrm{LSI})^{(2)}$ | LSI oscillator stabilization time | 5\% of final frequency | - | 125 | 180 | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{LSI})^{(2)}$ | LSI oscillator power consumption | - | - | 110 | 180 | nA |

1. Guaranteed by characterization results.
2. Guaranteed by design.

### 6.3.9 PLL characteristics

The parameters given in Table 52 are derived from tests performed under temperature and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 22: General operating conditions.

Table 52. PLL, PLLSAl1 characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {PLL_IN }}$ | PLL input clock ${ }^{(2)}$ | - | 4 | - | 16 | MHz |
|  | PLL input clock duty cycle | - | 45 | - | 55 | \% |

Table 52. PLL, PLLSAI1 characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {PLL_P_OUT }}$ | PLL multiplier output clock P | Voltage scaling Range 1 | 3.0968 | - | 80 | MHz |
|  |  | Voltage scaling Range 2 | 3.0968 | - | 26 |  |
| $\mathrm{f}_{\text {PLL_Q_OUT }}$ | PLL multiplier output clock Q | Voltage scaling Range 1 | 12 | - | 80 | MHz |
|  |  | Voltage scaling Range 2 | 12 | - | 26 |  |
| $\mathrm{f}_{\text {PLL_R_OUT }}$ | PLL multiplier output clock R | Voltage scaling Range 1 | 12 | - | 80 | MHz |
|  |  | Voltage scaling Range 2 | 12 | - | 26 |  |
| $\mathrm{f}_{\text {VCO_OUT }}$ | PLL VCO output | Voltage scaling Range 1 | 96 | - | 344 | MHz |
|  |  | Voltage scaling Range 2 | 96 | - | 128 |  |
| thock | PLL lock time | - | - | 15 | 40 | $\mu \mathrm{s}$ |
| Jitter | RMS cycle-to-cycle jitter | System clock 80 MHz | - | 40 | - | $\pm \mathrm{ps}$ |
|  | RMS period jitter |  | - | 30 | - |  |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{PLL})$ | PLL power consumption on $V_{D D}{ }^{(1)}$ | VCO freq $=96 \mathrm{MHz}$ | - | 200 | 260 | $\mu \mathrm{A}$ |
|  |  | VCO freq $=192 \mathrm{MHz}$ | - | 300 | 380 |  |
|  |  | VCO freq $=344 \mathrm{MHz}$ | - | 520 | 650 |  |

1. Guaranteed by design.
2. Take care of using the appropriate division factor $M$ to obtain the specified PLL input clock values. The $M$ factor is shared between the 2 PLLs.

### 6.3.10 Flash memory characteristics

Table 53. Flash memory characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {prog }}$ | 64-bit programming time | - | 81.69 | 90.76 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {prog_row }}$ | one row (32 double word) programming time | normal programming | 2.61 | 2.90 | ms |
|  |  | fast programming | 1.91 | 2.12 |  |
| $\mathrm{t}_{\text {prog_page }}$ | one page (2 Kbyte) programming time | normal programming | 20.91 | 23.24 |  |
|  |  | fast programming | 15.29 | 16.98 |  |
| $t_{\text {ERASE }}$ | Page (2 KB) erase time | - | 22.02 | 24.47 |  |
| $\mathrm{t}_{\text {prog_bank }}$ | one bank (512 Kbyte) programming time | normal programming | 5.35 | 5.95 | s |
|  |  | fast programming | 3.91 | 4.35 |  |
| $\mathrm{t}_{\text {ME }}$ | Mass erase time (one or two banks) | - | 22.13 | 24.59 | ms |
| $\mathrm{I}_{\mathrm{DD}}$ | Average consumption from $V_{D D}$ | Write mode | 3.4 | - | mA |
|  |  | Erase mode | 3.4 | - |  |
|  | Maximum current (peak) | Write mode | 7 (for $2 \mu \mathrm{~s}$ ) | - |  |
|  |  | Erase mode | 7 (for $41 \mu \mathrm{~s}$ ) | - |  |

1. Guaranteed by design.

Table 54. Flash memory endurance and data retention

| Symbol | Parameter | Conditions | Min ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{N}_{\text {END }}$ | Endurance | $\mathrm{T}_{\mathrm{A}}=-40$ to $+105^{\circ} \mathrm{C}$ | 10 | kcycles |
| $t_{\text {RET }}$ | Data retention | $1 \mathrm{kcycle}^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 30 | Years |
|  |  | $1 \mathrm{kcycle}^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ | 15 |  |
|  |  | $1 \mathrm{kcycle}^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ | 7 |  |
|  |  | 10 kcycles $^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ | 30 |  |
|  |  | 10 kcycles $^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | 15 |  |
|  |  | 10 kcycles $^{(2)}$ at $\mathrm{T}_{\mathrm{A}}=105^{\circ} \mathrm{C}$ | 10 |  |

1. Guaranteed by characterization results.
2. Cycling performed over the whole temperature range.

### 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

## Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {SS }}$ through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.
The test results are given in Table 55. They are based on the EMS levels and classes defined in application note AN1709.

Table 55. EMS characteristics

| Symbol | Parameter | Conditions | Level/ <br> Class |
| :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\text {FESD }}$ | Voltage limits to be applied on any $\mathrm{I} / \mathrm{O}$ pin <br> to induce a functional disturbance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> $\mathrm{f}_{\mathrm{HCLK}}=80 \mathrm{MHz}$, <br> conforming to IEC $61000-4-2$ | 3 B |
| $\mathrm{~V}_{\text {EFTB }}$ | Fast transient voltage burst limits to be <br> applied through 100 pF on $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ <br> pins to induce a functional disturbance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> $\mathrm{f}_{\mathrm{HCLK}}=80 \mathrm{MHz}$, <br> conforming to IEC $61000-4-4$ | 5 A |

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.
Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

## Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)


## Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

## Electromagnetic Interference (EMI)

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

Table 56. EMI characteristics

| Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [ $\mathrm{f}_{\mathrm{HSE}} / \mathrm{f}_{\mathrm{HCLK}}$ ] | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $8 \mathrm{MHz} / 80 \mathrm{MHz}$ |  |
| $\mathrm{S}_{\text {EMI }}$ | Peak level | $V_{D D}=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},$ <br> LQFP100 package compliant with IEC 61967-2 | 0.1 MHz to 30 MHz | -8 | $\mathrm{dB} \mu \mathrm{V}$ |
|  |  |  | 30 MHz to 130 MHz | 2 |  |
|  |  |  | 130 MHz to 1 GHz | 5 |  |
|  |  |  | 1 GHz to 2 GHz | 8 |  |
|  |  |  | EMI Level | 2.5 | - |

### 6.3.12 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device ( 3 parts $\times(n+1$ ) supply pins). This test conforms to the ANSI/JEDEC standard.

Table 57. ESD absolute maximum ratings

| Symbol | Ratings | Conditions | Class | Maximum <br> value $^{(1)}$ | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {ESD(HBM) }}$ | Electrostatic discharge <br> voltage (human body model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, conforming <br> to ANSI/ESDA/JEDEC <br> $\mathrm{JS}-001$ | 2 | 2000 | V |
| $\mathrm{~V}_{\mathrm{ESD}(\mathrm{CDM})}$ | Electrostatic discharge <br> voltage (charge device <br> model) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, <br> conforming to ANSI/ESD <br> STM5.3.1 | C 3 | 250 |  |

[^11]
## Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.
Table 58. Electrical sensitivities

| Symbol | Parameter | Conditions | Class |
| :---: | :---: | :---: | :---: |
| LU | Static latch-up class | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ conforming to JESD78A | II |

### 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below $\mathrm{V}_{\mathrm{SS}}$ or above $\mathrm{V}_{\mathrm{DDIOx}}$ (for standard, 3.3 V -capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

## Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.
The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the $-5 \mu \mathrm{~A} /+0 \mu \mathrm{~A}$ range) or other functional failure (for example reset occurrence or oscillator frequency deviation).
The characterization results are given in Table 59.
Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.

Table 59. I/O current injection susceptibility ${ }^{(1)}$

| Symbol | Description | Functional susceptibility |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Negative injection | Positive injection |  |
| $\mathrm{I}_{\mathrm{INJ}}$ | Injected current on all pins except PA4, PA5, PE8, PE9, PE10, PE11, PE12 | -5 | $\mathrm{N} / \mathrm{A}^{(2)}$ | mA |
|  | Injected current on PE8, PE9, PE10, PE11, PE12 | -0 | $\mathrm{N} / \mathrm{A}^{(2)}$ |  |
|  | Injected current on PA4, PA5 pins | -5 | 0 |  |

1. Guaranteed by characterization results.
2. Injection is not possible.

### 6.3.14 I/O port characteristics

## General input/output characteristics

Unless otherwise specified, the parameters given in Table 60 are derived from tests performed under the conditions summarized in Table 22: General operating conditions. All I/Os are designed as CMOS- and TTL-compliant.

Table 60. I/O static characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}{ }^{(1)}$ | I/O input low level voltage | $1.62 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<3.6 \mathrm{~V}$ | - | - | $0.3 \mathrm{x} \mathrm{V}_{\text {DDIOx }}{ }^{(2)}$ | V |
|  | I/O input low level voltage | $1.62 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<3.6 \mathrm{~V}$ | - | - | $0.39 x \mathrm{~V}_{\text {DDIOx }}-0.06{ }^{(3)}$ |  |
|  | I/O input low level voltage | $1.08 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<1.62 \mathrm{~V}$ | - | - | $0.43 x \mathrm{~V}_{\text {DDIOx }}{ }^{-0.1}{ }^{(3)}$ |  |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(1)}$ | I/O input high level voltage | $1.62 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<3.6 \mathrm{~V}$ | $0.7 \mathrm{x} \mathrm{V}_{\text {DDIOx }}{ }^{(2)}$ | - | - | V |
|  | I/O input high level voltage | 1.62 V<V ${ }_{\text {DDIOx }}<3.6 \mathrm{~V}$ | $0.49 \mathrm{x} \mathrm{V}_{\text {DDIOX }}+0.26{ }^{(3)}$ | - | - |  |
|  | I/O input high level voltage | $1.08 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<1.62 \mathrm{~V}$ | $0.61 \times \mathrm{V}_{\text {DDIOX }}{ }^{+0.05}{ }^{(3)}$ | - | - |  |
| $\mathrm{V}_{\text {hys }}{ }^{(3)}$ | TT_xx, FT_xxx and NRST I/O input hysteresis | $1.62 \mathrm{~V}<\mathrm{V}_{\text {DDIOx }}<3.6 \mathrm{~V}$ | - | 200 | - | mV |
| $\mathrm{I}_{\mathrm{kg}}{ }^{(4)}$ | FT_xx input leakage current ${ }^{(3)(5)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \leq \\ & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)^{(6)(7)} \end{aligned}$ | - | - | $\pm 100$ | nA |
|  |  | $\begin{aligned} & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right) \leq \mathrm{V}_{I N} \leq \\ & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)+1 \mathrm{~V}^{(6)(7)} \end{aligned}$ | - | - | 650 |  |
|  |  | $\begin{aligned} & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)+1 \mathrm{~V}< \\ & \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V}^{(6)(7)} \end{aligned}$ | - | - | 200 |  |
|  | PA11, PA12, and PC3 I/Os | $\begin{aligned} & \mathrm{V}_{\text {IN }} \leq \\ & \operatorname{Max}\left(\mathrm{V}_{\text {DDXXX }}\right)^{(6)(7)} \end{aligned}$ | - | - | $\pm 150$ |  |
|  |  | $\begin{aligned} & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right) \leq \mathrm{V}_{I N} \leq \\ & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)+1 \mathrm{~V}^{(6)(7)} \end{aligned}$ | - | - | $2500{ }^{(3)}$ |  |
|  |  | $\begin{aligned} & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)+1 \mathrm{~V}< \\ & \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V}^{(6)(7)} \end{aligned}$ | - | - | 250 |  |
|  | TT_xx input leakage current | $\mathrm{V}_{\text {IN }} \leq \operatorname{Max}\left(\mathrm{V}_{\text {DDXXX }}\right)^{(6)}$ | - | - | $\pm 150$ |  |
|  |  | $\begin{aligned} & \operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right) \leq \mathrm{V}_{\mathrm{IN}}< \\ & 3.6 \mathrm{~V}^{(6)} \end{aligned}$ | - | - | $2000{ }^{(3)}$ |  |
| $\mathrm{R}_{\mathrm{PU}}$ | Weak pull-up equivalent resistor ${ }^{(8)}$ (8) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | 25 | 40 | 55 | k $\Omega$ |
| $\mathrm{R}_{\mathrm{PD}}$ | Weak pull-down equivalent resistor ${ }^{(8)}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {DDIOx }}$ | 25 | 40 | 55 | k $\Omega$ |
| $\mathrm{C}_{10}$ | I/O pin capacitance | - | - | 5 | - | pF |

1. Refer to Figure 28: I/O input characteristics.
2. Tested in production.
3. Guaranteed by design.
4. This value represents the pad leakage of the IO itself. The total product pad leakage is provided by this formula: $I_{\text {Total_lleak_max }}=10 \mu \mathrm{~A}+$ [number of IOs where $\mathrm{V}_{\mathrm{IN}}$ is applied on the pad] $\times \mathrm{I}_{\mathrm{Ikg}}(\mathrm{Max})$.
5. All FT_xx GPIOs except PA11, PA12 and PC3 I/Os.
6. $\operatorname{Max}\left(\mathrm{V}_{\mathrm{DDXXX}}\right)$ is the maximum value of all the I/O supplies.
7. To sustain a voltage higher than $\operatorname{Min}\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}\right)+0.3 \mathrm{~V}$, the internal Pull-up and Pull-Down resistors must be disabled.
8. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal ( $\sim 10 \%$ order).

All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in Figure 28 for standard I/Os, and in Figure 28 for 5 V tolerant I/Os.

Figure 28. I/O input characteristics


## Output driving current

The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8 \mathrm{~mA}$, and sink or source up to $\pm 20 \mathrm{~mA}$ (with a relaxed $\mathrm{V}_{\mathrm{OL}} / \mathrm{V}_{\mathrm{OH}}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on $\mathrm{V}_{\mathrm{DDIOx}}$, plus the maximum consumption of the MCU sourced on $V_{D D}$, cannot exceed the absolute maximum rating $\Sigma I_{V D D}$ (see Table 19: Voltage characteristics).
- $\quad$ The sum of the currents sunk by all the $\mathrm{I} / \mathrm{Os}$ on $\mathrm{V}_{\mathrm{SS}}$, plus the maximum consumption of the MCU sunk on $V_{S S}$, cannot exceed the absolute maximum rating $\Sigma I_{V S S}$ (see Table 19: Voltage characteristics).


## Output voltage levels

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions. All I/Os are CMOS- and TTL-compliant (FT OR TT unless otherwise specified).

Table 61. Output voltage characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Max |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low level voltage for an I/O pin | $\begin{array}{l}\mathrm{CMOS} \text { port }{ }^{(2)} \\ \mathrm{V}_{\mathrm{OH}}\end{array}$ | Output high level voltage for an I/O pin |  |
| $\\|_{\mathrm{IO}}=8 \mathrm{~mA}$ |  |  |  |  |
| $\mathrm{~V}_{\mathrm{DDIOx}} \geq 2.7 \mathrm{~V}$ |  |  |  |  |$)$

1. The $\mathrm{I}_{\mathrm{IO}}$ current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 19: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (l/O ports and control pins) must always respect the absolute maximum ratings $\Sigma I_{1 O}$.
2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.
3. Guaranteed by design.

## Input/output AC characteristics

The definition and values of input/output AC characteristics are given in Figure 29 and Table 62, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions.

Table 62. I/O AC characteristics ${ }^{(1)(2)}$

| Speed | Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | Fmax | Maximum frequency | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 5 | MHz |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIO }} \leq 2.7 \mathrm{~V}$ | - | 1 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 0.1 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 10 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 1.5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 0.1 |  |
|  | Tr/Tf | Output rise and fall time | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 25 | ns |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 52 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 140 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 17 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIO }} \leq 2.7 \mathrm{~V}$ | - | 37 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 110 |  |
| 01 | Fmax | Maximum frequency | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 25 | MHz |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIO }} \leq 2.7 \mathrm{~V}$ | - | 10 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 1 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 50 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 15 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 1 |  |
|  | Tr/Tf | Output rise and fall time | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 9 | ns |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 16 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 40 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 4.5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIO }} \leq 2.7 \mathrm{~V}$ | - | 9 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 21 |  |

Table 62. I/O AC characteristics ${ }^{(1)(2)}$ (continued)

| Speed | Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10 | Fmax | Maximum frequency | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 50 | MHz |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIO }} \leq 2.7 \mathrm{~V}$ | - | 25 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | $100^{(3)}$ |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 37.5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 5 |  |
|  | Tr/Tf | Output rise and fall time | $\mathrm{C}=50 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 5.8 | ns |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 11 |  |
|  |  |  | $\mathrm{C}=50 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 28 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 2.5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 5 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 12 |  |
| 11 | Fmax | Maximum frequency | $\mathrm{C}=30 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | $120^{(3)}$ | MHz |
|  |  |  | $\mathrm{C}=30 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 50 |  |
|  |  |  | $\mathrm{C}=30 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 10 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | $180^{(3)}$ |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 75 |  |
|  |  |  | $\mathrm{C}=10 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 10 |  |
|  | Tr/Tf | Output rise and fall time | $\mathrm{C}=30 \mathrm{pF}, 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 3.3 | ns |
|  |  |  | $\mathrm{C}=30 \mathrm{pF}, 1.62 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 2.7 \mathrm{~V}$ | - | 6 |  |
|  |  |  | $\mathrm{C}=30 \mathrm{pF}, 1.08 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 1.62 \mathrm{~V}$ | - | 16 |  |
| Fm+ | Fmax | Maximum frequency | $\mathrm{C}=50 \mathrm{pF}, 1.6 \mathrm{~V} \leq \mathrm{V}_{\text {DDIOx }} \leq 3.6 \mathrm{~V}$ | - | 1 | MHz |
|  | Tf | Output fall time ${ }^{(4)}$ |  | - | 5 | ns |

[^12]Figure 29. I/O AC characteristics definition ${ }^{(1)}$


Maximum frequency is achieved if $\left(t_{r}+t_{f}(\leq 2 / 3) T\right.$ and if the duty cycle is (45-55\%) when loaded by the specified capacitance.

1. Refer to Table 62: I/O AC characteristics.

### 6.3.15 NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pullup resistor, $\mathrm{R}_{\mathrm{PU}}$.
Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions.

Table 63. NRST pin characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL(NRST }}$ | NRST input low level voltage | - | - | - | $0.3 \times \mathrm{V}_{\text {DIIOx }}$ | V |
| $\mathrm{V}_{\text {IH(NRST) }}$ | NRST input high level voltage | - | $0.7 \times \mathrm{V}_{\text {DIIOx }}$ | - | - |  |
| $\mathrm{V}_{\text {hys(NRST) }}$ | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV |
| $\mathrm{R}_{\mathrm{PU}}$ | Weak pull-up equivalent resistor ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ | 25 | 40 | 55 | k $\Omega$ |
| $\mathrm{V}_{\mathrm{F}(\text { NRST) }}$ | NRST input filtered pulse | - | - | - | 70 | ns |
| $\mathrm{V}_{\text {NF(NRST) }}$ | NRST input not filtered pulse | $1.71 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | 350 | - | - | ns |

1. Guaranteed by design.
2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal ( $\sim 10 \%$ order).

Figure 30. Recommended NRST pin protection


1. The reset network protects the device against parasitic resets.
2. The user must ensure that the level on the NRST pin can go below the $\mathrm{V}_{\text {ILI (NRST) }}$ max level specified in Table 63: NRST pin characteristics. Otherwise the reset will not be taken into account by the device.
3. The external capacitor on NRST must be placed as close as possible to the device.

### 6.3.16 Extended interrupt and event controller input (EXTI) characteristics

The pulse on the interrupt input must have a minimal length in order to guarantee that it is detected by the event controller.

Table 64. EXTI Input Characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PLEC | Pulse length to event <br> controller | - | 20 | - | - | ns |

1. Guaranteed by design.

### 6.3.17 Analog switches booster

Table 65. Analog switches booster characteristics ${ }^{(1)}$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage | 1.62 | - | 3.6 | V |
| $\mathrm{t}_{\mathrm{SU} \text { (BOOST) }}$ | Booster startup time | - | - | 240 | $\mu \mathrm{~s}$ |
| $\mathrm{I}_{\mathrm{DD} \text { (BOOST) }}$ | Booster consumption for <br> $1.62 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 2.0 \mathrm{~V}$ | - | - | 250 |  |
|  | Booster consumption for <br> $2.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 2.7 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{~A}$ |
|  | Booster consumption for <br> $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V}$ | - | - |  |  |

[^13]
### 6.3.18 Analog-to-Digital converter characteristics

Unless otherwise specified, the parameters given in Table 66 are preliminary values derived from tests performed under ambient temperature, $\mathrm{f}_{\text {PCLK }}$ frequency and $\mathrm{V}_{\text {DDA }}$ supply voltage conditions summarized in Table 22: General operating conditions.
Note: It is recommended to perform a calibration after each power-up.
Table 66. ADC characteristics ${ }^{(1)(2)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDA }}$ | Analog supply voltage | - | 1.62 | - | 3.6 | V |
| $\mathrm{V}_{\text {REF+ }}$ | Positive reference voltage | $V_{\text {DDA }} \geq 2 \mathrm{~V}$ | 2 | - | $V_{\text {DDA }}$ | V |
|  |  | $\mathrm{V}_{\text {DDA }}<2 \mathrm{~V}$ | $\mathrm{V}_{\text {DDA }}$ |  |  | V |
| $V_{\text {REF }-}$ | Negative reference voltage | - | $\mathrm{V}_{\text {SSA }}$ |  |  | V |
| $\mathrm{f}_{\text {ADC }}$ | ADC clock frequency | Range 1 | 0.14 | - | 80 | MHz |
|  |  | Range 2 | 0.14 | - | 26 |  |
| $\mathrm{f}_{\text {s }}$ | Sampling rate for FAST channels | Resolution = 12 bits | - | - | 5.33 | Msps |
|  |  | Resolution $=10$ bits | - | - | 6.15 |  |
|  |  | Resolution $=8$ bits | - | - | 7.27 |  |
|  |  | Resolution $=6$ bits | - | - | 8.88 |  |
|  | Sampling rate for SLOW channels | Resolution $=12$ bits | - | - | 4.21 |  |
|  |  | Resolution $=10$ bits | - | - | 4.71 |  |
|  |  | Resolution $=8$ bits | - | - | 5.33 |  |
|  |  | Resolution $=6$ bits | - | - | 6.15 |  |
| $\mathrm{f}_{\text {TRIG }}$ | External trigger frequency | $\begin{array}{\|l} \mathrm{f}_{\mathrm{ADC}}=80 \mathrm{MHz} \\ \text { Resolution }=12 \text { bits } \end{array}$ | - | - | 5.33 | MHz |
|  |  | Resolution $=12$ bits | - | - | 15 | $1 / \mathrm{f}_{\text {ADC }}$ |
| $\mathrm{V}_{\text {CMIN }}$ | Input common mode | Differential mode | $\left(\mathrm{V}_{\mathrm{REF}+}{ }^{+}\right.$ $\mathrm{V}_{\text {REF- }}$ )/2 - 0.18 | $\begin{aligned} & \left(\mathrm{V}_{\text {REF+ }}+\right. \\ & \left.\mathrm{V}_{\text {REF- }-}\right) / 2 \end{aligned}$ | $\left(\mathrm{V}_{\text {REF }+}{ }^{+}\right.$ <br> $V_{\text {REF-) }} / 2$ $+0.18$ | V |
| $\mathrm{V}_{\text {AIN }}{ }^{(3)}$ | Conversion voltage range(2) | - | 0 | - | $V_{\text {REF+ }}$ | V |
| $\mathrm{R}_{\text {AIN }}$ | External input impedance | - | - | - | 50 | k $\Omega$ |
| $\mathrm{C}_{\text {ADC }}$ | Internal sample and hold capacitor | - | - | 5 | - | pF |
| $\mathrm{t}_{\text {Stab }}$ | Power-up time | - | 1 |  |  | conversion cycle |
| $\mathrm{t}_{\text {caL }}$ | Calibration time | $\mathrm{f}_{\mathrm{ADC}}=80 \mathrm{MHz}$ | 1.45 |  |  | $\mu \mathrm{s}$ |
|  |  | - | 116 |  |  | $1 / f_{\text {ADC }}$ |

Table 66. ADC characteristics ${ }^{(1)(2)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {LATR }}$ | Trigger conversion latency Regular and injected channels without conversion abort | CKMODE $=00$ | 1.5 | 2 | 2.5 | $1 / f_{\text {ADC }}$ |
|  |  | CKMODE $=01$ | - | - | 2.0 |  |
|  |  | CKMODE $=10$ | - | - | 2.25 |  |
|  |  | CKMODE $=11$ | - | - | 2.125 |  |
| $t_{\text {LATRINJ }}$ | Trigger conversion latency Injected channels aborting a regular conversion | CKMODE $=00$ | 2.5 | 3 | 3.5 | $1 / \mathrm{f}_{\text {ADC }}$ |
|  |  | CKMODE $=01$ | - | - | 3.0 |  |
|  |  | CKMODE $=10$ | - | - | 3.25 |  |
|  |  | CKMODE $=11$ | - | - | 3.125 |  |
| $\mathrm{t}_{\text {s }}$ | Sampling time | $\mathrm{f}_{\text {ADC }}=80 \mathrm{MHz}$ | 0.03125 | - | 8.00625 | $\mu \mathrm{s}$ |
|  |  | - | 2.5 | - | 640.5 | $1 / f_{\text {ADC }}$ |
| $\mathrm{t}_{\text {ADCVREG_STUP }}$ | ADC voltage regulator start-up time | - | - | - | 20 | $\mu \mathrm{s}$ |
| $t_{\text {conv }}$ | Total conversion time (including sampling time) | $\begin{aligned} & \mathrm{f}_{\mathrm{ADC}}=80 \mathrm{MHz} \\ & \text { Resolution }=12 \text { bits } \end{aligned}$ | 0.1875 | - | 8.1625 | $\mu \mathrm{s}$ |
|  |  | Resolution $=12$ bits | ts +12.5 cycles for successive approximation $=15$ to 653 |  |  | $1 / f_{\text {ADC }}$ |
| $\mathrm{I}_{\mathrm{DDA}}(\mathrm{ADC})$ | ADC consumption from the $V_{D D A}$ supply | fs $=5 \mathrm{Msps}$ | - | 730 | 830 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{fs}=1 \mathrm{Msps}$ | - | 160 | 220 |  |
|  |  | $\mathrm{fs}=10 \mathrm{ksps}$ | - | 16 | 50 |  |
| $\mathrm{I}_{\text {DDV_s }}(\mathrm{ADC})$ | ADC consumption from the $\mathrm{V}_{\text {REF+ }}$ single ended mode | $\mathrm{fs}=5 \mathrm{Msps}$ | - | 130 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{fs}=1 \mathrm{Msps}$ | - | 30 | 40 |  |
|  |  | $\mathrm{fs}=10 \mathrm{ksps}$ | - | 0.6 | 2 |  |
| $\mathrm{I}_{\text {DDV_D }}(\mathrm{ADC})$ | ADC consumption from the $\mathrm{V}_{\text {REF }}$ differential mode | $\mathrm{fs}=5 \mathrm{Msps}$ | - | 260 | 310 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{fs}=1 \mathrm{Msps}$ | - | 60 | 70 |  |
|  |  | $\mathrm{fs}=10 \mathrm{ksps}$ | - | 1.3 | 3 |  |

1. Guaranteed by design
2. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\mathrm{DDA}}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $V_{D D A}<2.4 \mathrm{~V}$ ). It is disable when $V_{D D A} \geq 2.4 \mathrm{~V}$.
3. $\mathrm{V}_{R E F+}$ can be internally connected to $\mathrm{V}_{\text {DDA }}$ and $\mathrm{V}_{\text {REF- }}$ can be internally connected to $\mathrm{V}_{S S A}$, depending on the package. Refer to Section 4: Pinouts and pin description for further details.

The maximum value of $\mathrm{R}_{\mathrm{AIN}}$ can be found in Table 67: Maximum ADC RAIN.

| Resolution | Sampling cycle @80 MHz | Sampling time [ns] @ 80 MHz | $\mathrm{R}_{\text {AIN }} \max (\Omega)$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Fast channels ${ }^{(3)}$ | Slow channels ${ }^{(4)}$ |
| 12 bits | 2.5 | 31.25 | 100 | N/A |
|  | 6.5 | 81.25 | 330 | 100 |
|  | 12.5 | 156.25 | 680 | 470 |
|  | 24.5 | 306.25 | 1500 | 1200 |
|  | 47.5 | 593.75 | 2200 | 1800 |
|  | 92.5 | 1156.25 | 4700 | 3900 |
|  | 247.5 | 3093.75 | 12000 | 10000 |
|  | 640.5 | 8006.75 | 39000 | 33000 |
| 10 bits | 2.5 | 31.25 | 120 | N/A |
|  | 6.5 | 81.25 | 390 | 180 |
|  | 12.5 | 156.25 | 820 | 560 |
|  | 24.5 | 306.25 | 1500 | 1200 |
|  | 47.5 | 593.75 | 2200 | 1800 |
|  | 92.5 | 1156.25 | 5600 | 4700 |
|  | 247.5 | 3093.75 | 12000 | 10000 |
|  | 640.5 | 8006.75 | 47000 | 39000 |
| 8 bits | 2.5 | 31.25 | 180 | N/A |
|  | 6.5 | 81.25 | 470 | 270 |
|  | 12.5 | 156.25 | 1000 | 680 |
|  | 24.5 | 306.25 | 1800 | 1500 |
|  | 47.5 | 593.75 | 2700 | 2200 |
|  | 92.5 | 1156.25 | 6800 | 5600 |
|  | 247.5 | 3093.75 | 15000 | 12000 |
|  | 640.5 | 8006.75 | 50000 | 50000 |
| 6 bits | 2.5 | 31.25 | 220 | N/A |
|  | 6.5 | 81.25 | 560 | 330 |
|  | 12.5 | 156.25 | 1200 | 1000 |
|  | 24.5 | 306.25 | 2700 | 2200 |
|  | 47.5 | 593.75 | 3900 | 3300 |
|  | 92.5 | 1156.25 | 8200 | 6800 |
|  | 247.5 | 3093.75 | 18000 | 15000 |
|  | 640.5 | 8006.75 | 50000 | 50000 |

1. Guaranteed by design.
2. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\mathrm{DDA}}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $V_{D D A}<2.4 \mathrm{~V}$ ). It is disable when $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$.
3. Fast channels are: PC0, PC1, PC2, PC3, PA0, PA1.
4. Slow channels are: all ADC inputs except the fast channels.

Table 68. ADC accuracy - limited test conditions $1^{(1)(2)(3)}$

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error |  | Single ended | Fast channel (max speed) | - | 4 | 5 | LSB |
|  |  |  |  | Slow channel (max speed) | - | 4 | 5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 3.5 | 4.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 3.5 | 4.5 |  |
| EO | Offset error |  | Single ended | Fast channel (max speed) | - | 1 | 2.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 2.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1.5 | 2.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1.5 | 2.5 |  |
| EG | Gain error |  | Single ended | Fast channel (max speed) | - | 2.5 | 4.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 4.5 |  |
|  |  |  |  | Fast channel (max speed) | - | 2.5 | 3.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 3.5 |  |
| ED | Integral linearity error |  | Single ended | Fast channel (max speed) | - | 1 | 1.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 1.5 |  |
|  |  | ADC clock frequency $\leq$ | Differential | Fast channel (max speed) | - | 1 | 1.2 |  |
|  |  | $80 \mathrm{MHz} \text {, }$ |  | Slow channel (max speed) | - | 1 | 1.2 |  |
| EL |  | $V_{D D A}=V R E F+=3 \mathrm{~V},$ | Single ended | Fast channel (max speed) | - | 1.5 | 2.5 |  |
|  |  | $\mathrm{TA}=25^{\circ} \mathrm{C}$ |  | Slow channel (max speed) | - | 1.5 | 2.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1 | 2 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 2 |  |
| ENOB | Effective number of bits |  | Single ended | Fast channel (max speed) | 10.4 | 10.5 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.4 | 10.5 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 10.8 | 10.9 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.8 | 10.9 | - |  |
| SINAD | Signal-tonoise and distortion ratio |  | Single ended | Fast channel (max speed) | 64.4 | 65 | - |  |
|  |  |  |  | Slow channel (max speed) | 64.4 | 65 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 66.8 | 67.4 | - |  |
|  |  |  |  | Slow channel (max speed) | 66.8 | 67.4 | - |  |
| SNR | Signal-tonoise ratio |  | Single ended | Fast channel (max speed) | 65 | 66 | - |  |
|  |  |  |  | Slow channel (max speed) | 65 | 66 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 67 | 68 | - |  |
|  |  |  |  | Slow channel (max speed) | 67 | 68 | - |  |

Table 68. ADC accuracy - limited test conditions $1^{(1)(2)(3)}$ (continued)

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| THD | Total harmonic distortion | ADC clock frequency $\leq$ 80 MHz , <br> Sampling rate $\leq 5.33 \mathrm{Msps}$, $V_{\text {DDA }}=V_{\text {REF+ }}=3 \mathrm{~V},$ $\mathrm{TA}=25^{\circ} \mathrm{C}$ | Single ended | Fast channel (max speed) | - | -74 | -73 | dB |
|  |  |  |  | Slow channel (max speed) | - | -74 | -73 |  |
|  |  |  | Differential | Fast channel (max speed) | - | -79 | -76 |  |
|  |  |  |  | Slow channel (max speed) | - | -79 | -76 |  |

1. Guaranteed by design.
2. ADC DC accuracy values are measured after internal calibration.
3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
4. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\text {DDA }}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $V_{D D A}<2.4 \mathrm{~V}$ ). It is disable when $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$. No oversampling.

Table 69. ADC accuracy - limited test conditions $2^{(1)(2)(3)}$

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error |  | Single ended | Fast channel (max speed) | - | 4 | 6.5 | LSB |
|  |  |  |  | Slow channel (max speed) | - | 4 | 6.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 3.5 | 5.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 3.5 | 5.5 |  |
| EO | Offset error |  | Single ended | Fast channel (max speed) | - | 1 | 4.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1.5 | 3 |  |
|  |  |  |  | Slow channel (max speed) | - | 1.5 | 3 |  |
| EG | Gain error |  | Single ended | Fast channel (max speed) | - | 2.5 | 6 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 6 |  |
|  |  |  |  | Fast channel (max speed) | - | 2.5 | 3.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 3.5 |  |
| ED | Differential linearity error |  | Single ended | Fast channel (max speed) | - | 1 | 1.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 1.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1 | 1.2 |  |
|  |  | $80 \mathrm{MHz} \text {, }$ |  | Slow channel (max speed) | - | 1 | 1.2 |  |
| EL |  | Sampling rate $\leq 5.33 \mathrm{Msps}$, | Single ended | Fast channel (max speed) | - | 1.5 | 3.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1.5 | 3.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1 | 3 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 2.5 |  |
| ENOB | Effective number of bits |  | Single ended | Fast channel (max speed) | 10 | 10.5 | - |  |
|  |  |  |  | Slow channel (max speed) | 10 | 10.5 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 10.7 | 10.9 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.7 | 10.9 | - |  |
| SINAD | Signal-tonoise and distortion ratio |  | Single ended | Fast channel (max speed) | 62 | 65 | - |  |
|  |  |  |  | Slow channel (max speed) | 62 | 65 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 66 | 67.4 | - |  |
|  |  |  |  | Slow channel (max speed) | 66 | 67.4 | - |  |
| SNR | Signal-tonoise ratio |  | Single ended | Fast channel (max speed) | 64 | 66 | - |  |
|  |  |  |  | Slow channel (max speed) | 64 | 66 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 66.5 | 68 | - |  |
|  |  |  |  | Slow channel (max speed) | 66.5 | 68 | - |  |

Table 69. ADC accuracy - limited test conditions $2^{(1)(2)(3)}$ (continued)

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| THD | Total harmonic distortion | ADC clock frequency $\leq$ 80 MHz , <br> Sampling rate $\leq 5.33 \mathrm{Msps}$, $2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDA}}$ | Single ended | Fast channel (max speed) | - | -74 | -65 | dB |
|  |  |  |  | Slow channel (max speed) | - | -74 | -67 |  |
|  |  |  | Differential | Fast channel (max speed) | - | -79 | -70 |  |
|  |  |  |  | Slow channel (max speed) | - | -79 | -71 |  |

1. Guaranteed by design.
2. ADC DC accuracy values are measured after internal calibration.
3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
4. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\text {DDA }}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $V_{D D A}<2.4 \mathrm{~V}$ ). It is disable when $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$. No oversampling.

Table 70. ADC accuracy - limited test conditions $3^{(1)(2)(3)}$

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error |  | Single ended | Fast channel (max speed) | - | 5.5 | 7.5 | LSB |
|  |  |  |  | Slow channel (max speed) | - | 4.5 | 6.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 4.5 | 7.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 4.5 | 5.5 |  |
| EO | Offset error |  | Single ended | Fast channel (max speed) | - | 2 | 5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 2 | 3.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2.5 | 3 |  |
| EG | Gain error |  | Single ended | Fast channel (max speed) | - | 4.5 | 7 |  |
|  |  |  |  | Slow channel (max speed) | - | 3.5 | 6 |  |
|  |  |  |  | Fast channel (max speed) | - | 3.5 | 4 |  |
|  |  |  |  | Slow channel (max speed) | - | 3.5 | 5 |  |
| ED |  |  | Single ended | Fast channel (max speed) | - | 1.2 | 1.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1.2 | 1.5 |  |
|  |  | ADC clock frequency $\leq$ | Differential | Fast channel (max speed) | - | 1 | 1.2 |  |
|  |  | Sampling rate $\leq 5.33 \mathrm{Msps}$, |  | Slow channel (max speed) | - | 1 | 1.2 |  |
| EL |  | $1.65 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{REF}+} \leq$ | Single ended | Fast channel (max speed) | - | 3 | 3.5 |  |
|  |  | Voltage scaling Range 1 |  | Slow channel (max speed) | - | 2.5 | 3.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 2 | 2.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2 | 2.5 |  |
| ENOB | Effective number of bits |  | Single ended | Fast channel (max speed) | 10 | 10.4 | - |  |
|  |  |  |  | Slow channel (max speed) | 10 | 10.4 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 10.6 | 10.7 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.6 | 10.7 | - |  |
| SINAD | Signal-tonoise and distortion ratio |  | Single ended | Fast channel (max speed) | 62 | 64 | - |  |
|  |  |  |  | Slow channel (max speed) | 62 | 64 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 65 | 66 | - |  |
|  |  |  |  | Slow channel (max speed) | 65 | 66 | - |  |
| SNR | Signal-tonoise ratio |  | Single ended | Fast channel (max speed) | 63 | 65 | - |  |
|  |  |  |  | Slow channel (max speed) | 63 | 65 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 66 | 67 | - |  |
|  |  |  |  | Slow channel (max speed) | 66 | 67 | - |  |

Table 70. ADC accuracy - limited test conditions $3^{(1)(2)(3)}$ (continued)

| Sym- | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| THD | Total harmonic distortion | ADC clock frequency $\leq$ 80 MHz , <br> Sampling rate $\leq 5.33 \mathrm{Msps}$, $1.65 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{REF}+} \leq$ 3.6 V , <br> Voltage scaling Range 1 | Single ended | Fast channel (max speed) | - | -69 | -67 | dB |
|  |  |  |  | Slow channel (max speed) | - | -71 | -67 |  |
|  |  |  | Differential | Fast channel (max speed) | - | -72 | -71 |  |
|  |  |  |  | Slow channel (max speed) | - | -72 | -71 |  |

1. Guaranteed by design.
2. $A D C D C$ accuracy values are measured after internal calibration.
3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
4. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\text {DDA }}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $\mathrm{V}_{\mathrm{DDA}}<2.4 \mathrm{~V}$ ). It is disable when $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$. No oversampling.

Table 71. ADC accuracy - limited test conditions $4^{(1)(2)(3)}$

| Symbol | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ET | Total unadjusted error |  | Single ended | Fast channel (max speed) | - | 5 | 5.4 | LSB |
|  |  |  |  | Slow channel (max speed) | - | 4 | 5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 4 | 5 |  |
|  |  |  |  | Slow channel (max speed) | - | 3.5 | 4.5 |  |
| EO | Offset error |  | Single ended | Fast channel (max speed) | - | 2 | 4 |  |
|  |  |  |  | Slow channel (max speed) | - | 2 | 4 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 2 | 3.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2 | 3.5 |  |
| EG | Gain error |  | Single ended | Fast channel (max speed) | - | 4 | 4.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 4 | 4.5 |  |
|  |  |  |  | Fast channel (max speed) | - | 3 | 4 |  |
|  |  |  |  | Slow channel (max speed) | - | 3 | 4 |  |
| ED |  |  | Single ended | Fast channel (max speed) | - | 1 | 1.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 1 | 1.5 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 1 | 1.2 |  |
|  |  | 26 MHz , |  | Slow channel (max speed) | - | 1 | 1.2 |  |
| EL |  | $3.6 \mathrm{~V},$ | Single ended | Fast channel (max speed) | - | 2.5 | 3 |  |
|  |  | Voltage scaling Range 2 |  | Slow channel (max speed) | - | 2.5 | 3 |  |
|  |  |  | Differential | Fast channel (max speed) | - | 2 | 2.5 |  |
|  |  |  |  | Slow channel (max speed) | - | 2 | 2.5 |  |
| ENOB | Effective number of bits |  | Single ended | Fast channel (max speed) | 10.2 | 10.5 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.2 | 10.5 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 10.6 | 10.7 | - |  |
|  |  |  |  | Slow channel (max speed) | 10.6 | 10.7 | - |  |
| SINAD | Signal-tonoise and distortion ratio |  | Single ended | Fast channel (max speed) | 63 | 65 | - |  |
|  |  |  |  | Slow channel (max speed) | 63 | 65 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 65 | 66 | - |  |
|  |  |  |  | Slow channel (max speed) | 65 | 66 | - |  |
| SNR | Signal-tonoise ratio |  | Single ended | Fast channel (max speed) | 64 | 65 | - |  |
|  |  |  |  | Slow channel (max speed) | 64 | 65 | - |  |
|  |  |  | Differential | Fast channel (max speed) | 66 | 67 | - |  |
|  |  |  |  | Slow channel (max speed) | 66 | 67 | - |  |

Table 71. ADC accuracy - limited test conditions $4^{(1)(2)(3)}$ (continued)

| Sym- | Parameter | Conditions ${ }^{(4)}$ |  |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| THD | Total harmonic distortion | ADC clock frequency $\leq$ 26 MHz , $1.65 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDA}}=\mathrm{VREF}+\leq$ $3.6 \mathrm{~V} \text {, }$ <br> Voltage scaling Range 2 | Single ended | Fast channel (max speed) | - | -71 | -69 | dB |
|  |  |  |  | Slow channel (max speed) | - | -71 | -69 |  |
|  |  |  | Differential | Fast channel (max speed) | - | -73 | -72 |  |
|  |  |  |  | Slow channel (max speed) | - | -73 | -72 |  |

1. Guaranteed by design.
2. $A D C D C$ accuracy values are measured after internal calibration.
3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
4. The I/O analog switch voltage booster is enable when $\mathrm{V}_{\text {DDA }}<2.4 \mathrm{~V}$ (BOOSTEN $=1$ in the SYSCFG_CFGR1 when $V_{D D A}<2.4 \mathrm{~V}$ ). It is disable when $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$. No oversampling.

Figure 31. ADC accuracy characteristics


Figure 32. Typical connection diagram using the ADC


1. Refer to Table 66: ADC characteristics for the values of $R_{\text {AIN }}$ and $C_{A D C}$.
2. $\mathrm{C}_{\text {parasitic }}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to Table 60: I/O static characteristics for the value of the pad capacitance). A high $\mathrm{C}_{\text {parasitic }}$ value will downgrade conversion accuracy. To remedy this, $\mathrm{f}_{\mathrm{ADC}}$ should be reduced.
3. Refer to Table 60: I/O static characteristics for the values of Ilkg.

## General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 18: Power supply scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.

### 6.3.19 Digital-to-Analog converter characteristics

Table 72. DAC characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DDA }}$ | Analog supply voltage for DAC ON | DAC output buffer OFF (no resistive load on DAC1_OUTx pin or internal connection) |  | 1.71 | - | 3.6 | V |
|  |  | Other modes |  | 1.80 | - |  |  |
| $\mathrm{V}_{\text {REF+ }}$ | Positive reference voltage | DAC output buffer OFF (no resistive load on DAC1_OUTx pin or internal connection) |  | 1.71 | - | $\mathrm{V}_{\text {DDA }}$ |  |
|  |  | Other modes |  | 1.80 | - |  |  |
| $\mathrm{V}_{\text {ReF }}$ | Negative reference voltage | - |  | $\mathrm{V}_{\text {SSA }}$ |  |  |  |
| $\mathrm{R}_{\mathrm{L}}$ | Resistive load | DAC output buffer ON | connected to $\mathrm{V}_{\text {SSA }}$ | 5 | - | - | k $\Omega$ |
|  |  |  | connected to $\mathrm{V}_{\text {DDA }}$ | 25 | - | - |  |
| $\mathrm{R}_{\mathrm{O}}$ | Output Impedance | DAC output bu | ffer OFF | 9.6 | 11.7 | 13.8 | k $\Omega$ |
| $\mathrm{R}_{\text {BON }}$ | Output impedance sample and hold mode, output buffer ON | $V_{D D}=2.7 \mathrm{~V}$ |  | - | - | 2 | k $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.0 \mathrm{~V}$ |  | - | - | 3.5 |  |
| $\mathrm{R}_{\text {BOFF }}$ | Output impedance sample and hold mode, output buffer OFF | $V_{D D}=2.7 \mathrm{~V}$ |  | - | - | 16.5 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.0 \mathrm{~V}$ |  | - | - | 18.0 |  |
| $\mathrm{C}_{\mathrm{L}}$ | Capacitive load | DAC output buffer ON |  | - | - | 50 | pF |
| $\mathrm{C}_{\text {SH }}$ |  | Sample and hold mode |  | - | 0.1 | 1 | $\mu \mathrm{F}$ |
| V DAC_OUT | Voltage on DAC1_OUTx output | DAC output buffer ON |  | 0.2 | - | $\begin{gathered} \mathrm{V}_{\mathrm{REF}+} \\ -0.2 \end{gathered}$ | V |
|  |  | DAC output buffer OFF |  | 0 | - | $\mathrm{V}_{\text {REF+ }}$ |  |
| $t_{\text {SETtiling }}$ | Settling time (full scale: for a 12-bit code transition between the lowest and the highest input codes when DAC1_OUTx reaches final value$\pm 0.5 \mathrm{LSB}, \pm 1 \mathrm{LSB}, \pm 2 \mathrm{LSB},$$\pm 4 \text { LSB, } \pm 8 \text { LSB) }$ | Normal mode DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}$, $R \mathrm{~L} \geq 5 \mathrm{k} \Omega$ | $\pm 0.5$ LSB | - | 1.7 | 3 | $\mu \mathrm{s}$ |
|  |  |  | $\pm 1$ LSB | - | 1.6 | 2.9 |  |
|  |  |  | $\pm 2$ LSB | - | 1.55 | 2.85 |  |
|  |  |  | $\pm 4$ LSB | - | 1.48 | 2.8 |  |
|  |  |  | $\pm 8$ LSB | - | 1.4 | 2.75 |  |
|  |  | Normal mode DAC output buffer OFF, $\pm 1 \mathrm{LSB}, \mathrm{CL}=10 \mathrm{pF}$ |  | - | 2 | 2.5 |  |
| $\mathrm{t}_{\text {WAKEUP }}{ }^{(2)}$ | Wakeup time from off state (setting the ENx bit in the DAC Control register) until final value $\pm 1$ LSB | Normal mode DAC output buffer ON $C L \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ |  | - | 4.2 | 7.5 | $\mu \mathrm{s}$ |
|  |  | Normal mode DAC output buffer OFF, CL $\leq 10 \mathrm{pF}$ |  | - | 2 | 5 |  |
| PSRR | $V_{\text {DDA }}$ supply rejection ratio | Normal mode DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL}=5 \mathrm{k} \Omega$, DC |  | - | -80 | -28 | dB |

Table 72. DAC characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TW_to_w | Minimal time between two consecutive writes into the DAC_DORx register to guarantee a correct DAC1_OUTx for a small variation of the input code (1 LSB) <br> DAC_MCR:MODEx[2:0] = 000 or 001 <br> DAC_MCR:MODEx[2:0] = 010 or 011 | $\begin{aligned} & \mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega \\ & \mathrm{CL} \leq 10 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} 1 \\ 1.4 \end{gathered}$ | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SAMP }}$ | Sampling time in sample and hold mode (code transition between the lowest input code and the highest input code when DAC1_OUTx reaches final value $\pm 1$ LSB) | DAC1_OUTx pin connected | DAC output buffer $\mathrm{ON}, \mathrm{C}_{\mathrm{SH}}=100 \mathrm{nF}$ | - | 0.7 | 3.5 | ms |
|  |  |  | DAC output buffer OFF, $\mathrm{C}_{\mathrm{SH}}=100 \mathrm{nF}$ | - | 10.5 | 18 |  |
|  |  | DAC1_OUTx pin not connected (internal connection only) | DAC output buffer OFF | - | 2 | 3.5 | $\mu \mathrm{s}$ |
| $\mathrm{l}_{\text {leak }}$ | Output leakage current | Sample and h DAC1_OUTx p | ld mode, in connected | - | - | _(3) | nA |
| $\mathrm{Cl}_{\text {int }}$ | Internal sample and hold capacitor |  | - | 5.2 | 7 | 8.8 | pF |
| ${ }^{\text {TRIM }}$ | Middle code offset trim time | DAC output bu | ffer ON | 50 | - | - | $\mu \mathrm{s}$ |
| $V_{\text {offset }}$ | Middle code offset for 1 trim code step | $\mathrm{V}_{\text {REF+ }}=3.6 \mathrm{~V}$ |  | - | 1500 | - | V |
|  |  | $\mathrm{V}_{\text {REF+ }}=1.8 \mathrm{~V}$ |  | - | 750 | - | $\mu$ |
| $\mathrm{I}_{\text {DDA }}(\mathrm{DAC})$ | DAC consumption from $V_{\text {DDA }}$ | DAC output buffer ON | No load, middle code (0x800) | - | 315 | 500 | $\mu \mathrm{A}$ |
|  |  |  | No load, worst code (0xF1C) | - | 450 | 670 |  |
|  |  | DAC output buffer OFF | No load, middle code (0x800) | - | - | 0.2 |  |
|  |  | $\begin{aligned} & \text { Sample and hold mode, } \mathrm{C}_{\mathrm{SH}}= \\ & 100 \mathrm{nF} \end{aligned}$ |  | - | 315 x Ton/(Ton +Toff) (4) | $670 \times$ Ton/(Ton +Toff) (4) |  |

Table 72. DAC characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DDV}}(\mathrm{DAC})$ | DAC consumption from $\mathrm{V}_{\text {REF }+}$ | DAC output buffer ON | No load, middle code (0x800) | - | 185 | 240 | $\mu \mathrm{A}$ |
|  |  |  | No load, worst code (0xF1C) | - | 340 | 400 |  |
|  |  | DAC output buffer OFF | No load, middle code (0x800) | - | 155 | 205 |  |
|  |  | Sample and hold mode, buffer ON, $\mathrm{C}_{\mathrm{SH}}=100 \mathrm{nF}$, worst case |  | - | $185 \times$ Ton/(Ton +Toff) (4) | $400 \times$ Ton/(Ton +Toff) (4) |  |
|  |  | Sample and hold mode, buffer OFF, $\mathrm{C}_{\mathrm{SH}}=100 \mathrm{nF}$, worst case |  | - | $155 \times$ Ton/(Ton +Toff) (4) | $205 \times$ Ton/(Ton +Toff) (4) |  |

1. Guaranteed by design.
2. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).
3. Refer to Table 60: I/O static characteristics.
4. Ton is the Refresh phase duration. Toff is the Hold phase duration. Refer to RM0394 reference manual for more details.

Figure 33. 12-bit buffered / non-buffered DAC


1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC_CR register.

Table 73. DAC accuracy ${ }^{(1)}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DNL | Differential non linearity ${ }^{(2)}$ | DAC output buffer ON |  | - | - | $\pm 2$ | LSB |
|  |  | DAC output buffer OFF |  | - | - | $\pm 2$ |  |
| - | monotonicity | 10 bits |  | guaranteed |  |  |  |
| INL | Integral non linearity ${ }^{(3)}$ | DAC output buffer ON $C L \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ |  | - | - | $\pm 4$ |  |
|  |  | DAC output buffer OFF $\mathrm{CL} \leq 50 \mathrm{pF}$, no RL |  | - | - | $\pm 4$ |  |
| Offset | Offset error at code $0 \times 800^{(3)}$ | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ | $\mathrm{V}_{\text {REF+ }}=3.6 \mathrm{~V}$ | - | - | $\pm 12$ |  |
|  |  |  | $\mathrm{V}_{\text {REF+ }}=1.8 \mathrm{~V}$ | - | - | $\pm 25$ |  |
|  |  | DAC output buffer OFF $\mathrm{CL} \leq 50 \mathrm{pF}$, no RL |  | - | - | $\pm 8$ |  |
| Offset1 | Offset error at code $0 \times 001^{(4)}$ | DAC output buffer OFF $C L \leq 50 \mathrm{pF}$, no RL |  | - | - | $\pm 5$ |  |
| OffsetCal | Offset Error at code 0x800 after calibration | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ | $\mathrm{V}_{\text {REF+ }}=3.6 \mathrm{~V}$ | - | - | $\pm 5$ |  |
|  |  |  | $\mathrm{V}_{\text {REF+ }}=1.8 \mathrm{~V}$ | - | - | $\pm 7$ |  |
| Gain | Gain error ${ }^{(5)}$ | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ |  | - | - | $\pm 0.5$ | \% |
|  |  | DAC output buffer OFF $\mathrm{CL} \leq 50 \mathrm{pF}$, no RL |  | - | - | $\pm 0.5$ |  |
| TUE | Total unadjusted error | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ |  | - | - | $\pm 30$ | LSB |
|  |  | DAC output buffer OFF $\mathrm{CL} \leq 50 \mathrm{pF}$, no RL |  | - | - | $\pm 12$ |  |
| TUECal | Total unadjusted error after calibration | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ |  | - | - | $\pm 23$ | LSB |
| SNR | Signal-to-noise ratio | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega$ 1 kHz , BW 500 kHz |  | - | 71.2 | - | dB |
|  |  | DAC output buffer OFF CL $\leq 50 \mathrm{pF}$, no RL, 1 kHz BW 500 kHz |  | - | 71.6 | - |  |
| THD | Total harmonic distortion | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega, 1 \mathrm{kHz}$ |  | - | -78 | - | dB |
|  |  | DAC output buffer OFF CL $\leq 50 \mathrm{pF}$, no RL, 1 kHz |  | - | -79 | - |  |

Table 73. DAC accuracy ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-noise and distortion ratio | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega, 1 \mathrm{kHz}$ | - | 70.4 | - | dB |
|  |  | DAC output buffer OFF CL $\leq 50 \mathrm{pF}$, no RL, 1 kHz | - | 71 | - |  |
| ENOB | Effective number of bits | DAC output buffer ON $\mathrm{CL} \leq 50 \mathrm{pF}, \mathrm{RL} \geq 5 \mathrm{k} \Omega, 1 \mathrm{kHz}$ | - | 11.4 | - | bits |
|  |  | DAC output buffer OFF $\mathrm{CL} \leq 50 \mathrm{pF}$, no RL, 1 kHz | - | 11.5 | - |  |

1. Guaranteed by design.
2. Difference between two consecutive codes - 1 LSB.
3. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.
4. Difference between the value measured at Code (0x001) and the ideal value.
5. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and $\left(\mathrm{V}_{\mathrm{REF}+}-0.2\right) \mathrm{V}$ when buffer is ON .

### 6.3.20 Voltage reference buffer characteristics

Table 74. VREFBUF characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDA }}$ | Analog supply voltage | Normal mode | $\mathrm{V}_{\mathrm{RS}}=0$ | 2.4 | - | 3.6 | V |
|  |  |  | $\mathrm{V}_{\mathrm{RS}}=1$ | 2.8 | - | 3.6 |  |
|  |  | Degraded mode ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{RS}}=0$ | 1.65 | - | 2.4 |  |
|  |  |  | $\mathrm{V}_{\mathrm{RS}}=1$ | 1.65 | - | 2.8 |  |
| $\begin{aligned} & \mathrm{V}_{\text {REFBUF }_{-}} \\ & \text {OUT } \end{aligned}$ | Voltage reference output | Normal mode | $\mathrm{V}_{\mathrm{RS}}=0$ | $2.046^{(3)}$ | 2.048 | $2.049^{(3)}$ |  |
|  |  |  | $V_{\text {RS }}=1$ | $2.498{ }^{(3)}$ | 2.5 | $2.502^{(3)}$ |  |
|  |  | Degraded mode ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{RS}}=0$ | $\mathrm{V}_{\text {DDA }}-150 \mathrm{mV}$ | - | $\mathrm{V}_{\text {DDA }}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{RS}}=1$ | $\mathrm{V}_{\text {DDA }}-150 \mathrm{mV}$ | - | $\mathrm{V}_{\text {DDA }}$ |  |
| TRIM | Trim step resolution | - | - | - | $\pm 0.05$ | $\pm 0.1$ | \% |
| CL | Load capacitor | - | - | 0.5 | 1 | 1.5 | $\mu \mathrm{F}$ |
| esr | Equivalent Serial Resistor of Cload | - | - | - | - | 2 | $\Omega$ |
| $\mathrm{I}_{\text {load }}$ | Static load current | - | - | - | - | 4 | mA |
| $\mathrm{l}_{\text {line_reg }}$ | Line regulation | $2.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DDA}} \leq 3.6 \mathrm{~V}$ | $\mathrm{I}_{\text {load }}=500 \mu \mathrm{~A}$ | - | 200 | 1000 | ppm/V |
|  |  |  | $\mathrm{l}_{\text {load }}=4 \mathrm{~mA}$ | - | 100 | 500 |  |
| Ioad_reg | Load regulation | $500 \mu \mathrm{~A} \leq \mathrm{I}_{\text {load }} \leq 4 \mathrm{~mA}$ | Normal mode | - | 50 | 500 | ppm/mA |
| $\mathrm{T}_{\text {Coeff }}$ | Temperature coefficient | $-40^{\circ} \mathrm{C}<\mathrm{T}_{J}<+125^{\circ} \mathrm{C}$ |  | - | - | $\mathrm{T}_{\text {coeff }}$ vrefint + 50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | $0^{\circ} \mathrm{C}<\mathrm{T}_{J}<+50^{\circ} \mathrm{C}$ |  | - | - | $\begin{gathered} \mathrm{T}_{\text {coeff }} \\ \text { vrefint } \\ 50 \end{gathered}$ |  |
| PSRR | Power supply rejection | DC |  | 40 | 60 | - | dB |
|  |  | 100 kHz |  | 25 | 40 | - |  |
| $\mathrm{t}_{\text {START }}$ | Start-up time | $C L=0.5 \mu \mathrm{~F}^{(4)}$ |  | - | 300 | 350 | $\mu \mathrm{s}$ |
|  |  | $C L=1.1 \mu \mathrm{~F}^{(4)}$ |  | - | 500 | 650 |  |
|  |  | $\mathrm{CL}=1.5 \mu \mathrm{~F}^{(4)}$ |  | - | 650 | 800 |  |
| $\mathrm{I}_{\text {INRUSH }}$ | Control of maximum DC current drive on VREFBUF_ OUT during start-up phase (5) | $\square$ | - | - | 8 | - | mA |

Table 74. VREFBUF characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| I DDA(VREF BUF) | VREFBUF consumption from $V_{\text {DDA }}$ | $\mathrm{I}_{\text {oad }}=0 \mu \mathrm{~A}$ | - | 16 | 25 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{l}_{\text {load }}=500 \mu \mathrm{~A}$ | - | 18 | 30 |  |
|  |  | $\mathrm{l}_{\text {load }}=4 \mathrm{~mA}$ | - | 35 | 50 |  |

1. Guaranteed by design, unless otherwise specified.
2. In degraded mode, the voltage reference buffer can not maintain accurately the output voltage which will follow (VDA ${ }_{\text {- }}$ drop voltage).
3. Guaranteed by test in production.
4. The capacitive load must include a 100 nF capacitor in order to cut-off the high frequency noise.
5. To correctly control the VREFBUF inrush current during start-up phase and scaling change, the $\mathrm{V}_{\text {DDA }}$ voltage should be in the range [2.4 V to 3.6 V ] and [ 2.8 V to 3.6 V ] respectively for $\mathrm{V}_{\mathrm{RS}}=0$ and $\mathrm{V}_{\mathrm{RS}}=1$.

### 6.3.21 Comparator characteristics

Table 75. COMP characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDA }}$ | Analog supply voltage | - |  | 1.62 | - | 3.6 | V |
| $\mathrm{V}_{\text {IN }}$ | Comparator input voltage range | - |  | 0 | - | $V_{\text {DDA }}$ |  |
| $\mathrm{V}_{\mathrm{BG}}{ }^{(2)}$ | Scaler input voltage | - |  | $\mathrm{V}_{\text {REFINT }}$ |  |  |  |
| $\mathrm{V}_{\text {SC }}$ | Scaler offset voltage |  | - | - | $\pm 5$ | $\pm 10$ | mV |
| $\mathrm{I}_{\text {DDA }}(\mathrm{SCALER})$ | Scaler static consumption from $V_{\text {DDA }}$ | BRG_EN=0 (bridge disable) |  | - | 200 | 300 | nA |
|  |  | BRG_EN=1 (bridge enable) |  | - | 0.8 | 1 | $\mu \mathrm{A}$ |
| tstart_SCALER | Scaler startup time | - |  | - | 100 | 200 | $\mu \mathrm{s}$ |
| ${ }_{\text {t START }}$ | Comparator startup time to reach propagation delay specification | High-speed mode | $\mathrm{V}_{\text {DDA }} \geq 2.7 \mathrm{~V}$ | - | - | 5 | $\mu \mathrm{s}$ |
|  |  |  | $\mathrm{V}_{\text {DDA }}<2.7 \mathrm{~V}$ | - | - | 7 |  |
|  |  | Medium mode | $\mathrm{V}_{\mathrm{DDA}} \geq 2.7 \mathrm{~V}$ | - | - | 15 |  |
|  |  |  | $\mathrm{V}_{\text {DDA }}<2.7 \mathrm{~V}$ | - | - | 25 |  |
|  |  | Ultra-low-power mode |  | - | - | 40 |  |
| $\mathrm{t}_{\mathrm{D}}{ }^{(3)}$ | Propagation delay with 100 mV overdrive | High-speed mode | $\mathrm{V}_{\mathrm{DDA}} \geq 2.7 \mathrm{~V}$ | - | 55 | 80 | ns |
|  |  |  | $\mathrm{V}_{\text {DDA }}<2.7 \mathrm{~V}$ | - | 65 | 100 |  |
|  |  | Medium mode |  | - | 0.55 | 0.9 | $\mu \mathrm{s}$ |
|  |  | Ultra-low-power mode |  | - | 4 | 7 |  |
| $V_{\text {offset }}$ | Comparator offset error | Full common mode range | - | - | $\pm 5$ | $\pm 20$ | mV |
| $\mathrm{V}_{\text {hys }}$ | Comparator hysteresis | No hysteresis |  | - | 0 | - | mV |
|  |  | Low hysteresis |  | - | 8 | - |  |
|  |  | Medium hysteresis |  | - | 15 | - |  |
|  |  | High hysteresis |  | - | 27 | - |  |

Table 75. COMP characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {DDA }}(\mathrm{COMP})$ | Comparator consumption from $V_{D D A}$ | Ultra-lowpower mode | Static | - | 400 | 600 | nA |
|  |  |  | With 50 kHz <br> $\pm 100 \mathrm{mV}$ overdrive <br> square signal | - | 1200 | - |  |
|  |  |  | Static | - | 5 | 7 | $\mu \mathrm{A}$ |
|  |  | Medium mode | With 50 kHz <br> $\pm 100 \mathrm{mV}$ overdrive <br> square signal | - | 6 | - |  |
|  |  | High-speed mode | Static | - | 70 | 100 |  |
|  |  |  | With 50 kHz $\pm 100 \mathrm{mV}$ overdrive square signal | - | 75 | - |  |
| $I_{\text {bias }}$ | Comparator input bias current |  | - | - | - | _(4) | nA |

1. Guaranteed by design, unless otherwise specified.
2. Refer to Table 25: Embedded internal voltage reference.
3. Guaranteed by characterization results.
4. Mostly I/O leakage when used in analog mode. Refer to $\mathrm{I}_{\mathrm{Ikg}}$ parameter in Table 60: I/O static characteristics.

### 6.3.22 Operational amplifiers characteristics

Table 76. OPAMP characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DDA }}$ | Analog supply voltage ${ }^{(2)}$ | - | 1.8 | - | 3.6 | V |
| CMIR | Common mode input range | - | 0 | - | $V_{\text {DDA }}$ | V |
| $\mathrm{VI}_{\text {OFFSET }}$ | Input offset voltage | $25^{\circ} \mathrm{C}$, No Load on output. | - | - | $\pm 1.5$ | mV |
|  |  | All voltage/Temp. | - | - | $\pm 3$ |  |
| $\Delta \mathrm{VI}_{\text {OFFSET }}$ | Input offset voltage drift | Normal mode | - | $\pm 5$ | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | Low-power mode | - | $\pm 10$ | - |  |
| TRIMOFFSETP TRIMLPOFFSETP | Offset trim step at low common input voltage ( $0.1 \times \mathrm{V}_{\text {DDA }}$ ) | - | - | 0.8 | 1.1 | mV |
| TRIMOFFSETN TRIMLPOFFSETN | Offset trim step at high common input voltage $\left(0.9 \times V_{\text {DDA }}\right)$ | - | - | 1 | 1.35 |  |

Table 76. OPAMP characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter |  | ditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {LOAD }}$ | Drive current | Normal mode | $\mathrm{V}_{\mathrm{DDA}} \geq 2 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | Low-power mode |  | - | - | 100 |  |
| $\mathrm{I}_{\text {LOAD_PGA }}$ | Drive current in PGA mode | Normal mode | $\mathrm{V}_{\mathrm{DDA}} \geq 2 \mathrm{~V}$ | - | - | 450 |  |
|  |  | Low-power mode |  | - | - | 50 |  |
| $\mathrm{R}_{\text {LOAD }}$ | Resistive load (connected to VSSA or to VDDA) | Normal mode | $\mathrm{V}_{\mathrm{DDA}}<2 \mathrm{~V}$ | 4 | - | - | k $\Omega$ |
|  |  | Low-power mode |  | 20 | - | - |  |
| $\mathrm{R}_{\text {LOAD_PGA }}$ | Resistive load in PGA mode (connected to VSSA or to $V_{\text {DDA }}$ ) | Normal mode | $\mathrm{V}_{\mathrm{DDA}}<2 \mathrm{~V}$ | 4.5 | - | - |  |
|  |  | Low-power mode |  | 40 | - | - |  |
| $\mathrm{C}_{\text {LOAD }}$ | Capacitive load |  | - | - | - | 50 | pF |
| CMRR | Common mode rejection ratio | Normal mode |  | - | -85 | - | dB |
|  |  | Low-power mode |  | - | -90 | - |  |
| PSRR | Power supply rejection ratio | Normal mode | $\begin{aligned} & \mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pf}, \\ & \mathrm{R}_{\text {LOAD }} \geq 4 \mathrm{k} \Omega \mathrm{DC} \end{aligned}$ | 70 | 85 | - | dB |
|  |  | Low-power mode | $\begin{aligned} & \mathrm{C}_{\mathrm{LOAD}} \leq 50 \mathrm{pf}, \\ & \mathrm{R}_{\mathrm{LOAD}} \geq 20 \mathrm{k} \Omega \mathrm{DC} \end{aligned}$ | 72 | 90 | - |  |
| GBW | Gain Bandwidth Product | Normal mode | $\begin{aligned} & \mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V} \\ & (\mathrm{OPA} \text { RANGE }=1) \end{aligned}$ | 550 | 1600 | 2200 | kHz |
|  |  | Low-power mode |  | 100 | 420 | 600 |  |
|  |  | Normal mode | $\begin{aligned} & \mathrm{V}_{\mathrm{DDA}}<2.4 \mathrm{~V} \\ & (\mathrm{OPA} \text { RANGE }=0) \end{aligned}$ | 250 | 700 | 950 |  |
|  |  | Low-power mode |  | 40 | 180 | 280 |  |
| SR ${ }^{(3)}$ | Slew rate (from 10 and $90 \%$ of output voltage) | Normal mode | $\mathrm{V}_{\mathrm{DDA}} \geq 2.4 \mathrm{~V}$ | - | 700 | - | $\mathrm{V} / \mathrm{ms}$ |
|  |  | Low-power mode |  | - | 180 | - |  |
|  |  | Normal mode | $\mathrm{V}_{\mathrm{DDA}}<2.4 \mathrm{~V}$ | - | 300 | - |  |
|  |  | Low-power mode |  | - | 80 | - |  |
| AO | Open loop gain | Normal mode |  | 55 | 110 | - | dB |
|  |  | Low-power mode |  | 45 | 110 | - |  |
| $\mathrm{V}_{\text {OHSAT }}{ }^{(3)}$ | High saturation voltage | Normal mode | $\mathrm{I}_{\text {load }}=\max \text { or } \mathrm{R}_{\text {load }}=$$\text { min Input at } V_{\text {DDA }} \text {. }$ | $\begin{gathered} \mathrm{V}_{\text {DDA }}- \\ 100 \end{gathered}$ | - | - | mV |
|  |  | Low-power mode |  | $\begin{gathered} \mathrm{V}_{\mathrm{DDA}}- \\ 50 \end{gathered}$ | - | - |  |
| $\mathrm{V}_{\text {OLSAT }}{ }^{(3)}$ | Low saturation voltage | Normal mode | $l_{\text {load }}=\max \text { or } \mathrm{R}_{\text {load }}=$ min Input at 0 . | - | - | 100 |  |
|  |  | Low-power mode |  | - | - | 50 |  |
| $\varphi_{m}$ | Phase margin | Normal mode |  | - | 74 | - | 。 |
|  |  | Low-power mode |  | - | 66 | - |  |

Table 76. OPAMP characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GM | Gain margin | Normal mode |  | - | 13 | - | dB |
|  |  | Low-power mode |  | - | 20 | - |  |
| $t_{\text {WAKEUP }}$ | Wake up time from OFF state. | Normal mode | $\mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pf}$, <br> $R_{\text {LOAD }} \geq 4 \mathrm{k} \Omega$ <br> follower <br> configuration | - | 5 | 10 | $\mu \mathrm{s}$ |
|  |  | Low-power mode | $\begin{aligned} & \mathrm{C}_{\text {LOAD }} \leq 50 \mathrm{pf}, \\ & \mathrm{R}_{\text {LOAD }} \geq 20 \mathrm{k} \Omega \\ & \text { follower } \\ & \text { configuration } \end{aligned}$ | - | 10 | 30 |  |
| $I_{\text {bias }}$ | OPAMP input bias current | General purpose input |  | - | - | -(4) | nA |
| PGA gain ${ }^{(3)}$ | Non inverting gain value | - |  | - | 2 | - | - |
|  |  |  |  | - | 4 | - |  |
|  |  |  |  | - | 8 | - |  |
|  |  |  |  | - | 16 | - |  |
| $\mathrm{R}_{\text {network }}$ | R2/R1 internal resistance values in PGA mode ${ }^{(5)}$ | PGA Gain = 2 |  | - | 80/80 | - | $k \Omega / k \Omega$ |
|  |  | PGA Gain $=4$ |  | - | $\begin{gathered} 120 / \\ 40 \end{gathered}$ | - |  |
|  |  | PGA Gain = 8 |  | - | $\begin{gathered} 140 / \\ 20 \end{gathered}$ | - |  |
|  |  | PGA Gain $=16$ |  | - | $\begin{gathered} 150 / \\ 10 \end{gathered}$ | - |  |
| Delta R | Resistance variation (R1 or R2) | - |  | -15 | - | 15 | \% |
| PGA gain error | PGA gain error | - |  | -1 | - | 1 | \% |
| PGA BW | PGA bandwidth for different non inverting gain | Gain $=2$ | - | - | $\begin{gathered} \text { GBW/ } \\ 2 \end{gathered}$ | - | MHz |
|  |  | Gain $=4$ | - | - | $\begin{gathered} \text { GBW/ } \\ 4 \end{gathered}$ | - |  |
|  |  | Gain $=8$ | - | - | $\begin{gathered} \text { GBW/ } \\ 8 \end{gathered}$ | - |  |
|  |  | Gain $=16$ | - | - | $\begin{gathered} \text { GBW/ } \\ 16 \end{gathered}$ | - |  |

Table 76. OPAMP characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| en | Voltage noise density | Normal mode | at 1 kHz , Output loaded with $4 \mathrm{k} \Omega$ | - | 500 | - | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  |  | Low-power mode | at 1 kHz , Output loaded with $20 \mathrm{k} \Omega$ | - | 600 | - |  |
|  |  | Normal mode | at 10 kHz , Output loaded with $4 \mathrm{k} \Omega$ | - | 180 | - |  |
|  |  | Low-power mode | at 10 kHz , Output loaded with $20 \mathrm{k} \Omega$ | - | 290 | - |  |
| $\mathrm{I}_{\text {DDA }}(\mathrm{OPAMP})^{(3)}$ | OPAMP consumption from $V_{\text {DDA }}$ | Normal mode | no Load, quiescent mode | - | 120 | 260 | $\mu \mathrm{A}$ |
|  |  | Low-power mode |  | - | 45 | 100 |  |

1. Guaranteed by design, unless otherwise specified.
2. The temperature range is limited to $0^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}$ when $\mathrm{V}_{\mathrm{DDA}}$ is below 2 V
3. Guaranteed by characterization results.
4. Mostly I/O leakage, when used in analog mode. Refer to $\mathrm{I}_{\mathrm{Ikg}}$ parameter in Table 60: I/O static characteristics.
5. R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1

### 6.3.23 Temperature sensor characteristics

Table 77. TS characteristics

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{L}}{ }^{(1)}$ | $\mathrm{V}_{\text {TS }}$ linearity with temperature | - | $\pm 1$ | $\pm 2$ | ${ }^{\circ} \mathrm{C}$ |
| Avg_Slope $^{(2)}$ | Average slope | 2.3 | 2.5 | 2.7 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{30}$ | Voltage at $30^{\circ} \mathrm{C}\left( \pm 5^{\circ} \mathrm{C}\right)^{(3)}$ | 0.742 | 0.76 | 0.785 | V |
| $\mathrm{t}_{\text {START }}$ <br> $\left(\mathrm{TS}_{\text {_BUF }}{ }^{(1)}\right.$ | Sensor Buffer Start-up time in continuous mode ${ }^{(4)}$ | - | 8 | 15 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {START }}{ }^{(1)}$ | Start-up time when entering in continuous mode ${ }^{(4)}$ | - | 70 | 120 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{S}_{-} \text {temp }}{ }^{(1)}$ | ADC sampling time when reading the temperature | 5 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{DD}}(\mathrm{TS})^{(1)}$ | Temperature sensor consumption from $\mathrm{V}_{\mathrm{DD}}$, when <br> selected by ADC | - | 4.7 | 7 | $\mu \mathrm{~A}$ |

1. Guaranteed by design.
2. Guaranteed by characterization results.
3. Measured at $\mathrm{V}_{\mathrm{DDA}}=3.0 \mathrm{~V} \pm 10 \mathrm{mV}$. The $\mathrm{V}_{30}$ ADC conversion result is stored in the TS_CAL1 byte. Refer to Table 8: Temperature sensor calibration values.
4. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.

### 6.3.24 $\quad V_{B A T}$ monitoring characteristics

Table 78. $\mathrm{V}_{\mathrm{BAT}}$ monitoring characteristics

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $R$ | Resistor bridge for $V_{\text {BAT }}$ | - | 39 | - | $\mathrm{k} \Omega$ |
| Q | Ratio on $\mathrm{V}_{\text {BAT }}$ measurement | - | 3 | - | - |
| $\mathrm{Er}^{(1)}$ | Error on Q | -10 | - | 10 | $\%$ |
| $\mathrm{t}_{\text {S_vbat }^{(1)}}$ | ADC sampling time when reading the VBAT | 12 | - | - | $\mu \mathrm{s}$ |

1. Guaranteed by design.

Table 79. $\mathrm{V}_{\mathrm{BAT}}$ charging characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{BC}}$ | Battery <br> charging <br> resistor | VBRS $=0$ | - | 5 | - | $\mathrm{k} \Omega$ |
|  | VBRS $=1$ | - | 1.5 | - |  |  |

### 6.3.25 Timer characteristics

The parameters given in the following tables are guaranteed by design.
Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 80. TIMx ${ }^{(1)}$ characteristics

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {res(TIM) }}$ | Timer resolution time | - | 1 | - | $\mathrm{t}_{\text {TIMxCLK }}$ |
|  |  | $\mathrm{f}_{\text {TIMxCLK }}=80 \mathrm{MHz}$ | 12.5 | - | ns |
| $\mathrm{f}_{\mathrm{EXT}}$ | Timer external clock frequency on CH 1 to CH 4 | - | 0 | $\mathrm{f}_{\text {TIMxCLK }} / 2$ | MHz |
|  |  | $\mathrm{f}_{\text {TIMxCLK }}=80 \mathrm{MHz}$ | 0 | 40 | MHz |
| $\mathrm{Res}_{\text {TIM }}$ | Timer resolution | TIMx (except TIM2) | - | 16 | bit |
|  |  | TIM2 | - | 32 |  |
| $\mathrm{t}_{\text {COUNTER }}$ | 16-bit counter clock period | - | 1 | 65536 | $\mathrm{t}_{\text {TIM } \times \text { CLK }}$ |
|  |  | $\mathrm{f}_{\text {TIMxCLK }}=80 \mathrm{MHz}$ | 0.0125 | 819.2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {MAX_COUNT }}$ | Maximum possible count with 32-bit counter | - | - | $65536 \times 65536$ | $\mathrm{t}_{\text {TIM } \times \text { CLK }}$ |
|  |  | $\mathrm{f}_{\text {TIMxCLK }}=80 \mathrm{MHz}$ | - | 53.68 | s |

1. TIMx , is used as a general term in which x stands for $1,2,3,4,5,6,7,8,15,16$ or 17 .

Table 81. IWDG min/max timeout period at $32 \mathrm{kHz}(\mathrm{LSI})^{(1)}$

| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]= <br> $\mathbf{0 x 0 0 0}$ | Max timeout RL[11:0]= <br> $\mathbf{0 x F F F}$ | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $/ 4$ | 0 | 0.125 | 512 |  |
| $/ 8$ | 1 | 0.250 | 1024 |  |
| $/ 16$ | 2 | 0.500 | 2048 | ms |
| $/ 32$ | 3 | 1.0 | 4096 |  |
| $/ 64$ | 4 | 2.0 | 16384 |  |
| $/ 128$ | 5 | 4.0 | 32768 |  |
| $/ 256$ | 6 or 7 | 8.0 |  |  |

1. The exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

Table 82. WWDG min/max timeout value at 80 MHz (PCLK)

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0.0512 | 3.2768 | ms |
| 2 | 1 | 0.1024 | 6.5536 |  |
| 4 | 2 | 0.2048 | 13.1072 |  |
| 8 | 3 | 0.4096 | 26.2144 |  |

### 6.3.2 Communication interfaces characteristics

## $1^{2} \mathrm{C}$ interface characteristics

The I2C interface meets the timings requirements of the $I^{2} \mathrm{C}$-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to $400 \mathrm{kbit} / \mathrm{s}$
- Fast-mode Plus (Fm+): with a bit rate up to $1 \mathrm{Mbit} / \mathrm{s}$.

The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0394 reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $\mathrm{V}_{\text {DDIOx }}$ is disabled, but is still present. Only FT_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics.
All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

Table 83. I2C analog filter characteristics ${ }^{(1)}$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{AF}}$ | Maximum pulse width of spikes <br> that are suppressed by the analog <br> filter | $50^{(2)}$ | $260^{(3)}$ | ns |

1. Guaranteed by design.
2. Spikes with widths below $\mathrm{t}_{\mathrm{AF}(\min )}$ are filtered.
3. Spikes with widths above $\mathrm{t}_{\mathrm{AF}(\max )}$ are not filtered

## SPI characteristics

Unless otherwise specified, the parameters given in Table 84 for SPI are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {PCLKx }}$ frequency and supply voltage conditions summarized in Table 22: General operating conditions.

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \times \mathrm{V}_{\mathrm{DD}}$

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

Table 84. SPI characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{r} f_{\mathrm{SCK}} \\ 1 / \mathrm{t}_{\mathrm{C}(\mathrm{SCK})} \end{array}$ | SPI clock frequency | Master mode receiver/full duplex $2.7<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ Voltage Range 1 | - | - | 40 | MHz |
|  |  | Master mode receiver/full duplex $1.71<V_{D D}<3.6 \mathrm{~V}$ Voltage Range 1 |  |  | 16 |  |
|  |  | Master mode transmitter $1.71<V_{D D}<3.6 \mathrm{~V}$ Voltage Range 1 |  |  | 40 |  |
|  |  | Slave mode receiver $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ Voltage Range 1 |  |  | 40 |  |
|  |  | Slave mode transmitter/full duplex $2.7<V_{D D}<3.6 \mathrm{~V}$ <br> Voltage Range 1 |  |  | $37^{(2)}$ |  |
|  |  | Slave mode transmitter/full duplex $1.71<V_{D D}<3.6 \mathrm{~V}$ Voltage Range 1 |  |  | $20^{(2)}$ |  |
|  |  | Voltage Range 2 |  |  | 13 |  |
| $\mathrm{t}_{\mathrm{su}(\mathrm{NSS})}$ | NSS setup time | Slave mode, SPI prescaler = 2 | $4 \times{ }^{\text {T PCLK }}$ | - | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (NSS) }}$ | NSS hold time | Slave mode, SPI prescaler = 2 | $2 \times \mathrm{T}_{\text {PCLK }}$ | - | - | ns |
| $\mathrm{t}_{\mathrm{w} \text { (SCKH) }}$ <br> $\mathrm{t}_{\mathrm{w}(\mathrm{SCKL})}$ | SCK high and low time | Master mode | $\mathrm{T}_{\text {PCLK }}{ }^{-2}$ | T PCLK | $\mathrm{T}_{\text {PCLK }}{ }^{+2}$ | ns |
| $\mathrm{t}_{\text {su(MI) }}$ | Data input setup time | Master mode | 4 | - | - | ns |
| $\mathrm{t}_{\mathrm{su}(\mathrm{SI})}$ | Data input setup time | Slave mode | 1.5 | - | - |  |
| $\mathrm{t}_{\mathrm{h}(\mathrm{MI})}$ | Data input hold time | Master mode | 6.5 | - | - |  |
| $\mathrm{t}_{\mathrm{h}(\mathrm{SI})}$ | Data input hold time | Slave mode | 1.5 | - | - |  |
| $\mathrm{t}_{\mathrm{a}(\mathrm{SO})}$ | Data output access time | Slave mode | 9 | - | 36 | ns |
| $\mathrm{t}_{\text {dis(SO) }}$ | Data output disable time | Slave mode | 9 | - | 16 | ns |

Table 84. SPI characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{v} \text { (SO) }}$ | Data output valid time | Slave mode $2.7<V_{D D}<3.6 \mathrm{~V}$ Voltage Range 1 | - | 12.5 | 13.5 | ns |
|  |  | Slave mode $1.71<V_{D D}<3.6 \mathrm{~V}$ Voltage Range 1 | - | 12.5 | 24 |  |
|  |  | Slave mode $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}$ Voltage Range 2 | - | 12.5 | 33 |  |
| $\mathrm{t}_{\mathrm{v} \text { (MO) }}$ |  | Master mode | - | 4.5 | 6 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SO) }}$ | Data output hold time | Slave mode | 7 | - | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (MO) }}$ |  | Master mode | 0 | - | - |  |

1. Guaranteed by characterization results.
2. Maximum frequency in Slave transmitter mode is determined by the sum of $\mathrm{t}_{\mathrm{v}(\mathrm{SO})}$ and $\mathrm{t}_{\text {sul }}$ (MI) which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $\mathrm{t}_{\mathrm{su}(\mathrm{MI})}=0$ while Duty $(\mathrm{SCK})=50 \%$.

Figure 34. SPI timing diagram - slave mode and CPHA $=0$


Figure 35. SPI timing diagram - slave mode and CPHA = 1


1. Measurement points are done at CMOS levels: $0.3 \mathrm{~V}_{\mathrm{DD}}$ and $0.7 \mathrm{~V}_{\mathrm{DD}}$.

Figure 36. SPI timing diagram - master mode


1. Measurement points are done at CMOS levels: $0.3 \mathrm{~V}_{\mathrm{DD}}$ and $0.7 \mathrm{~V}_{\mathrm{DD}}$.

## Quad SPI characteristics

Unless otherwise specified, the parameters given in Table 85 and Table 86 for Quad SPI are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {AHB }}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 22: General operating conditions, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C=15 or 20 pF
- Measurement points are done at CMOS levels: $0.5 \times \mathrm{V}_{\mathrm{DD}}$

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics.

Table 85. Quad SPI characteristics in SDR mode ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{F}_{\mathrm{CK}} \\ 1 / \mathrm{t}_{(\mathrm{CK})} \end{gathered}$ | Quad SPI clock frequency | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$ <br> Voltage Range 1 | - | - | 40 | MHz |
|  |  | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=15 \mathrm{pF}$ <br> Voltage Range 1 | - | - | 48 |  |
|  |  | $2.7<V_{D D}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=15 \mathrm{pF}$ <br> Voltage Range 1 | - | - | 60 |  |
|  |  | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}_{\mathrm{LOAD}}=20 \mathrm{pF}$ <br> Voltage Range 2 | - | - | 26 |  |
| $\mathrm{t}_{\mathrm{w} \text { (CKH) }}$ | Quad SPI clock high and low time | $\mathrm{f}_{\text {AHBCLK }}=48 \mathrm{MHz}$, presc $=0$ | $\mathrm{t}_{(\mathrm{CK})} / 2-2$ | - | ${ }_{( }^{\text {(CK) }} / 2$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (CKL) }}$ |  |  | ${ }^{\text {t }}$ (CK) $/ 2$ | - | $\mathrm{t}_{(\mathrm{CK})} / 2+2$ |  |
| $\mathrm{t}_{\mathrm{s}(\mathrm{IN})}$ | Data input setup time | Voltage Range 1 | 2 | - | - |  |
|  |  | Voltage Range 2 | 3.5 | - | - |  |
| $t_{\text {h(IN }}$ | Data input hold time | Voltage Range 1 | 5 | - | - |  |
|  |  | Voltage Range 2 | 6.5 | - | - |  |
| $\mathrm{t}_{\mathrm{v} \text { (OUT) }}$ | Data output valid time | Voltage Range 1 | - | 1 | 5 |  |
|  |  | Voltage Range 2 | - | 3 | 5 |  |
| $t_{\text {h(OUT }}$ | Data output hold time | Voltage Range 1 | 0 | - | - |  |
|  |  | Voltage Range 2 | 0 | - | - |  |

1. Guaranteed by characterization results.

Table 86. QUADSPI characteristics in DDR mode ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{F}_{\mathrm{CK}} \\ 1 / \mathrm{t}_{(\mathrm{CK})} \end{gathered}$ | Quad SPI clock frequency | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$ Voltage Range 1 | - | - | 40 | MHz |
|  |  | $2<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$ <br> Voltage Range 1 | - | - | 48 |  |
|  |  | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=15 \mathrm{pF}$ <br> Voltage Range 1 | - | - | 48 |  |
|  |  | $1.71<\mathrm{V}_{\mathrm{DD}}<3.6 \mathrm{~V}_{\mathrm{LOAD}}=20 \mathrm{pF}$ Voltage Range 2 | - | - | 26 |  |
| $\mathrm{t}_{\mathrm{w} \text { (CKH) }}$ | Quad SPI clock high and low time | $\mathrm{f}_{\text {AHBCLK }}=48 \mathrm{MHz}$, presc $=0$ | $\mathrm{t}_{(\mathrm{CK})} / 2-2$ | - | ${ }_{( }^{\text {(CK) }} / 2$ | ns |
| $\mathrm{t}_{\mathrm{w} \text { (CKL) }}$ |  |  | ${ }_{( }^{\text {(CK) }}$ /2 | - | ${ }_{( }(\mathrm{CK})^{\prime} 2+2$ |  |
| $\mathrm{t}_{\text {sr }(\mathrm{IN})}$ | Data input setup time on rising edge | Voltage Range 1 | 1 | - | - |  |
|  |  | Voltage Range 2 | 3.5 |  |  |  |
| $\mathrm{t}_{\mathrm{sf}(\mathrm{IN})}$ | Data input setup time on falling edge | Voltage Range 1 | 1 | - | - |  |
|  |  | Voltage Range 2 | 1.5 |  |  |  |
| $t_{\text {hr }(1 N)}$ | Data input hold time on rising edge | Voltage Range 1 | 6 | - | - |  |
|  |  | Voltage Range 2 | 6.5 |  |  |  |
| $t_{\text {hf( }}(\mathrm{IN})$ | Data input hold time on falling edge | Voltage Range 1 | 5.5 | - | - |  |
|  |  | Voltage Range 2 | 5.5 |  |  |  |
| $\mathrm{t}_{\mathrm{vr} \text { (OUT) }}$ | Data output valid time on rising edge | Voltage Range 1 | - | 5 | 5.5 |  |
|  |  | Voltage Range 2 |  | 9.5 | 14 |  |
| $\mathrm{t}_{\mathrm{vf} \text { (OUT) }}$ | Data output valid time on falling edge | Voltage Range 1 | - | 5 | 8.5 |  |
|  |  | Voltage Range 2 |  | 15 | 19 |  |
| $\mathrm{thr}_{\text {(OUT) }}$ | Data output hold time on rising edge | Voltage Range 1 | 3.5 | - | - |  |
|  |  | Voltage Range 2 | 8 | - |  |  |
| $\mathrm{thf}_{\mathrm{hf}} \mathrm{OUT}$ ) | Data output hold time on falling edge | Voltage Range 1 | 3.5 | - | - |  |
|  |  | Voltage Range 2 | 13 | - |  |  |

1. Guaranteed by characterization results.

Figure 37. Quad SPI timing diagram - SDR mode


Figure 38. Quad SPI timing diagram - DDR mode


## SAI characteristics

Unless otherwise specified, the parameters given in Table 87 for SAI are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {PCLKx }}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized inTable 22: General operating conditions, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \times \mathrm{V}_{\mathrm{DD}}$

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CK,SD,FS).

Table 87. SAI characteristics ${ }^{(1)}$

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MCLK }}$ | SAI Main clock output | - | - | 50 | MHz |
| $\mathrm{f}_{\mathrm{CK}}$ | SAI clock frequency ${ }^{(2)}$ | Master transmitter $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ Voltage Range 1 | - | 18.5 | MHz |
|  |  | Master transmitter $1.71 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ Voltage Range 1 | - | 12.5 |  |
|  |  | Master receiver Voltage Range 1 | - | 25 |  |
|  |  | Slave transmitter $2.7 \leq V_{D D} \leq 3.6$ Voltage Range 1 | - | 22.5 |  |
|  |  | Slave transmitter $1.71 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ Voltage Range 1 | - | 14.5 |  |
|  |  | Slave receiver Voltage Range 1 | - | 25 |  |
|  |  | Voltage Range 2 | - | 12.5 |  |
| $\mathrm{t}_{\mathrm{v} \text { (FS) }}$ | FS valid time | Master mode $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 22 | ns |
|  |  | Master mode $1.71 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 40 |  |
| $\mathrm{t}_{\mathrm{h} \text { (FS) }}$ | FS hold time | Master mode | 10 | - | ns |
| $\mathrm{t}_{\text {su(FS) }}$ | FS setup time | Slave mode | 1 | - | ns |
| $\mathrm{t}_{\mathrm{h} \text { (FS) }}$ | FS hold time | Slave mode | 2 | - | ns |
| $\mathrm{t}_{\text {su(SD_A_MR) }}$ | Data input setup time | Master receiver | 2 | - | ns |
| $\mathrm{t}_{\text {su(SD_B_SR) }}$ |  | Slave receiver | 1.5 | - |  |
| $t_{\text {h(SD_A_MR) }}$ | Data input hold time | Master receiver | 5 | - | ns |
| $t_{\text {h(SD_B_SR) }}$ |  | Slave receiver | 2.5 | - |  |

Table 87. SAI characteristics ${ }^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{v} \text { (SD_B_ST) }}$ | Data output valid time | Slave transmitter (after enable edge) $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 22 | ns |
|  |  | Slave transmitter (after enable edge) $1.71 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 34 |  |
| $\mathrm{t}_{\mathrm{h} \text { (SD_B_ST) }}$ | Data output hold time | Slave transmitter (after enable edge) | 10 | - | ns |
| $\mathrm{t}_{\mathrm{v} \text { (SD_A_MT) }}$ | Data output valid time | Master transmitter (after enable edge) $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 27 | ns |
|  |  | Master transmitter (after enable edge) $1.71 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | - | 40 |  |
| $\mathrm{t}_{\text {(SD_A_MT) }}$ | Data output hold time | Master transmitter (after enable edge) | 10 | - | ns |

1. Guaranteed by characterization results.
2. APB clock frequency must be at least twice SAI clock frequency.

Figure 39. SAI master timing waveforms


Figure 40. SAI slave timing waveforms


## SDMMC characteristics

Unless otherwise specified, the parameters given in Table 88 for SDIO are derived from tests performed under the ambient temperature, $\mathrm{f}_{\text {PCLKx }}$ frequency and $\mathrm{V}_{\mathrm{DD}}$ supply voltage conditions summarized in Table 22: General operating conditions, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load $\mathrm{C}=30 \mathrm{pF}$
- Measurement points are done at CMOS levels: $0.5 \times \mathrm{V}_{\mathrm{DD}}$

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output characteristics.

Table 88. SD / MMC dynamic characteristics, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}^{(1)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $f_{P P}$ | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz |
| - | SDIO_CK/fPCLK2 frequency ratio | - | - | - | $4 / 3$ | - |
| $\mathrm{t}_{\mathrm{W}(\mathrm{CKL})}$ | Clock low time | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 8 | 10 | - | ns |
| $\mathrm{t}_{\mathrm{W}(\mathrm{CKH})}$ | Clock high time | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 8 | 10 | - | ns |

CMD, D inputs (referenced to CK) in MMC and SD HS mode

| $\mathrm{t}_{\mathrm{ISU}}$ | Input setup time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 3.5 | - | - | ns |
| :---: | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{\mathrm{IH}}$ | Input hold time HS | $\mathrm{f}_{\text {PP }}=50 \mathrm{MHz}$ | 2.5 | - | - | ns |

CMD, D outputs (referenced to CK) in MMC and SD HS mode

| $\mathrm{t}_{\mathrm{OV}}$ | Output valid time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | - | 12 | 13 | ns |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{OH}}$ | Output hold time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 10 | - | - | ns |

CMD, D inputs (referenced to CK) in SD default mode

| $t_{\text {ISUD }}$ | Input setup time SD | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 3.5 | - | - | ns |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{IHD}}$ | Input hold time SD | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 3 | - | - | ns |

Table 88. SD / MMC dynamic characteristics, $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}^{(1)}$ (continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| CMD, D outputs (referenced to CK) in SD default mode |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{OVD}}$ | Output valid default time SD | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | - | 2 | 3 | ns |
| $\mathrm{t}_{\mathrm{OHD}}$ | Output hold default time SD | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 0 | - | - | ns |

1. Guaranteed by characterization results.

Table 89. eMMC dynamic characteristics, $\mathrm{V}_{\mathrm{DD}}=1.71 \mathrm{~V}$ to $1.9 \mathrm{~V}^{(1)(2)}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{PP}}$ | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz |
| - | SDIO_CK/f $\mathrm{f}_{\text {PCLK2 }}$ frequency ratio | - | - | - | $4 / 3$ | - |
| $\mathrm{t}_{\mathrm{W}(\mathrm{CKL})}$ | Clock low time | $\mathrm{f}_{\text {PP }}=50 \mathrm{MHz}$ | 8 | 10 | - | ns |
| $\mathrm{t}_{\mathrm{W}(\mathrm{CKH})}$ | Clock high time | $\mathrm{f}_{\text {PP }}=50 \mathrm{MHz}$ | 8 | 10 | - | ns |

CMD, D inputs (referenced to CK) in eMMC mode

| $\mathrm{t}_{\mathrm{ISU}}$ | Input setup time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 0 | - | - | ns |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{IH}}$ | Input hold time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 1.5 | - | - | ns |

CMD, D outputs (referenced to CK) in eMMC mode

| $\mathrm{t}_{\mathrm{OV}}$ | Output valid time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | - | 13.5 | 15 | ns |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{OH}}$ | Output hold time HS | $\mathrm{f}_{\mathrm{PP}}=50 \mathrm{MHz}$ | 9 | - | - | ns |

1. Guaranteed by characterization results.
2. $\mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$.

Figure 41. SDIO high-speed mode


Figure 42. SD default mode


## CAN (controller area network) interface

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN_TX and CAN_RX).

## SWPMI characteristics

The Single Wire Protocol Master Interface (SWPMI) and the associated SWPMI_IO transceiver are compliant with the ETSI TS 102613 technical specification.

Table 90. SWPMI electrical characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SWPSTART }}$ | SWPMI regulator startup time | SWP Class B $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3,3 \mathrm{~V}$ | - | - | 300 | $\mu \mathrm{s}$ |
| ${ }^{\text {SWPPBIT }}$ | SWP bit duration | $\mathrm{V}_{\text {CORE }}$ voltage range 1 | 500 | - | - | ns |
|  |  | $\mathrm{V}_{\text {CORE }}$ voltage range 2 | 620 | - | - |  |

## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.

### 7.1 LQFP100 package information

Figure 43. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 91. LQPF100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |

Table 91. LQPF100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 |
| D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 |
| D3 | - | 12.000 | - | - | 0.4724 | - |
| E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 |
| E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 |
| E3 | - | 12.000 | - | - | 0.4724 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0.0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ | $0.0^{\circ}$ | $3.5^{\circ}$ | $7.0^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits

Figure 44. LQFP100-100-pin, $14 \times 14 \mathrm{~mm}$ low-profile quad flat recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 45. LQFP100 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.2 UFBGA100 package information

Figure 46. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package outline


1. Drawing is not to scale.

Table 92. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | - | - | 0.600 | - | - | 0.0236 |
| A1 | - | - | 0.110 | - | - | 0.0043 |
| A2 | - | 0.450 | - | - | 0.0177 | - |
| A3 | - | 0.130 | - | - | 0.0051 | 0.0094 |
| A4 | - | 0.320 | - | - | 0.0126 | - |
| b | 0.240 | 0.290 | 0.340 | 0.0094 | 0.0114 | 0.0134 |
| D | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 |
| D1 | - | 5.500 | - | - | 0.2165 | - |
| E | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 |
| E1 | - | 5.500 | - | - | 0.2165 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| Z | - | 0.750 | - | - | 0.0295 | - |

Table 92. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| ddd | - | - | 0.080 | - | - | 0.0031 |
| eee | - | - | 0.150 | - | - | 0.0059 |
| fff | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 47. UFBGA100-100-ball, $7 \times 7 \mathrm{~mm}, 0.50 \mathrm{~mm}$ pitch, ultra fine pitch ball grid array package recommended footprint


Table 93. UFBGA100 recommended PCB design rules ( 0.5 mm pitch BGA)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.5 |
| Dpad | 0.280 mm |
| Dsm | 0.370 mm typ. (depends on the solder mask <br> registration tolerance) |
| Stencil opening | 0.280 mm |
| Stencil thickness | Between 0.100 mm and 0.125 mm |

## Device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 48. UFBGA100 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.3 LQFP64 package information

Figure 49. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 94. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | - | 12.000 | - | - | 0.4724 | - |
| D1 | - | 10.000 | - | - | 0.3937 | - |
| D3 | - | 7.500 | - | - | 0.2953 | - |
| E | - | 12.000 | - | - | 0.4724 | - |
| E1 | - | 10.000 | - | - | 0.3937 | - |

Table 94. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| E3 | - | 7.500 | - | - | 0.2953 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| K | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 50. LQFP64-64-pin, $10 \times 10 \mathrm{~mm}$ low-profile quad flat package recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 51. LQFP64 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.4 UFBGA64 package information

Figure 52. UFBGA64 - 64-ball, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra profile fine pitch ball grid array package outline


1. Drawing is not to scale.

Table 95. UFBGA64-64-ball, $5 \times 5 \mathrm{~mm}$, 0.5 mm pitch ultra profile fine pitch ball grid array package mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 |
| A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 |
| A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 |
| A3 | 0.080 | 0.130 | 0.180 | 0.0031 | 0.0051 | 0.0071 |
| A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 |
| b | 0.170 | 0.280 | 0.330 | 0.0067 | 0.0110 | 0.0130 |
| D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 |
| D1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 |
| E | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 |
| E1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 |
| e | - | 0.500 | - | - | 0.0197 | - |
| F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 |
| ddd | - | - | 0.080 | - | - | 0.0031 |
| eee | - | - | 0.150 | - | - | 0.0059 |
| fff | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 53. UFBGA64 - 64-ball, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra profile fine pitch ball grid array package recommended footprint


Table 96. UFBGA64 recommended PCB design rules ( 0.5 mm pitch BGA)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.5 |
| Dpad | 0.280 mm |
| Dsm | 0.370 mm typ. (depends on the soldermask <br> registration tolerance) |
| Stencil opening | 0.280 mm |

Table 96. UFBGA64 recommended PCB design rules ( 0.5 mm pitch BGA) (continued)

| Dimension | Recommended values |
| :--- | :--- |
| Stencil thickness | Between 0.100 mm and 0.125 mm |
| Pad trace width | 0.100 mm |

## Device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 54. UFBGA64 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.5 WLCSP64 package information

Figure 55. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package outline


1. Drawing is not to scale.

Table 97. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.516 | 0.546 | 0.576 | 0.0203 | 0.0215 | 0.0227 |
| A1 | - | 0.166 | - | - | 0.0065 | - |
| A2 | - | 0.380 | - | - | 0.0150 | - |
| $\mathrm{A3}^{(2)}$ | - | 0.025 | - | - | 0.0010 | - |

Table 97. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data (continued)

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| $\mathrm{b}^{(3)}$ | 0.190 | 0.220 | 0.250 | 0.0075 | 0.0087 | 0.0098 |
| D | 3.106 | 3.141 | 3.176 | 0.1223 | 0.1237 | 0.1250 |
| E | 3.092 | 3.127 | 3.162 | 0.1217 | 0.1231 | 0.1245 |
| e | - | 0.350 | - | - | 0.0138 | - |
| e1 | - | 2.450 | - | - | 0.0965 | - |
| e2 | - | 2.450 | - | - | 0.0965 | - |
| F | - | 0.3455 | - | - | 0.0136 | - |
| G | - | 0.3385 | - | - | 0.0133 | - |
| aaa | - | - | 0.100 | - | - | 0.0039 |
| bbb | - | - | 0.100 | - | - | 0.0039 |
| ccc | - | - | 0.100 | - | - | 0.0039 |
| ddd | - | - | 0.050 | - | - | 0.0020 |
| eee | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. Back side coating.
3. Dimension is measured at the maximum bump diameter parallel to primary datum Z .

Figure 56. WLCSP64-64-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.35 \mathrm{~mm}$ pitch wafer level chip scale package recommended footprint


Table 98. WLCSP64 recommended PCB design rules ( 0.35 mm pitch)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.35 mm |
| Dpad | 0.210 mm |
| Dsm | 0.275 mm typ. (depends on the soldermask <br> registration tolerance) |
| Stencil opening | 0.235 mm |
| Stencil thickness | 0.100 mm |

## Device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 57. WLCSP64 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.6 WLCSP49 package information

Figure 58. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}$, 0.4 mm pitch wafer level chip scale package outline


1. Drawing is not to scale.

Table 99. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}, 0.4 \mathrm{~mm}$ pitch wafer level chip scale package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 |
| A1 | - | 0.175 | - | - | 0.0069 | - |
| A2 | - | 0.380 | - | - | 0.0150 | - |
| A3 $^{(2)}$ | - | 0.025 | - | - | 0.0010 | - |
| b $^{(3)}$ | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 |
| D | 3.106 | 3.141 | 3.176 | 0.1223 | 0.1237 | 0.1250 |
| E | 3.092 | 3.127 | 3.162 | 0.1217 | 0.1231 | 0.1245 |
| e | - | 0.400 | - | - | 0.0157 | - |
| e1 | - | 2.400 | - | - | 0.0945 | - |
| e2 | - | 2.400 | - | - | 0.0945 | - |
| F | - | 0.3705 | - | - | 0.0146 | - |
| G | - | 0.3635 | - | - | 0.0143 | - |
| aaa | - | - | 0.100 | - | - | 0.0039 |
| bbb | - | - | 0.100 | - | - | 0.0039 |
| ccc | - | - | 0.100 | - | - | 0.0039 |
| ddd | - | - | 0.050 | - | - | 0.0020 |
| eee | - | - | 0.050 | - | - | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. Back side coating
3. Dimension is measured at the maximum bump diameter parallel to primary datum $Z$.

Figure 59. WLCSP49-49-ball, $3.141 \times 3.127 \mathrm{~mm}$, 0.4 mm pitch wafer level chip scale package recommended footprint


Table 100. WLCSP49 recommended PCB design rules ( 0.4 mm pitch)

| Dimension | Recommended values |
| :--- | :--- |
| Pitch | 0.4 |
| Dpad | 0.225 mm |
| Dsm | 0.290 mm typ. (depends on the soldermask <br> registration tolerance) |
| Stencil opening | 0.250 mm |
| Stencil thickness | 0.100 mm |

## Device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 60. WLCSP49 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.7 LQFP48 package information

Figure 61. LQFP48-48-pin, $7 \times 7 \mathrm{~mm}$ low-profile quad flat package outline


1. Drawing is not to scale.

Table 101. LQFP48-48-pin, $7 \times 7 \mathrm{~mm}$ low-profile quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | - | - | 1.600 | - | - | 0.0630 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 |
| b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 |
| D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 |
| D3 | - | 5.500 | - | - | 0.2165 | - |
| E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 |
| E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 |
| E3 | - | 5.500 | - | - | 0.2165 | - |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| L1 | - | 1.000 | - | - | 0.0394 | - |
| k | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| ccc | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 62. LQFP48-48-pin, $7 \times 7$ mm low-profile quad flat package recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 63. LQFP48 marking (package top view)


MSv40145V1

1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting
from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.8 UFQFPN48 package information

Figure 64. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package outline


1. Drawing is not to scale.
2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground.

Table 102. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 |
| A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 |
| D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 |
| E | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 |
| D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 |
| E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 |
| L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 |
| T | - | 0.152 | - | - | 0.0060 | - |
| b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 |
| e | - | 0.500 | - | - | 0.0197 | - |
| ddd | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 65. UFQFPN48-48-lead, $7 \times 7 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, ultra thin fine pitch quad flat package recommended footprint


1. Dimensions are expressed in millimeters.

## Device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 66. UFQFPN48 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.9 UFQFPN32 package information

Figure 67. UFQFPN32-32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package outline


1. Drawing is not to scale.
2. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and
solder this backside pad to PCB ground.

Table 103. UFQFPN32-32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 |
| A1 | - | - | 0.050 | - | - | 0.0020 |
| A3 | - | 0.152 | - | - | 0.0060 | - |
| b | 0.180 | 0.230 | 0.280 | 0.0071 | 0.0091 | 0.0110 |
| D | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 |
| D1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 |
| D2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 |
| E | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 |
| E1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 |
| E2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 |
| e | - | 0.500 | - | - | 0.0197 | - |
| L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 |
| ddd | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 68. UFQFPN 32 - 32-pin, $5 \times 5 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch ultra thin fine pitch quad flat package recommended footprint


A0B8_FP_V2

1. Dimensions are expressed in millimeters.

## Device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 69. UFQFPN32 marking (package top view)


1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

### 7.10 Thermal characteristics

The maximum chip junction temperature ( $\mathrm{T}_{\mathrm{J}} \max$ ) must never exceed the values given in Table 22: General operating conditions.

The maximum chip-junction temperature, $T_{J}$ max, in degrees Celsius, may be calculated using the following equation:

$$
T_{J} \max =T_{A} \max +\left(P_{D} \max x \Theta_{J A}\right)
$$

Where:

- $\quad \mathrm{T}_{\mathrm{A}}$ max is the maximum ambient temperature in ${ }^{\circ} \mathrm{C}$,
- $\Theta_{J A}$ is the package junction-to-ambient thermal resistance, in ${ }^{\circ} \mathrm{C} / \mathrm{W}$,
- $\quad P_{D}$ max is the sum of $P_{I N T} \max$ and $P_{I / O} \max \left(P_{D} \max =P_{I N T} \max +P_{I / O} m a x\right)$,
- $\quad P_{I N T}$ max is the product of all $I_{D D X X X}$ and $V_{\text {DDXXX }}$, expressed in Watts. This is the maximum chip internal power.
$\mathrm{P}_{\text {I/O }}$ max represents the maximum power dissipation on output pins where:

$$
\mathrm{P}_{\mathrm{I} / \mathrm{O}} \max =\Sigma\left(\mathrm{V}_{\mathrm{OL}} \times \mathrm{I}_{\mathrm{OL}}\right)+\Sigma\left(\left(\mathrm{V}_{\mathrm{DDIOx}}-\mathrm{V}_{\mathrm{OH}}\right) \times \mathrm{I}_{\mathrm{OH}}\right),
$$

taking into account the actual $\mathrm{V}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}} / I_{\mathrm{OH}}$ of the $\mathrm{I} / \mathrm{Os}$ at low and high level in the application.

Table 104. Package thermal characteristics

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\Theta_{J A}$ | Thermal resistance junction-ambient LQFP100-14 $\times 14 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal resistance junction-ambient UFBGA100-7 $\times 7 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 57 |  |
|  | Thermal resistance junction-ambient LQFP64-10×10 mm / 0.5 mm pitch | 46 |  |
|  | Thermal resistance junction-ambient UFBGA64-5 $\times 5 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 65 |  |
|  | Thermal resistance junction-ambient WLCSP64 $3.141 \times 3.127$ / 0.35 mm pitch | 46 |  |
|  | Thermal resistance junction-ambient WLCSP49 $3.141 \times 3.127 / 0.4 \mathrm{~mm}$ pitch | 48 |  |
|  | Thermal resistance junction-ambient UFQFPN48-7 $\times 7 \mathrm{~mm} / 0.5 \mathrm{~mm}$ pitch | 33 |  |
|  | Thermal resistance junction-ambient LQFP48-7×7 mm / 0.5 mm pitch | 57 |  |

### 7.10.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

### 7.10.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in Section 8: Ordering information.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32L431xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.

## Example 1: High-performance application

Assuming the following application conditions:
Maximum ambient temperature $\mathrm{T}_{\text {Amax }}=82^{\circ} \mathrm{C}$ (measured according to JESD51-2), $\mathrm{I}_{\mathrm{DDmax}}=50 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=3.5 \mathrm{~V}$, maximum $20 \mathrm{I} / \mathrm{Os}$ used at the same time in output at low level with $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ and maximum $8 \mathrm{I} / \mathrm{Os}$ used at the same time in output at low level with $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}}=1.3 \mathrm{~V}$
$\mathrm{P}_{\text {INTmax }}=50 \mathrm{~mA} \times 3.5 \mathrm{~V}=175 \mathrm{~mW}$
$P_{\text {IOmax }}=20 \times 8 \mathrm{~mA} \times 0.4 \mathrm{~V}+8 \times 20 \mathrm{~mA} \times 1.3 \mathrm{~V}=272 \mathrm{~mW}$
This gives: $\mathrm{P}_{\mathrm{INT} \max }=175 \mathrm{~mW}$ and $\mathrm{P}_{\mathrm{IO} \max }=272 \mathrm{~mW}$ :

$$
P_{\text {Dmax }}=175+272=447 \mathrm{~mW}
$$

Using the values obtained in Table $104 \mathrm{~T}_{\text {Jmax }}$ is calculated as follows:

- For LQFP64, $46{ }^{\circ} \mathrm{C} / \mathrm{W}$

$$
\mathrm{T}_{\mathrm{Jmax}}=82^{\circ} \mathrm{C}+\left(46^{\circ} \mathrm{C} / \mathrm{W} \times 447 \mathrm{~mW}\right)=82^{\circ} \mathrm{C}+20.562^{\circ} \mathrm{C}=102.562^{\circ} \mathrm{C}
$$

This is within the range of the suffix 6 version parts $\left(-40<T_{J}<105^{\circ} \mathrm{C}\right)$ see Section 8 : Ordering information.

In this case, parts must be ordered at least with the temperature range suffix 6 (see Part numbering).

Note: $\quad$ With this given $P_{\text {Dmax }}$ we can find the $T_{\text {Amax }}$ allowed for a given device temperature range (order code suffix 6 or 7 ).
Suffix 6: $T_{\text {Amax }}=T_{\text {Jmax }}-\left(46^{\circ} \mathrm{C} / \mathrm{W} \times 447 \mathrm{~mW}\right)=105-20.562=84.438^{\circ} \mathrm{C}$
Suffix 7: $T_{\text {Amax }}=T_{\text {Jmax }}-\left(46^{\circ} \mathrm{C} / \mathrm{W} \times 447 \mathrm{~mW}\right)=125-20.562=104.438{ }^{\circ} \mathrm{C}$

## Example 2: High-temperature application

Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_{J}$ remains within the specified range.

Assuming the following application conditions:
Maximum ambient temperature $\mathrm{T}_{\text {Amax }}=100^{\circ} \mathrm{C}$ (measured according to JESD51-2), $\mathrm{I}_{\mathrm{DD} \max }=20 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=3.5 \mathrm{~V}$, maximum $20 \mathrm{I} / \mathrm{Os}$ used at the same time in output at low level with $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$
$\mathrm{P}_{\text {INTmax }}=20 \mathrm{~mA} \times 3.5 \mathrm{~V}=70 \mathrm{~mW}$
$P_{\text {IOmax }}=20 \times 8 \mathrm{~mA} \times 0.4 \mathrm{~V}=64 \mathrm{~mW}$
This gives: $P_{\text {INTmax }}=70 \mathrm{~mW}$ and $\mathrm{P}_{\text {IOmax }}=64 \mathrm{~mW}$ :
$P_{\text {Dmax }}=70+64=134 \mathrm{~mW}$
Thus: $P_{\text {Dmax }}=134 \mathrm{~mW}$
Using the values obtained in Table $104 \mathrm{~T}_{\text {Jmax }}$ is calculated as follows:

- For LQFP64, $46{ }^{\circ} \mathrm{C} / \mathrm{W}$
$\mathrm{T}_{\mathrm{Jmax}}=100^{\circ} \mathrm{C}+\left(46{ }^{\circ} \mathrm{C} / \mathrm{W} \times 134 \mathrm{~mW}\right)=100^{\circ} \mathrm{C}+6.164{ }^{\circ} \mathrm{C}=106.164{ }^{\circ} \mathrm{C}$
This is above the range of the suffix 6 version parts $\left(-40<T_{J}<105^{\circ} \mathrm{C}\right)$.
In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Ordering information) unless we reduce the power dissipation in order to be able to use suffix 6 parts.

Refer to Figure 70 to select the required temperature range (suffix 6 or 7 ) according to your ambient temperature or power requirements.

Figure 70. LQFP64 $P_{D} \max$ vs. $T_{A}$


## 8 Ordering information

Table 105. STM32L431xx ordering information scheme


TR = tape and reel
xxx = programmed parts

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

## $9 \quad$ Revision history

Table 106. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 31-May-2016 | 1 | Initial release. |
| 23-Jun-2017 | 2 | Added 1x LPUART on cover page. <br> Replaced all references to RM0392 by RM0394 (Reference Manual). <br> Updated Section 3.7: Boot modes. <br> Added Table 4: STM32L431xx modes overview. <br> Updated baudrate in Section 3.25: Universal synchronous/asynchronous receiver transmitter (USART). <br> Updated Section 6.1.7: Current consumption measurement. <br> Added footnote to Table 59: I/O current injection susceptibility. <br> Updated Table 60: I/O static characteristics. <br> Updated Section 6.3.18: Analog-to-Digital converter characteristics. <br> Added $\mathrm{F}_{\text {ADC }}$ min in Table 66: ADC characteristics. <br> Updated Table 72: DAC characteristics. <br> Added Ibias parameter in Table 75: COMP characteristics. <br> Updated Section 7: Package information. |
| 21-May-2018 | 3 | Updated DAC terminology in all the document for clarification: single DAC instance (= DAC1) with 2 output channels. <br> Added ECOPACK2® information in Features. <br> Added power up/down sequence requirements in Section 3.9.1: Power supply schemes. <br> Added Figure 3: Power-up/down sequence. <br> Updated Clock-out capability in Section 3.11: Clocks and startup. <br> Updated Figure 4: Clock tree. <br> Updated Section 3.14.1: Nested vectored interrupt controller (NVIC). <br> Replaced FT_u by FT in column I/O structure of Table 15: STM32L431xx pin definitions. <br> Updated Section 6.3.2: Operating conditions at powerup / power-down. <br> Updated $\mathrm{A}_{\text {Coeff }}$ in Table 25: Embedded internal voltage reference. <br> Updated Table 60: I/O static characteristics. <br> Added Section 6.3.16: Extended interrupt and event controller input (EXTI) characteristics. |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

$$
\text { © } 2018 \text { STMicroelectronics - All rights reserved }
$$


[^0]:    1. Please refer to Table 17 for AF8 to AF15.
[^1]:    1. All main power $\left(\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{BAT}}\right)$ and ground $\left(\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{SSA}}\right)$ pins must always be connected to the external power supply, in the permitted range.
    2. $\mathrm{V}_{\mathrm{IN}}$ maximum must always be respected. Refer to Table 20: Current characteristics for the maximum allowed injected current values.
    3. This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table.
    4. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled.
[^2]:    1. Guaranteed by characterization results, unless otherwise specified.
[^3]:    1. Guaranteed by characterization results, unless otherwise specified
[^4]:    1. Guaranteed by characterization results, unless otherwise specified.
[^5]:    1. Reduced code used for characterization results provided in Table 26, Table 27, Table 28.
[^6]:    1. Guaranteed by characterization results, unless otherwise specified.
[^7]:    1. Guaral
[^8]:    . Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.
    3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 41: Low-power mode wakeup timings.

[^9]:    Guaranteed by characterization results, unless otherwise specified
    2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

[^10]:    1. Guaranteed by design.
[^11]:    1. Guaranteed by characterization results.
[^12]:    1. The I/O speed is configured using the OSPEEDRy[1:0] bits. The Fm+ mode is configured in the SYSCFG_CFGR1 register. Refer to the RM0394 reference manual for a description of GPIO Port configuration register.
    2. Guaranteed by design.
    3. This value represents the I/O capability but the maximum system frequency is limited to 80 MHz .
    4. The fall time is defined between $70 \%$ and $30 \%$ of the output waveform accordingly to $I^{2} \mathrm{C}$ specification.
[^13]:    1. Guaranteed by design.
