

# Si3471 Data Sheet

## Autonomous Single Ethernet Port IEEE 802.3bt PoE PSE Device

The Si3471 is a fully autonomous Power over Ethernet (PoE) Power Sourcing Equipment (PSE) device. It is fully IEEE 802.3bt compliant and compatible with IEEE 802.3af and 802.3at. It is optimized for use in PSE mid-spans and injectors that do not require a host or MCU. The Si3471 integrates one Ethernet port with the IEEE-required powered device (PD) detection and classification functionality. In addition, it features powered device (PD) disconnect using dc sense algorithms and a robust multipoint detection algorithm. Intelligent protection circuitry includes input undervoltage detection, output current limit, and short-circuit protection. The Si3471 works autonomously and does not require a host or MCU to program it. The Si3471 is programmed for maximum available power by pulling its configration pins high or low.

Applications

- · IEEE 802.3af, 802.3at, and 802.3bt Power Sourcing Equipment (PSE)
- · Power over Ethernet Injectors
- · Single Port Mid-Spans
- Power over Ethernet Switches
- · IP Phone Systems
- · Smartgrid Switches
- · Ruggedized and Industrial Switches

#### KEY FEATURES

- Single Ethernet port PoE Power Sourcing Equipment (PSE) device
- IEEE 802.3bt compliant
- IEEE 802.3af and 802.3at compatible
- Multi-point detection
- Comprehensive fault protection circuitry includes:
  - Power undervoltage lockout
  - Output current limit and short-circuit protection
  - · Thermal overload detection
- Operating temp range: -40 °C to +85 °C
  - 38-pin 5 x 7 mm QFN package (RoHScompliant)

## 1. Ordering Guide

| Table 1.1. | Si3471 | Ordering | Guide |
|------------|--------|----------|-------|
|------------|--------|----------|-------|

| Ordering<br>Part Number <sup>1</sup>                                                                         | Product Revision                                     | Package                                             | Temperature Range (Ambient) |
|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|-----------------------------|
| Si3471A-A01-IM                                                                                               | A01                                                  | 38-pin, 5 x 7 mm QFN<br>RoHS-compliant <sup>2</sup> | –40 to 85 °C                |
| Note:<br>1. Add an "R" to the end of the<br>2. Pin 1 is oriented in Quadrant<br>0000<br>12<br>34<br>Ourdenet | part number for tape and reel opti<br>1 in the tape: | on (e.g., Si3471A-A01-IM or Si347                   | 71A-A01-IMR).               |

## **Table of Contents**

| 1.  | Ordering Guide                              | 2  |
|-----|---------------------------------------------|----|
| 2.  | Summary of Operation                        | ŀ  |
| 3.  | Typical Application Example                 | ;  |
| 4.  | Functional Block Diagram                    | ,  |
| 5.  | Power Available Settings                    | \$ |
| 6.  | Operational Sequences and Example Waveforms | )  |
| 7.  | Reset Behavior                              | I  |
| 8.  | Electrical Characteristics                  | 2  |
| 9.  | Pin Descriptions                            | ,  |
| 10. | Package Outline: 38-Pin QFN                 | )  |
| 11. | Land Pattern                                | I  |
| 12. | Top Marking                                 | •  |
| 13. | Revision History.                           | ŀ  |

## 2. Summary of Operation

The Si3471 operates autonomously, without any external host or MCU control. All power on reset and brownout reset circuitry is internal. Upon  $V_{DD}$  and  $V_{DDA}$  being applied, an internal pull up sets the RESETb pin high, releasing the Si3471 from reset. The Si3471 then reads the PWRAVL pins and configures itself to grant the maximum class set by the PWRAVL pins. The multi-point detection algorithm runs until a valid PoE PD signature is detected and then proceeds with classification. If the Si3471 is configured to grant the class the PD requests, it internally sets the current limit to the class requested by the PD and proceeds to grant power. Otherwise, the Si3471 follows the IEEE 802.3bt specification for power demotion. The Si3471 automatically detects when a PD disconnects and restarts the detection process, continuously looking for a valid detection signature. If any error or fault condition occurs, the Si3471 removes power from the PD and automatically restarts the detection process.

The Si3471 includes an LED pin for driving a status indicator LED. If a status LED is not used, then the pin can be left floating. The LED operation is shown in the table below and is not configurable.

| LED Indication       | Status                                                      |
|----------------------|-------------------------------------------------------------|
| LED on, no blinking  | Port successfully powered at requested power level          |
| LED blinking slowly  | Looking for a valid detection signature                     |
| LED blinking quickly | Error condition, such as port overload or loss of $V_{PWR}$ |

## 3. Typical Application Example



Figure 3.1. Typical 802.3bt Application Diagram



Figure 3.2. Typical 802.3at Midspan Application Diagram

## 4. Functional Block Diagram



Figure 4.1. Si3471 Functional Block Diagram

## 5. Power Available Settings

The Si3471 can be configured to grant a maximum amount of power to a PD based on the PWRAVL pins. The Si3471 reads the PWRAVL pins at power up, upon being released from reset, or after auto-clearing a UVLO or over-temperature event. The PWRAVL pins are only read during these three conditions and cannot be dynamically adjusted while the Si3471 is operational.

The IEEE 802.3bt specification provides an option for powering a Class 4 PD using either two of the twisted pairs in the Ethernet cable or all four pairs. Using all four twisted pairs in the Ethernet cable reduces power loss in the cable, making the system more efficient. Class 2 and 3 always use only two of the four twisted pairs. An IEEE 802.3at compliant PD can be powered by either two or four pairs. When the maximum power available is Class 4, the Si3471 can be configured for either two pair or four pair operation. When the maximum power available is set to Class 5–8, the Si3471 automatically uses four pair powering for Class 4 PDs.

| Maximum Class <sup>1</sup>                | IEEE 802.3bt PSE<br>Output Power <sup>2</sup> | PWRAVL2 <sup>3</sup> | PWRAVL1 <sup>3</sup> | PWRAVL0 <sup>3</sup> |
|-------------------------------------------|-----------------------------------------------|----------------------|----------------------|----------------------|
| Class 8 <sup>4</sup>                      | 90 W                                          | 1                    | 1                    | 1                    |
| Class 7 <sup>4</sup>                      | 75 W                                          | 1                    | 1                    | 0                    |
| Class 6 <sup>4</sup>                      | 60 W                                          | 1                    | 0                    | 1                    |
| Class 5 <sup>4</sup>                      | 45 W                                          | 1                    | 0                    | 0                    |
| Class 4<br>(Four-Pair Power) <sup>4</sup> | 30 W                                          | 0                    | 1                    | 1                    |
| Class 4<br>(Two-Pair Power) <sup>5</sup>  | 60 W<br>(30 W per Ethernet port)              | 0                    | 1                    | 0                    |
| Class 3<br>(Two-Pair Power) <sup>5</sup>  | 30 W<br>(15 W per Ethernet port)              | 0                    | 0                    | 1                    |
| Class 2<br>(Two-Pair Power) <sup>5</sup>  | 14 W<br>(7 W per Ethernet port)               | 0                    | 0                    | 0                    |

#### Table 5.1. Available Power by Class

#### Note:

1. The Si3471 fully supports dual signature PDs and will provide total maximum power to the dual signature PD based on the PWRAVL pin configuration.

2. Si3471 PSE power supply must be sized to account for maximum class and power to operate support circuitry including the Si3471.

3.0 = DGND; 1 = VDD. Setting MIDb = 0, PWRAVL = 011b is a reserved configuration.

4. Tie MIDb to VDD for Class 8–5 and Class 4, four-pair power. For more information see 9. Pin Descriptions.

5. In two-pair power operation, the Si3471 can be used to power one or two Ethernet ports. If only one Ethernet port is used in twopair power operation, tie unused SENSE pin and unused GATE pin to AGND and leave unused DRAIN pin floating.

#### 6. Operational Sequences and Example Waveforms

The Si3471 follows the IEEE 802.3bt specification for detection, connection check, classification, and power on. The waveforms shown below illustrate Si3471 operation for single-signature and dual-signature PDs.

#### Si3471 Boot-up

Upon being released from reset (RESETb pulled high), the Si3471 boots up and reads the PWRAVL configuration pins and internally sets the maximum class. The Si3471 auto-clears UVLO and over-temperature events, which also triggers the Si3471 to read the PWRAVL pins.

#### **Detection and Connection Check**

After boot up, regardless of configuration, the Si3471 checks for a MOSFET fault. If a fault is found the Si3471 blinks the LED to signal an error condition and does not continue with detection and classification.

When configured for four-pair operation (PWRAVL 111b, 110b, 101b, 100b, 011b), the Si3471 starts detection on one of the two pair sets. If a valid PD signature is found, the Si3471 executes a connection check on both pair sets. The connection check algorithm determines if a single signature or dual signature PD is connected. The Si3471 then performs detection on the second pair set to confirm a valid detection signature on both.

When configured for two-pair operation (PWRAVL 010b, 001b, 000b), each pair set is connected to a different Ethernet port, and the Si3471 treats each independently of the other. Therefore, a connection check is not performed, and the Si3471 performs detection independently on each pair set/Ethernet port.

#### Classification and Power On—Four Pair, Single Signature

After two valid detection signatures and a single signature connection check, the Si3471 beings the classification and power-on sequence. The first step is a class probe to determine what power the PD is requesting. Regardless of the PWRAVL setting, the Si3471 always performs a class probe. Next, the PD is reset using a class reset and the final classification and power-on sequence begins. The Si3471 always starts with a long first-class pulse to signal to the PD that it supports short maintain power signature (MPS). The Si3471 then continues with the full classification sequence to notify the PD of the granted class. In the following figure, pair set A and pair set B the represent the primary and secondary pair sets. The Si3471 alternates which pair set detection beings on with each new detection and classification cycle.



Figure 6.1. Example Waveform for 802.3bt Class 8 Single Signature Class 8

#### Classification and Power On-Four Pair, Dual Signature

After a valid detection signature and a dual signature connection check, the Si3471 begins the classification and power-on sequence for one of the pair sets. The first step is a class probe to determine what power the dual signature PD is requesting on one of the pair sets. Regardless of the PWRAVL setting, the Si3471 always performs a class probe. Next, the PD is reset using a class reset and the final classification and power-on sequence begins. The Si3471 always starts with a long first-class pulse to signal to the PD that it supports short maintain power signature (MPS). The Si3471 then continues with the full classification sequence to notify the PD of the granted class on one pair set. The figure below shows the classification waveform on one pair set for a Class 5 dual signature PD. Power is then applied to this pair set. The Si3471 then repeats the same procedure on the second pair set and applies power. In the following figure, Pair Set A and Pair Set B represent the primary and secondary pair sets. The Si3471 alternates which pair set detection begins with each new detection and classification cycle.



Figure 6.2. Example Waveform for 802.3bt Dual Signature PD, Class 5 on Both Pair Sets

#### Classification and Power On—Two Pair

After a valid detection signature, the Si3471 begins the classification and power-on sequence. The first step is a class probe to determine what power the PD is requesting. Regardless of the PWRAVL setting, the Si3471 always performs a class probe. Next, the PD is reset using a class reset and the final classification and power-on sequence begins. The Si3471 always starts with a long first-class pulse to signal to the PD that it supports short maintain power signature (MPS) even in two-pair mode. The Si3471 then continues with the full classification sequence to notify the PD of the granted class. Finally, it powers on the PD.



Figure 6.3. Example Waveform for 802.3at Two Pair Class 4

## 7. Reset Behavior

In a typical application, the Si3471's RESETb pin is tied to VDD through a pull up resistor. However, if the RESETb pin is not tied to VDD, several conditions apply. The Si3471's internal digital controller is responsible for resetting the analog subsystem. RESETb resets the Si3471's internal digital controller, which then reboots and resets the analog subsystem. If RESETb is held low, the internal digital controller is held in reset and does not reset the analog subsystem. Furthermore, if the Si3471 is providing power when RESETb is asserted, the analog subsystem will continue to provide power without any supervision or over-current protection from the digital controller. The time between the RESETb pulse and the analog subsystem being reset is specified by t\_an\_resetb in the diagram and table below. After the analog subsystem is reset, the Si3471 begins detection and classification based on the PWRAVL pin configuration. It is also possible to hold the Si3471 in reset such that it is powered but inactive.



Figure 7.1. Reset Timing

| Table 7.1. | Reset | Timing | Characteristics |
|------------|-------|--------|-----------------|
|            |       |        | •               |

| Parameter                                         | Symbol                 | Test Condition/Note                                                                                     | Min | Тур | Max | Units |
|---------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| RESETb Pulse Width                                | t <sub>RESETb</sub>    |                                                                                                         | 15  | —   | —   | μs    |
| Analog Subsystem Reset after<br>RESETb deasserted | t_an <sub>RESETb</sub> | If the Si3471 port is on, it will remain on for t_an <sub>RESETb</sub> after the rising edge of RESETb. | _   | _   | 300 | μs    |
| Boot up time                                      | t <sub>BOOTUP</sub>    | Time from RESETb pulse end to first detection sequence.                                                 |     | 45  |     | ms    |

## 8. Electrical Characteristics

| Parameter                                  | Symbol           | Test Condition/Note           | Min | Тур | Мах | Unit |
|--------------------------------------------|------------------|-------------------------------|-----|-----|-----|------|
|                                            |                  | IEEE Type 1 when port is ON   | 44  | —   | 57  | V    |
| VPWR Input Supply Voltage                  | V <sub>PWR</sub> | IEEE Type 2–3 when port is ON | 50  | _   | 57  | V    |
|                                            |                  | IEEE Type 4 when port is ON   | 52  | _   | 57  | V    |
| VDD Supply Voltage                         | V <sub>DD</sub>  |                               | 3.0 | 3.3 | 3.6 | V    |
| Operating Ambient Temperature <sup>2</sup> | T <sub>AMB</sub> |                               | -40 |     | 85  | °C   |

#### Table 8.1. Recommended Operating Conditions<sup>1</sup>

Note:

1. All specification voltages are referenced with respect to DGND. These specifications apply over the recommended operating voltage and temperature ranges of the device unless noted otherwise.

2. The Si3471 includes internal thermal shutdown above 125 °C.

#### Table 8.2. Electrical Specifications

These specifications apply over the recommended operating voltage and temperature ranges of the device specified in *Table 8.1 Recommended Operating Conditions* unless otherwise noted. Typical performance is for  $T_A = 25$  °C,  $V_{DD} = AGND + 3.3$  V, AGND and DGND = 0 V, and  $V_{PWR}$  at 54 V.  $V_{PORTn}$ ,  $V_{CLASS}$ , and  $V_{MARK}$  voltages are referenced with respect to  $V_{DRAIN}$ . All other voltages are referenced with respect to GND.

| Parameter                                            | Symbol                | Test Condition/Note                                 | Min | Тур | Мах | Unit |
|------------------------------------------------------|-----------------------|-----------------------------------------------------|-----|-----|-----|------|
| Power Supply Voltages                                |                       |                                                     |     |     |     |      |
| V <sub>PWR</sub> Under Voltage<br>Lock Out           | V <sub>PWR_UVLO</sub> | Level below which chip is not<br>operational        | 25  | 31  | 34  | V    |
| V <sub>PWR</sub> UVLO Input Voltage<br>(to turn on)  | V <sub>UVLO_ON</sub>  |                                                     | 25  | 28  | _   | V    |
| V <sub>PWR</sub> UVLO Input Voltage<br>(to turn off) | V <sub>UVLO_OFF</sub> |                                                     | _   | 31  | 34  | V    |
| V <sub>DD</sub> Under Voltage Lock Out               | V <sub>DD_UVLO</sub>  | Voltage at which ports turn off                     | 2.6 | 2.8 | 3.0 | V    |
| Hardware Reset Voltage                               | V <sub>RESET</sub>    | V <sub>DD</sub> voltage causing reset               |     | 1.8 |     | V    |
| Power Supply Currents <sup>1</sup>                   |                       |                                                     |     |     |     | -    |
|                                                      | I                     | During normal operation                             | _   | 2   | 5   | mA   |
| VPWR Supply Current                                  | IVPWR                 | V <sub>PWR</sub> = 8 V, V <sub>DD</sub> = 0 V       |     | _   | 100 | μA   |
| VDD Supply Current                                   | I <sub>DD</sub>       | During normal operation                             | —   | 17  | 25  | mA   |
| MOSFET Fault Specification                           | S                     |                                                     |     |     |     | -    |
|                                                      | V <sub>PORT</sub>     | When $V_{DRAIN} = V_{PWR}$ , if either condition is | 15  | _   |     | V    |
|                                                      | I <sub>FET</sub>      | met, a MOSFET fault is detected                     | 2.5 | _   |     | mA   |

Si3471 Data Sheet Electrical Characteristics

| Parameter                               | Symbol                    | Test Condition/Note                                     | Min  | Тур | Мах  | Unit |
|-----------------------------------------|---------------------------|---------------------------------------------------------|------|-----|------|------|
| Detection Specifications                |                           |                                                         |      |     |      |      |
| Detection Short Circuit<br>Current      | IDET_SC                   | Measured when Vdrain is shorted to V <sub>PWR</sub>     | _    | 3.0 | 4.9  | mA   |
| Detection voltage                       | M                         | Primary detection voltage                               | 2.8  | 4.0 |      | V    |
| when RDET =25.5 kΩ                      | V PORTn                   | Secondary detection voltage                             | —    | 8.0 | 10.0 | V    |
| Signature Resistance                    | R <sub>GOOD</sub>         |                                                         | —    | 25  | —    | kΩ   |
| Minimum Signature<br>Resistance @ PD    | R <sub>DET_MIN</sub>      |                                                         | 15   | 17  | 19   | kΩ   |
| Maximum Signature<br>Resistance @ PD    | R <sub>DET_MAX</sub>      |                                                         | 26.5 | 30  | 33   | kΩ   |
| Reject Signature Capaci-<br>tance       | C <sub>REJECT</sub>       |                                                         | _    | _   | 10   | μF   |
| Classification Specifications           | 5                         |                                                         |      |     |      |      |
| Class Event Voltage                     | V <sub>CLASS</sub>        | 0 mA < I <sub>CLASS</sub> < 51 mA                       | 15.5 | _   | 20.5 | V    |
| Classification Short Circuit<br>Current | I <sub>CLASS_SC</sub>     | Measured when Vdrain is shorted to V <sub>PWR</sub>     | 55   | _   | 95   | mA   |
| Classification Current<br>Region        | I <sub>CLASS_REGION</sub> | Class Signature 0                                       | 0    | -   | 5    | mA   |
|                                         |                           | Threshold between Class Signature 0 or 1                | 5    | -   | 8    | mA   |
|                                         |                           | Class Signature 1                                       | 8    | _   | 13   | mA   |
|                                         |                           | Threshold between Class Signature 1 or 2                | 13   | —   | 16   | mA   |
|                                         |                           | Class Signature 2                                       | 16   |     | 21   | mA   |
|                                         |                           | Threshold between Class Signature 2 or 3                | 21   | -   | 25   | mA   |
|                                         |                           | Class Signature 3                                       | 25   | _   | 31   | mA   |
|                                         |                           | Threshold between Class Signature 3 or 4                | 31   |     | 35   | mA   |
|                                         |                           | Class Signature 4                                       | 35   | _   | 45   | mA   |
|                                         |                           | Threshold between Class Signature 4<br>or invalid class | 45   | _   | 51   | mA   |
| Classification Mark Specific            | ations                    |                                                         |      |     |      |      |
| Mark Event Voltage                      | V <sub>MARK</sub>         | Mark current between 0 and 5 mA                         | 7    | _   | 10   | V    |
| Mark Event Current<br>Limitation        | I <sub>MARK_LIM</sub>     |                                                         | 5    | -   | 100  | mA   |
| Output Voltage                          |                           |                                                         |      |     |      |      |
| Bias Current of DRAINn Pin              | I <sub>DRAINn</sub>       | V <sub>DRAINn</sub> = 0 V                               | —    | -25 | —    | μA   |
| Current Limit Detection<br>Threshold    | V <sub>DRAIN_ILIM</sub>   | Measured at V <sub>DRAIN</sub> with<br>respect to GND   | _    | _   | 3.00 | V    |
| Resistance from DRAIN<br>to AGND        | R <sub>DRAIN</sub>        |                                                         | _    | 2.5 |      | MΩ   |

#### Si3471 Data Sheet Electrical Characteristics

| Parameter                                                      | Symbol       | Test Condition/Note                                                                                                                                                    | Min | Тур        | Мах | Unit |
|----------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|------|
| Current Sense <sup>2</sup>                                     |              |                                                                                                                                                                        |     |            |     |      |
|                                                                |              | Class 0, 2-pair power, 15.4 W nominal                                                                                                                                  | _   | 16.27<br>5 | —   | W    |
|                                                                |              | Class 1, 2-pair power, 4 W nominal                                                                                                                                     | _   | 4.2        | —   | W    |
| Dower Limit                                                    |              | Class 2, 2-pair power, 7 W nominal                                                                                                                                     | _   | 7.35       |     | W    |
|                                                                |              | Class 3, 2-pair power, 15.4 W nominal                                                                                                                                  | _   | 16.27<br>5 | —   | w    |
|                                                                |              | Class 4, 2 or 4-pair power <sup>3</sup> , 30 W nominal <sup>4</sup>                                                                                                    | —   | 31.5       | —   | W    |
| Power Limit                                                    | Рсит         | Class 5, dual signature, 2 pair power,<br>45 W nominal <sup>5</sup>                                                                                                    | _   | 47.25      | _   | w    |
|                                                                |              | Class 5, single signature, 4 pair power <sup>3</sup> ,<br>45 W nominal                                                                                                 | _   | 47.25      | _   | W    |
|                                                                |              | Class 6, 4-pair power <sup>3</sup> , 60 W nominal                                                                                                                      | —   | 63         | _   | W    |
|                                                                |              | Class 7, 4-pair power <sup>3</sup> , 75 W nominal                                                                                                                      | —   | 78.75      | _   | W    |
|                                                                |              | Class 8, 4-pair power <sup>3</sup> , 90 W nominal                                                                                                                      | —   | 94.5       |     | W    |
| Parameter PCUT Tolerance                                       | Рсит         | Policy settings < 15 W                                                                                                                                                 | 0   | 5          | 10  | %    |
|                                                                |              | Policy settings ≥ 15 W                                                                                                                                                 | 0   | 3          | 6   | %    |
|                                                                |              | Inrush, all assigned PD classes,<br>Vport > 30 V                                                                                                                       | 400 | 425        | 450 | mA   |
|                                                                |              | Inrush, all assigned PD classes,<br>Vport < 30 V                                                                                                                       | 60  | _          | —   | mA   |
|                                                                |              | Power-on, assigned PD Class 0, 1, 2, 3, 4+<br>Type 1 limited                                                                                                           | _   | 425        | _   | mA   |
| Current Limith                                                 |              | Power-on, assigned PD Class 4, 5, 6 <sup>7</sup>                                                                                                                       | —   | 850        | —   | mA   |
|                                                                |              | Power-on, assigned PD Class 7, 8 <sup>7</sup>                                                                                                                          | _   | 1275       | —   | mA   |
|                                                                |              | Power-on, assigned dual-signature PD<br>Class 1, 2, 3                                                                                                                  | _   | 425        | —   | mA   |
|                                                                |              | Power-on, assigned dual-signature PD<br>Class 4                                                                                                                        | _   | 850        | _   | mA   |
|                                                                |              | Power-on, assigned dual-signature PD<br>Class 5                                                                                                                        | _   | 1275       | _   | mA   |
| Disconnect with power provided over two pairs <sup>8</sup>     | IPORT_DIS_2P | Current per pairset                                                                                                                                                    | _   | 6.5        | _   | mA   |
| Disconnect with power<br>provided over four pairs <sup>8</sup> | IPORT_DIS_4P | Current per pairset. While powering over<br>four pairs, if either pairset current is above<br>this threshold, the PD is considered to be<br>presenting the MPS signal. | —   | 3.5        | -   | mA   |

| Parameter                                         | Symbol          | Test Condition/Note                                                | Min                   | Тур | Max                   | Unit |  |
|---------------------------------------------------|-----------------|--------------------------------------------------------------------|-----------------------|-----|-----------------------|------|--|
| MOSFET Gate Drive <sup>9</sup>                    |                 |                                                                    |                       |     |                       |      |  |
| Drive Current<br>from GATEn Pin (Active)          |                 | GATEn pin active V <sub>GATEn</sub> = AGND                         | -70                   | -50 | -20                   | μA   |  |
| Drive Current<br>from GATEn Pin (Off)             |                 | GATEn pin shut off $V_{GATEn}$ = AGND+ 5 V                         | _                     | 50  | _                     | mA   |  |
| Voltage Difference between any GATEn and AGND Pin |                 | I <sub>GATEn</sub> = −1 μA                                         | 10                    | 11  | 12                    | V    |  |
| Digital Pin Characteristics                       |                 |                                                                    |                       |     |                       |      |  |
| Input Low Voltage                                 | V <sub>IL</sub> | PWRAVLn, RESETb, MIDb                                              | _                     | _   | 0.3 x V <sub>DD</sub> | V    |  |
| Input High Voltage                                | V <sub>IH</sub> | RESETb, PWRAVLn, MIDb                                              | 0.7 x V <sub>DD</sub> | _   | _                     | V    |  |
| Input Leakage                                     | Ι <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>DD</sub> , RESETb, PWRAVLn,<br>MIDb | -1.1                  | _   | 4                     | μA   |  |
| Pullup Current to VDD                             | I <sub>PU</sub> | RESETb, PWRAVLn, MIDb                                              |                       | -20 | _                     | μA   |  |

#### Note:

1. Positive values indicate currents flowing into the device. Negative currents indicate current flowing out of the device.

2. Current sense resistor,  $R_{SENSE}$ , has a value of 0.255  $\Omega$ .

3. P<sub>CUT</sub> is within 802.3bt specified unbalance limits.

4. Class 4 can be powered over either 4-pair or 2-pair power. When powered over 4-pair, the total current across both alternatives is used for P<sub>CUT</sub> measurements, when powered over a single pair PCUT is taken from the lone alternative.

5. Class 5 dual signature is on a per-alternative basis. The summed P<sub>CUT</sub> of both alternatives are held to Class 8 Single Signature power levels.

6. Setting applies to each active alternative.

7. When powered in 4-pair mode, the ILIM value applies to each alternative; so, the total ILIM for the load is effectively doubled.

8. An MPS signal is considered present on an alternative when the current on that alternative is above these thresholds.

9. See "AN1228: FET Selection Guide for Si347x PSE Families" for detailed information on FET selection.

| Parameter                   | Range        | Unit |  |  |
|-----------------------------|--------------|------|--|--|
| Supply Voltage              |              |      |  |  |
| VDD                         | -0.3 to 4.0  | V    |  |  |
| VPWR                        | -0.3 to 80.0 | V    |  |  |
| DGND with Respect to AGND   | 0            | V    |  |  |
| Digital Signals             |              |      |  |  |
| All                         | -0.3 to 3.6  | V    |  |  |
| Analog Signals              |              |      |  |  |
| GATEn with Respect to AGND  | -0.3 to 20.0 | V    |  |  |
| SENSEn with Respect to AGND | -0.3 to 3.0  | V    |  |  |
| DRAINn with Respect to AGND | -3 to 80     | V    |  |  |
| Temperature                 |              |      |  |  |
| Junction <sup>2</sup>       | +150         | °C   |  |  |
| Storage                     | –55 to +150  | °C   |  |  |
| Solder (10 seconds)         | +300         | °C   |  |  |
| Note:                       | 1            |      |  |  |

#### Table 8.3. Absolute Maximum Ratings<sup>1</sup>

1. Permanent device damage may occur if the maximum ratings are exceeded. Functional operation should be restricted to those conditions specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may adversely affect device reliability.

2. The Si3471 includes internal thermal shutdown above 125 °C.

## 9. Pin Descriptions



| Pin                                                  | Name   | Туре                                                                                                                                                                                                                                                                                                                              | Description                                                                                                                                                                            |  |
|------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                                                    | LED1   | Digital Output                                                                                                                                                                                                                                                                                                                    | Turns on an external LED when a PoE PD is connected and pow-<br>ered. When using Si3471 in 802.3at mode, LED1 turns on an ex-<br>ternal LED to indicate the status of Ethernet Port 1. |  |
| 2                                                    | LED2   | Digital Output                                                                                                                                                                                                                                                                                                                    | Leave floating when using Si3471 in 802.3bt mode. When using Si3471 in 802.3at mode, LED2 turns on an external LED to indicate the status of Ethernet Port 2.                          |  |
| 15, 17, 18, 19,<br>20, 22, 24, 26,<br>28, 32, 37, 38 | DNC    | No Connect                                                                                                                                                                                                                                                                                                                        | No connections or nets allowed. Leave floating.                                                                                                                                        |  |
| 3, 29, ePAD                                          | DGND   | Digital Ground                                                                                                                                                                                                                                                                                                                    | Ground connection for 3.3 V digital supply (VDD). DGND and AGND are tied together inside the Si3471 package.                                                                           |  |
| 4                                                    | DECPL  | Analog Input                                                                                                                                                                                                                                                                                                                      | Add a 0.1 $\mu$ F capacitor between this pin and AGND.                                                                                                                                 |  |
| 5                                                    | GATE1  |                                                                                                                                                                                                                                                                                                                                   | Gate drive outputs to external MOSFETs. Connect the GATEn                                                                                                                              |  |
| 11                                                   | GATE2  | Analog Output<br>Analog Output<br>Analog Output<br>Analog Output                                                                                                                                                                                                                                                                  |                                                                                                                                                                                        |  |
| 6                                                    | SENSE1 |                                                                                                                                                                                                                                                                                                                                   | Current sense inputs for external MOSFETs. The SENSEn pin                                                                                                                              |  |
| 10                                                   | SENSE2 | measures current through an external 0.255 Ω resistortween the AGND supply rail and the SENSEn input. If the across the sense resistor subsequently triggers (the own limit), the voltage driven onto the GATEn pin is modulavide constant current through the external MOSFET. The SENSEn pin to AGND when the port is not used. |                                                                                                                                                                                        |  |

| Pin                             | Name    | Туре                                                          | Description                                                                                                                                                    |  |
|---------------------------------|---------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7                               | DRAIN1  | Analog input with                                             | MOSFET drain output voltage sense. DRAINn pins should be left floating if the port is unused.                                                                  |  |
| 9                               | DRAIN2  | 25 μΑ pull-up to<br>VPWR                                      |                                                                                                                                                                |  |
| 8                               | KSENSE  | Analog Input                                                  | Kelvin point for accurate measurement of voltage across 0.255 $\boldsymbol{\Omega}$ sense resistor                                                             |  |
| 13                              | VPWR    | Analog Power                                                  | Positive PoE voltage (+44 to +57 V) relative to AGND.                                                                                                          |  |
| 14                              | VDDA    | Analog Power                                                  | 3.3 V supply to the analog side; tied with VDD at the PCB level.                                                                                               |  |
| 12, 16, 21, 23,<br>25, 27, ePAD | AGND    | Analog Ground                                                 | Ground connection for VPWR supply. DGND and AGND are tied together inside the Si3471 package.                                                                  |  |
| 30                              | VDD     | Digital Power                                                 | 3.3 V digital supply (relative to DGND). Bypass VDD with a 0.1 $\mu F$ capacitor to DGND as close as possible to the Si3471 power supply pins; tied with VDDA. |  |
| 31                              | RESETb  | Digital input with 20 µA pull-up to                           | Active low device reset input. See 7. Reset Behavior for more in-<br>formation.                                                                                |  |
|                                 |         | VDD                                                           | If RESETb is not used, RESETb should be left floating.                                                                                                         |  |
|                                 |         |                                                               | For 802.3bt operation, tie MIDb to VDD.                                                                                                                        |  |
| 33                              | MIDb    | Digital Input                                                 | For 802.3at 2 pair operation, configures the Si3471 to operate as a mid span or end span as follows:                                                           |  |
|                                 |         |                                                               | DGND = mid span, 2 second detection back off mode for power-<br>ing on ALTB.                                                                                   |  |
|                                 |         |                                                               | VDD = end span, <400 msec detection intervals for powering on ALTA.                                                                                            |  |
| 34                              | PWRAVL0 |                                                               |                                                                                                                                                                |  |
| 35                              | PWRAVL1 | Digital Input Sets the maximum power available to the Si3471. |                                                                                                                                                                |  |
| 36                              | PWRAVL2 |                                                               |                                                                                                                                                                |  |

## 10. Package Outline: 38-Pin QFN

The figure below illustrates the package details for the Si3471. The table lists the values for the dimensions shown in the illustration. The Si3471 is packaged in an industry-standard, RoHS-compliant, 38-pin QFN package. The lead plating material is matter tin.



Figure 10.1. 38-Pin QFN Package

| Dimension | Min       | Nom   | Мах  |
|-----------|-----------|-------|------|
| A         | 0.80      | 0.85  | 0.90 |
| A1        | 0.00      | 0.035 | 0.05 |
| A3        | 0.203 REF |       |      |
| b         | 0.20      | 0.25  | 0.30 |
| D         | 4.90      | 5.00  | 5.10 |
| E         | 6.90      | 7.00  | 7.10 |
| D2        | 3.50      | 3.60  | 3.70 |
| E2        | 5.50      | 5.60  | 5.70 |
| e         | 0.50 BSC  |       |      |
| L         | 0.35      | 0.40  | 0.45 |
| ааа       | 0.10      |       |      |
| bbb       | 0.10      |       |      |
| CCC       | 0.08      |       |      |
| ddd       | 0.10      |       |      |
| eee       | 0.10      |       |      |

#### Table 10.1. Package Diagram Dimensions

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VLLD-5.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 11. Land Pattern

The following figure illustrates the land pattern details for the Si3471. The table lists the values for the dimensions shown in the illustration. The stencil design and notes are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.



Figure 11.1. Si3471 Recommended Land Pattern

#### Table 11.1. PCB Land Pattern Dimensions

| Symbol | mm   |
|--------|------|
| C1     | 5.00 |
| C2     | 7.00 |
| e      | 0.50 |
| X1     | 0.30 |
| Y1     | 0.80 |
| X2     | 3.70 |
| Y2     | 5.70 |

#### Notes:

#### General

- 1. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad.

#### Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pins.
- 4. A 3 x 5 array of 0.90 mm square openings on 1.10 mm pitch should be used for the center ground pad.

#### **Card Assembly**

1. A No-Clean, Type-3 solder paste is recommended.

2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 12. Top Marking



Figure 12.1. Si3471A Top Marking (QFN)

#### Table 12.1. Top Marking Explanation

| Mark Method:        | Laser                       |                                |
|---------------------|-----------------------------|--------------------------------|
| Pin 1 Mark:         | Bottom-Left-Justified       |                                |
| Line 1 Mark Format: | Device Part Number          | Si3471AA01                     |
| Line 2 Mark Format: | YY = Year<br>WW = Work Week | Year and Work Week of Assembly |
|                     | TTTTTT = Mfg Code           | Manufacturing Code             |
|                     | Circle = 1.3 mm Diameter    | "e3" Pb-Free Symbol            |
| Line 3 Mark Format: | Country of Origin           | TW = Taiwan                    |

## 13. Revision History

#### **Revision 0.5**

March, 2020

· Initial release.



#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs product in such unauthorized applications.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, Gecko®, Gecko OS, Gecko OS, Gecko OS Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

## http://www.silabs.com