

# **PCF2131**

# Nano-power highly accurate RTC with integrated quartz crystal

Rev. 1.0 — 28 May 2021

Product data sheet

# 1 General description

The PCF2131 is a CMOS Real Time Clock (RTC) and calendar with an integrated Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal optimized for very high accuracy and ultra low power consumption. The PCF2131 has a selectable I<sup>2</sup>C-bus or SPI-bus, a backup battery switch-over circuit, a programmable watchdog function, four timestamps function, and many other features.

For a selection of NXP Real-Time Clocks, see Section 15.1

#### 2 Features and benefits

- Operating temperature range from -40 °C to +85 °C
- Temperature Compensated Crystal Oscillator (TCXO) with trimmed integrated capacitors
- Ultra low supply current: typical 64 nA at V<sub>DD</sub> = 3.3 V
- Temperature compensated RTC, typical accuracy ±3 ppm from -40 °C to +85 °C
- Integration of a 32.768 kHz quartz crystal and oscillator in the same package
- Provides year, month, day, weekday, hours, minutes, seconds and 1/100 seconds
- · Provides leap year correction
- Timestamp function
  - with interrupt capability
  - detection of four different events on four input pins (for example, for tamper detection)
- 2-line bidirectional 400 kHz Fast-mode I<sup>2</sup>C-bus interface
- 4-line SPI-bus with separate data input and output (maximum speed 6.5 Mbit/s)
- Battery backup input pin and switch-over circuitry
- · Battery backed output voltage
- Battery low detection function
- Power-On Reset (POR)
- Power-On Reset Override (PORO) function
- · Software reset function
- Two interrupt outputs (open-drain)
- Programmable 1 second or 1 minute interrupt
- · Programmable watchdog timer with interrupt
- · Programmable alarm function with interrupt capability
- Programmable square output
- Clock operating voltage: 1.2 V to 5.5 V



Nano-power highly accurate RTC with integrated quartz crystal

# 3 Applications

- · Electronic metering for electricity, water, and gas
- · Precision timekeeping
- · Access to accurate time of the day
- GPS equipment to reduce time to first fix
- Applications that require an accurate process timing
- Products with long automated unattended operation time

# 4 Ordering information

Table 1. Ordering information

| Type number | Topside<br>marking | Package |                                                                                                                                               |           |  |  |  |  |
|-------------|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|             |                    | Name    | Description                                                                                                                                   | Version   |  |  |  |  |
| PCF2131TF   | F31                | HLSON16 | thermal enhanced low profile small outline; no leads, 16 terminals, 0.125 dimple wettable flank, 0.5 mm pitch, 4.5 mm x 3.5 mm x 1.45 mm body | SOT1992-1 |  |  |  |  |

# 4.1 Ordering options

Table 2. Ordering options

| Product type number | Orderable part number | Package | Packing method | Minimum<br>Order<br>Quantity | Temperature                  |
|---------------------|-----------------------|---------|----------------|------------------------------|------------------------------|
| PCF2131TF           | PCF2131TFY            | HLSON16 | REEL 13" Q1 DP | 4000                         | $T_{amb}$ = -40 °C to +85 °C |

Nano-power highly accurate RTC with integrated quartz crystal

# 5 Block diagram



Nano-power highly accurate RTC with integrated quartz crystal

# 6 Pinning information

# 6.1 Pinning



# 6.2 Pin description

Table 3. Pin description

Input or input/output pins must always be at a defined level ( $V_{SS}$  or  $V_{DD}$ ) unless otherwise specified.

| Symbol           | Pin       | Description                                                                                                                |
|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------|
| SCL              | 2         | combined serial clock input for both I <sup>2</sup> C-bus and SPI-bus                                                      |
| SDI              | 3         | serial data input for SPI-bus connect to pin V <sub>SS</sub> if I <sup>2</sup> C-bus is selected                           |
| SDO              | 4         | serial data output for SPI-bus, push-pull leave open or connect to pin V <sub>SS</sub> if I <sup>2</sup> C-bus is selected |
| SDA/CE           | 5         | combined serial data input and output for the I <sup>2</sup> C-bus and chip enable input (active LOW) for the SPI-bus      |
| IFS              | 1         | interface selector input connect to pin $V_{SS}$ to select the SPI-bus connect to pin $V_{DD}$ to select the $I^2$ C-bus   |
| TS1,TS2,TS3,TS4, | 8,9,10,11 | timestamp input (active LOW) with 500 k $\Omega$ internal pull-up resistor (R $_{PU}$ )                                    |
| CLKOUT           | 6         | clock output (push-pull)                                                                                                   |
| V <sub>SS</sub>  | 7         | ground supply voltage                                                                                                      |
| INTB             | 12        | interrupt B output (open-drain; active LOW)                                                                                |
| INTA             | 13        | interrupt A output (open-drain; active LOW)                                                                                |
| BBS              | 14        | output voltage (battery backed)                                                                                            |

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 3. Pin description...continued

Input or input/output pins must always be at a defined level (VSS or VDD) unless otherwise specified.

| Symbol      | Pin | Description                                                                            |
|-------------|-----|----------------------------------------------------------------------------------------|
| $V_{BAT}$   | 16  | battery supply voltage (backup) connect to $V_{SS}$ if battery switch-over is not used |
| $V_{DD}$    | 15  | supply voltage                                                                         |
| Exposed Pad |     | Tie to V <sub>SS</sub> (preferred) <sup>[1]</sup> or leave floating                    |

<sup>[1]</sup> This protects against signal feedback to the oscillator if routed close to the part.

# 7 Functional description

The PCF2131 is a Real Time Clock (RTC) and calendar with an on-chip Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal integrated into the same package.

Address and data are transferred by a selectable 400 kHz Fast-mode I<sup>2</sup>C-bus or a 4-line SPI-bus with separate data input and output (see Section 7.16). The maximum speed of the SPI-bus is 6.5 Mbit/s.

The PCF2131 has a backup battery input pin and backup battery switch-over circuit which monitors the main power supply. The backup battery switch-over circuit automatically switches to the backup battery when a power failure condition is detected (see Section 7.5.1). Accurate timekeeping is maintained even when the main power supply is interrupted.

A battery low detection circuit monitors the status of the battery (see Section 7.5.2). When the battery voltage drops below a certain threshold value, a flag is set to indicate that the battery must be replaced soon. This ensures the integrity of the data during periods of battery backup.

#### 7.1 Register overview

The PCF2131 contains an auto-incrementing address register: the built-in address register will increment automatically after each read or write of a data byte up to the register 36h. After register 36h, the auto-incrementing will wrap around to address 00h (see Figure 3).



• The first five registers (memory address 00h, 01h, 02h, 03h and 04h) are used as control registers (see Section 7.2).

#### Nano-power highly accurate RTC with integrated quartz crystal

- · The register at address 05h is for software reset.
- The memory addresses 06h through to 0Dh are used as counters for the clock function (1/100 seconds up to years). The date is automatically adjusted for months with fewer than 31 days, including corrections for leap years. The clock can operate in 12-hour mode with an AM/PM indication or in 24-hour mode (see Section 7.9).
- The registers at addresses 0Eh through 12h define the alarm function. It can be selected that an interrupt is generated when an alarm event occurs (see <u>Section 7.10</u>).
- The register at address 13h defines the temperature measurement period and the clock out mode. The temperature measurement can be selected from every 32 minutes (default) down to every 4minutes (see <u>Table 17</u>). CLKOUT frequencies of 32.768 kHz (default) down to 1 Hz for use as system clock, microcontroller clock, and so on, can be chosen (see <u>Table 18</u>).
- The registers at addresses 14h to 2Fh are used for the timestamp function. When
  the trigger event happens, the actual time is saved in the timestamp registers (see
  Section 7.12).
- The register at address 30h is used for the correction of the crystal aging effect (see Section 7.4.1).
- The registers at addresses 31h to 34h are used for interrupt configration.
- The registers at addresses 35h and 36h are used for the watchdog timer functions. The
  watchdog timer has four selectable source clocks allowing for timer periods from less
  than 20 ms to greater than 4 hours (see <u>Table 59</u>). An interrupt is generated when the
  watchdog times out.
- The registers 100th Seconds, Seconds, Minutes, Hours, Days, Months, and Years are all coded in Binary Coded Decimal (BCD) format to simplify application use. Other registers are either bit-wise or standard binary.

When one of the RTC registers is written or read, the content of all counters is temporarily frozen, all registers hold their state during SPI or I2C transactions. The time stamp registers would update as soon as the bus transaction completes. This prevents a faulty writing or reading of the clock and calendar during a carry condition (see Section 7.9.9).

# Nano-power highly accurate RTC with integrated quartz crystal

Table 4. Register overview

Bit positions labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Address     | Register name  | Bit          | Bit       |                                                     |                 |               |                 |             |       |           | Reference |
|-------------|----------------|--------------|-----------|-----------------------------------------------------|-----------------|---------------|-----------------|-------------|-------|-----------|-----------|
|             |                | 7            | 6         | 5                                                   | 4               | 3             | 2               | 1           | 0     |           |           |
| Control reg | gisters        |              |           |                                                     |                 | - 1           |                 |             |       |           |           |
| 00h         | Control_1      | EXT_<br>TEST | TC_DIS    | STOP                                                | 100TH_<br>S_DIS | POR_<br>OVRD  | 12_24           | MI          | SI    | 0000 1000 | Table 5   |
| 01h         | Control_2      | MSF          | WDTF      | Т                                                   | AF              | Т             | Т               | AIE         | Т     | 0000 0000 | Table 7   |
| )2h         | Control_3      |              | PWRMNG[2: | 0]                                                  | BTSE            | BF            | BLF             | BIE         | BLIE  | 1110 0000 | Table 9   |
| 03h         | Control_4      | TSF1         | TSF2      | TSF3                                                | TSF4            | Т             | Т               | Т           | Т     | 0000 0000 | Table 11  |
| 04h         | Control_5      | TSIE1        | TSIE2     | TSIE3                                               | TSIE4           | Т             | Т               | Т           | Т     | 0000 0000 | Table 13  |
| Software R  | eset           | '            |           |                                                     |                 |               |                 |             |       | 1         | ,         |
| 05h         | SR_Reset       | CPR          | Т         | Т                                                   | Т               | SR            | Т               | Т           | CTS   | 0010 0100 | Table 24  |
| Time and d  | late registers | '            |           |                                                     |                 |               |                 |             |       | 1         | ,         |
| 06h         | 100th_Seconds  |              |           |                                                     | 100TH_SEC       | ONDS(0 to 9   | 9)              |             |       | 0000 0000 | Table 25  |
| 07h         | Seconds        | OSF          |           |                                                     | SI              | ECONDS (0 t   | o 59)           |             |       | 1000 0000 | Table 28  |
| 08h         | Minutes        | -            |           |                                                     | M               | IINUTES (0 to | 59)             |             |       | 0000 0000 | Table 31  |
| 09h         | Hours          | -            | -         | AMPM                                                |                 | HOURS         | (1 to 12) in 12 | ?-hour mode |       | 0000 0000 | Table 33  |
|             |                |              |           |                                                     | Н               | OURS (0 to 2  | 3) in 24-hour r | node        |       | 0000 0000 |           |
| 0Ah         | Days           | -            | -         |                                                     |                 | DAYS          | (1 to 31)       |             |       | 0000 0001 | Table 35  |
| 0Bh         | Weekdays       | -            | -         | -                                                   | -               | -             | W               | /EEKDAYS (0 | to 6) | 0000 0001 | Table 37  |
| 0Ch         | Months         | -            | -         | -                                                   |                 |               | MONTHS (1 to    | 12)         |       | 0000 0001 | Table 40  |
| 0Dh         | Years          |              |           |                                                     | YEARS           | 6 (0 to 99)   |                 |             |       | 0000 0001 | Table 43  |
| Alarm regis | sters          |              |           |                                                     |                 |               |                 |             |       |           |           |
| 0Eh         | Second_alarm   | AE_S         |           |                                                     | SECO            | ND_ALARM      | (0 to 59)       |             |       | 1000 0000 | Table 45  |
| 0Fh         | Minute_alarm   | AE_M         |           |                                                     | MINU            | JTE_ALARM     | (0 to 59)       |             |       | 1000 0000 | Table 47  |
| 10h         | Hour_alarm     | AE_H         | -         | AMPM HOUR_ALARM (1 to 12) in 12-hour mode 1000 0000 |                 |               |                 |             |       | Table 49  |           |
|             |                |              |           | HOUR_ALARM (0 to 23) in 24-hour mode 1000 0000      |                 |               |                 |             |       |           |           |
| 11h         | Day_alarm      | AE_D         | -         |                                                     |                 | DAY_ALA       | RM (1 to 31)    |             |       | 1000 0000 | Table 51  |
| 12h         | Weekday_alarm  | AE_W         | -         | WEEKDAY_ALARM (0 to 6) 1000 0000                    |                 |               |                 |             |       | 1000 0000 | Table 53  |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 4. Register overview...continued

Bit positions labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Address   | Register name | Bit |        |                        |                                        |              |                 |                |           | Reset value | Reference |  |
|-----------|---------------|-----|--------|------------------------|----------------------------------------|--------------|-----------------|----------------|-----------|-------------|-----------|--|
|           |               | 7   | 6      | 5                      | 4                                      | 3            | 2               | 1              | 0         |             |           |  |
| 13h       | CLKOUT_ctl    | TC  | R[1:0] | OTPR                   | -                                      | -            |                 | COF[2:         | 0]        | 00X0 0000   | Table 15  |  |
| Timestamp | 1 registers   |     |        | '                      | -                                      |              |                 |                |           | 1           |           |  |
| 14h       | Timestp_ctl1  | TSM | TSOFF  | -                      |                                        | SL           | BSEC_TIMES      | STP[4:0]       |           | 0000 0000   | Table 64  |  |
| 15h       | Sec_timestp1  | -   |        |                        | SECO                                   | ND_TIMEST    | P (0 to 59)     |                |           | 0000 0000   | Table 66  |  |
| 16h       | Min_timestp1  | -   |        |                        | MINU                                   | TE_TIMEST    | P (0 to 59)     |                |           | 0000 0000   | Table 68  |  |
| 17h       | Hour_timestp1 | -   | -      | AMPM                   |                                        | HOUR_TIM     | ESTP (1 to 12   | ) in 12-hour r | mode      | 0000 0000   | Table 70  |  |
|           |               |     |        |                        | HOUR                                   | _TIMESTP (   | 0 to 23) in 24- | hour mode      |           | 0000 0000   |           |  |
| 18h       | Day_timestp1  | -   | -      |                        |                                        | DAY_TIM      | ESTP (1 to 31   | 1)             |           | 0000 0000   | Table 72  |  |
| 19h       | Mon_timestp1  | -   | -      | -                      |                                        |              |                 |                |           | 0000 0000   | Table 74  |  |
| 1Ah       | Year_timestp1 |     |        | YEAR_TIMESTP (0 to 99) |                                        |              |                 |                |           | 0000 0000   | Table 76  |  |
| Timestamp | o2 registers  |     |        |                        |                                        |              |                 |                |           |             | ,         |  |
| 1Bh       | Timestp_ctl2  | TSM | TSOFF  | -                      | - SUBSEC_TIMESTP[4:0]                  |              |                 |                | 0000 0000 | Table 64    |           |  |
| 1Ch       | Sec_timestp2  | -   |        |                        | SECOND_TIMESTP (0 to 59)               |              |                 |                | 0000 0000 | Table 66    |           |  |
| 1Dh       | Min_timestp2  | -   |        |                        | MINU                                   | TE_TIMEST    | P (0 to 59)     |                |           | 0000 0000   | Table 68  |  |
| 1Eh       | Hour_timestp2 | -   | -      | AMPM                   |                                        | HOUR_TIM     | ESTP (1 to 12   | ) in 12-hour r | mode      | 0000 0000   | Table 70  |  |
|           |               |     |        |                        | HOUR_TIMESTP (0 to 23) in 24-hour mode |              |                 |                |           |             |           |  |
| 1Fh       | Day_timestp2  | -   | -      |                        |                                        | DAY_TIM      | ESTP (1 to 31   | 1)             |           | 0000 0000   | Table 72  |  |
| 20h       | Mon_timestp2  | -   | -      | -                      |                                        | MON          | ITH_TIMEST      | P (1 to 12)    |           | 0000 0000   | Table 74  |  |
| 21h       | Year_timestp2 |     |        |                        | YEAR_TIME                              | ESTP (0 to 9 | 9)              |                |           | 0000 0000   | Table 76  |  |
| Timestamp | 3 registers   |     |        |                        |                                        |              |                 |                |           |             | ,         |  |
| 22h       | Timestp_ctl3  | TSM | TSOFF  | -                      |                                        | SL           | BSEC_TIMES      | STP[4:0]       |           | 0000 0000   | Table 64  |  |
| 23h       | Sec_timestp3  | -   |        |                        | SECO                                   | ND_TIMEST    | P (0 to 59)     |                |           | 0000 0000   | Table 66  |  |
| 24h       | Min_timestp3  | -   |        |                        | MINU                                   | TE_TIMEST    | P (0 to 59)     |                |           | 0000 0000   | Table 68  |  |
| 25h       | Hour_timestp3 | -   | -      | AMPM                   |                                        | HOUR_TIM     | ESTP (1 to 12   | ) in 12-hour r | mode      | 0000 0000   | Table 70  |  |
|           |               |     |        |                        | HOUR                                   | _TIMESTP (   | 0 to 23) in 24- | hour mode      |           | 0000 0000   |           |  |
| 26h       | Day_timestp3  | -   | -      |                        |                                        | DAY_TIM      | ESTP (1 to 31   | 1)             |           | 0000 0000   | Table 72  |  |
| 27h       | Mon_timestp3  | -   | -      | -                      |                                        | MON          | ITH_TIMESTI     | P (1 to 12)    |           | 0000 0000   | Table 74  |  |

PCF213

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

# Nano-power highly accurate RTC with integrated quartz crystal

Table 4. Register overview...continued

Bit positions labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Address      | Register name   | Bit   |       |       |                                             |                   |           |         |           | Reset value | Reference |
|--------------|-----------------|-------|-------|-------|---------------------------------------------|-------------------|-----------|---------|-----------|-------------|-----------|
|              |                 | 7     | 6     | 5     | 4                                           | 3                 | 2         | 1       | 0         |             |           |
| 28h          | Year_timestp3   |       |       |       | YEAR_TIM                                    | ESTP (0 to 99)    |           |         |           | 0000 0000   | Table 76  |
| Timestamp    | 94 registers    | '     |       |       |                                             |                   |           |         |           | ,           | ,         |
| 29h          | Timestp_ctl4    | TSM   | TSOFF | -     |                                             | SUB               | SEC_TIMES | TP[4:0] |           | 0000 0000   | Table 64  |
| 2Ah          | Sec_timestp4    | -     |       | _     | SECO                                        | ND_TIMESTP        | (0 to 59) |         |           | 0000 0000   | Table 66  |
| 2Bh          | Min_timestp4    | -     |       |       | MINUTE_TIMESTP (0 to 59)                    |                   |           |         |           | 0000 0000   | Table 68  |
| 2Ch          | Hour_timestp4   | -     | -     | AMPM  | AMPM HOUR_TIMESTP (1 to 12) in 12-hour mode |                   |           |         | 0000 0000 | Table 70    |           |
|              |                 |       |       |       | HOUR_TIMESTP (0 to 23) in 24-hour mode      |                   |           |         |           | 0000 0000   |           |
| 2Dh          | Day_timestp4    | -     | -     |       | DAY_TIMESTP (1 to 31)                       |                   |           |         |           | 0000 0000   | Table 72  |
| 2Eh          | Mon_timestp4    | -     | -     | -     | - MONTH_TIMESTP (1 to 12)                   |                   |           |         |           | 0000 0000   | Table 74  |
| 2Fh          | Year_timestp4   |       | '     |       | YEAR_TIM                                    | ESTP (0 to 99)    |           |         | _         | 0000 0000   | Table 76  |
| Aging offse  | et register     | ,     |       |       |                                             |                   |           |         |           |             | ,         |
| 30h          | Aging_offset    | -     | -     | -     | -                                           |                   | AC        | D[3:0]  |           | 0000 1000   | Table 19  |
| Interrupt ma | ask registers   | '     | '     |       |                                             |                   |           |         |           | ,           | ,         |
| 31h          | INT_A_MASK1     | -     | -     | MIA   | SIA                                         | WD_CDA            | AIEA      | BIEA    | BLIEA     | 0011 1111   | Table 80  |
| 3 <u>2</u> h | INT_A_MASK2     | -     | -     | -     | -                                           | TSIE1A            | TSIE2A    | TSIE3A  | TSIE4A    | 0000 1111   | Table 80  |
| 33h          | INT_B_MASK1     | -     | -     | MIB   | SIB                                         | WD_CDB            | AIEB      | BIEB    | BLIEB     | 0011 1111   | Table 82  |
| 34h          | INT_B_MASK2     | -     | -     | -     | -                                           | TSIE1B            | TSIE2B    | TSIE3B  | TSIE4B    | 0000 1111   | Table 82  |
| Watchdog     | registers       | ,     |       | '     |                                             | ,                 | 1         |         | 1         | 1           | 1         |
| 35h          | Watchdg_tim_ctl | WD_CD | Т     | TI_TP | -                                           | -                 | -         | TF      | [1:0]     | 0000 0011   | Table 55  |
| 36h          | Watchdg_tim_val |       | -     |       | WATCHDG                                     | <br>_TIM_VAL[7:0] |           |         |           | 0000 0000   | Table 57  |

# Nano-power highly accurate RTC with integrated quartz crystal

# 7.2 Control registers

The first five registers of the PCF2131, with the addresses 00h, 01h, 02h, 03h and 04h, are used as control registers.

# 7.2.1 Register Control\_1

Table 5. Control\_1 - control and status register 1 (address 00h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7            | 6      | 5    | 4               | 3            | 2     | 1  | 0  |
|-------------|--------------|--------|------|-----------------|--------------|-------|----|----|
| Symbol      | EXT_<br>TEST | TC_DIS | STOP | 100TH_<br>S_DIS | POR_<br>OVRD | 12_24 | MI | SI |
| Reset value | 0            | 0      | 0    | 0               | 1            | 0     | 0  | 0  |

Table 6. Control\_1 - control and status register 1 (address 00h) bit description Bits labeled as T are unused and return 0 when read.

| Bit | Symbol      | Value                                       | Description                                                                                                                      | Reference             |
|-----|-------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 7   | EXT_TEST    | 0                                           | normal mode                                                                                                                      | Section 7.14          |
|     |             | 1                                           | external clock test mode                                                                                                         | -                     |
| 6   | TC_DIS      | 0                                           | Temperature compensation enabled                                                                                                 | Section 7.3.1         |
|     |             | 1                                           | Temperature compensation disabled                                                                                                | -                     |
| 5   | STOP        | 0                                           | RTC source clock runs                                                                                                            | Section 7.15          |
|     |             | 1                                           | RTC clock is stopped; RTC divider chain flip-flops are asynchronously set logic 0; CLKOUT output frequencies are still available |                       |
| 4   | 100TH_S_DIS | 100TH_S_DIS 0 100th seconds counter enabled |                                                                                                                                  | -                     |
|     |             | 1                                           | 100th seconds counter Disabled, register 06h reset to 00h.                                                                       | -                     |
| 3   | POR_OVRD    | 0                                           | Power-On Reset Override (PORO) facility disabled; set logic 0 for normal operation                                               | Section 7.7.2         |
|     |             | 1                                           | Power-On Reset Override (PORO) sequence reception enabled                                                                        |                       |
| 2   | 12_24       | 0                                           | 24-hour mode selected                                                                                                            | Table 34,             |
|     |             | 1                                           | 12-hour mode selected                                                                                                            | Table 50,<br>Table 71 |
| 1   | MI          | 0                                           | minute interrupt disabled                                                                                                        | <u>Section 7.13.1</u> |
|     |             | 1                                           | minute interrupt enabled                                                                                                         | -                     |
| 0   | SI          | 0                                           | second interrupt disabled                                                                                                        |                       |
|     |             | 1                                           | second interrupt enabled                                                                                                         |                       |

# Nano-power highly accurate RTC with integrated quartz crystal

# 7.2.2 Register Control\_2

Table 7. Control\_2 - control and status register 2 (address 01h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7   | 6    | 5 | 4  | 3 | 2 | 1   | 0 |
|-------------|-----|------|---|----|---|---|-----|---|
| Symbol      | MSF | WDTF | T | AF | Т | T | AIE | Т |
| Reset value | 0   | 0    | 0 | 0  | 0 | 0 | 0   | 0 |

Table 8. Control\_2 - control and status register 2 (address 01h) bit description Bits labeled as T are unused and return 0 when read.

| Bit | Symbol            | Value | Description                                                                                       | Reference             |
|-----|-------------------|-------|---------------------------------------------------------------------------------------------------|-----------------------|
| 7   | MSF               | 0     | no minute or second interrupt generated                                                           | Section 7.13          |
|     |                   | 1     | flag set when minute or second interrupt<br>generated;<br>flag must be cleared to clear interrupt |                       |
| 6   | WDTF              | 0     | no watchdog timer interrupt generated                                                             | <u>Section 7.13.3</u> |
|     | 1 flag set when v |       | flag set when watchdog timer interrupt generated; flag cannot be cleared by command (read-only)   |                       |
| 5   | Т                 | 0     | unused                                                                                            | -                     |
| 4   | AF                | 0     | no alarm interrupt triggered                                                                      | Section 7.10.6        |
|     |                   | 1     | flag set when alarm triggered; flag must be cleared to clear interrupt                            |                       |
| 3:2 | Т                 | 0     | unused                                                                                            | -                     |
| 1   | AIE               | 0     | no interrupt generated from the alarm flag                                                        | <u>Section 7.13.4</u> |
|     |                   | 1     | interrupt generated when alarm flag set                                                           |                       |
| 0   | Т                 | 0     | unused                                                                                            | -                     |

# 7.2.3 Register Control\_3

Table 9. Control\_3 - control and status register 3 (address 02h) bit allocation

| Bit         | 7 | 6          | 5 | 4    | 3  | 2   | 1   | 0    |
|-------------|---|------------|---|------|----|-----|-----|------|
| Symbol      | ı | PWRMNG[2:0 | ] | BTSE | BF | BLF | BIE | BLIE |
| Reset value | 1 | 1          | 1 | 0    | 0  | 0   | 0   | 0    |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 10. Control\_3 - control and status register 3 (address 02h) bit description

| Bit    | Symbol      | Value           | Description                                                                                                    | Reference             |
|--------|-------------|-----------------|----------------------------------------------------------------------------------------------------------------|-----------------------|
| 7 to 5 | PWRMNG[2:0] | see<br>Table 22 | control of the battery switch-over, battery low detection, and extra power fail detection functions            | Section 7.5           |
| 4      | BTSE        | 0               | no timestamp when battery switch-over occurs                                                                   | Section 7.12.4        |
|        |             | 1               | time-stamped when battery switch-over occurs                                                                   |                       |
| 3      | BF          | 0               | no battery switch-over interrupt occurred                                                                      | Section 7.5.1         |
|        | 1           |                 | flag set when battery switch-over occurs; flag must be cleared to clear interrupt                              | Section 7.12.4        |
| 2      | BLF         | 0               | battery status ok;<br>no battery low interrupt generated                                                       | Section 7.5.2         |
|        |             | 1               | battery status low; flag cannot be cleared by command, flag is automatically cleared when battery is replaced. |                       |
| 1      | BIE         | 0               | no interrupt generated from the battery flag (BF)                                                              | Section 7.13.6        |
|        |             |                 | interrupt generated when BF is set                                                                             |                       |
| 0      | D BLIE 0 1  |                 | no interrupt generated from battery low flag (BLF)                                                             | <u>Section 7.13.7</u> |
|        |             |                 | interrupt generated when BLF is set                                                                            |                       |

# 7.2.4 Register Control\_4

Table 11. Control\_4 - control and status register 4 (address 03h) bit allocation

| Bit         | 7    | 6    | 5    | 4    | 3 | 2 | 1 | 0 |
|-------------|------|------|------|------|---|---|---|---|
| Symbol      | TSF1 | TSF2 | TSF3 | TSF4 | Т | T | Т | Т |
| Reset value | 0    | 0    | 0    | 0    | 0 | 0 | 0 | 0 |

Table 12. Control\_4 - control and status register 4 (address 03h) bit description

| Bit | Symbol | Value | Description                                                                          | Reference      |
|-----|--------|-------|--------------------------------------------------------------------------------------|----------------|
| 7   | TSF1   | 0     | no timestamp interrupt generated for pin TS1                                         | Section 7.12.1 |
|     |        | 1     | flag set when TS1 input is driven to ground; flag must be cleared to clear interrupt |                |
| 6   | TSF2   | 0     | no timestamp interrupt generated when pin TS2                                        | Section 7.12.1 |
|     | 1      |       | flag set when TS2 input is driven to ground; flag must be cleared to clear interrupt |                |
| 5   | TSF3   | 0     | no timestamp interrupt generated for pin TS3                                         | Section 7.12.1 |
|     |        | 1     | flag set when TS3 input is driven to ground; flag must be cleared to clear interrupt |                |
| 4   | TSF4   | 0     | no timestamp interrupt generated when pin TS4                                        | Section 7.12.1 |
|     |        | 1     | flag set when TS4 input is driven to ground; flag must be cleared to clear interrupt |                |
| 3   | Т      | 0     | Unused                                                                               |                |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 12. Control\_4 - control and status register 4 (address 03h) bit description...continued

| Bit | Symbol | Value | Description | Reference |
|-----|--------|-------|-------------|-----------|
| 2   | Т      | 0     | Unused      |           |
| 1   | Т      | 0     | Unused      |           |
| 0   | Т      | 0     | Unused      |           |

# 7.2.5 Register Control\_5

Table 13. Control\_5 - control and status register 5 (address 04h) bit allocation

| Bit         | 7     | 6     | 5     | 4     | 3 | 2 | 1 | 0 |
|-------------|-------|-------|-------|-------|---|---|---|---|
| Symbol      | TSIE1 | TSIE2 | TSIE3 | TSIE4 | Т | T | Т | T |
| Reset value | 0     | 0     | 0     | 0     | 0 | 0 | 0 | 0 |

Table 14. Control 5 - control and status register 5 (address 04h) bit description

| Bit    | Symbol | Value | alue Description                                                       |                |
|--------|--------|-------|------------------------------------------------------------------------|----------------|
| 7      | TSIE1  | 0     | no interrupt generated from timestamp flag of TS1                      | Section 7.13.5 |
|        |        | 1     | interrupt generated when timestamp flag set of TS1                     |                |
| 6      | TSIE2  | 0     | no interrupt generated from timestamp flag of TS2                      | Section 7.13.5 |
|        |        | 1     | interrupt generated when timestamp flag set of TS2                     | -              |
| 5      | TSIE3  | 0     | no interrupt generated from timestamp flag of TS3                      | Section 7.13.5 |
|        |        | 1     | interrupt generated when timestamp flag set of TS3                     | -              |
| 4      | TSIE4  | 0     | no interrupt generated from timestamp flag of $\overline{\text{TS4}}$  | Section 7.13.5 |
|        |        | 1     | interrupt generated when timestamp flag set of $\overline{\text{TS4}}$ | -              |
| 3 to 0 | Т      | 0     | unused                                                                 | -              |

# 7.3 Register CLKOUT\_ctl

Table 15. CLKOUT\_ctl - CLKOUT control register (address 13h) bit allocation

Bits labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7   | 6     | 5    | 4 | 3 | 2 | 1        | 0 |
|-------------|-----|-------|------|---|---|---|----------|---|
| Symbol      | TCR | [1:0] | OTPR | Т | Т |   | COF[2:0] |   |
| Reset value | 0   | 0     | X    | 0 | 0 | 0 | 0        | 0 |

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 16. CLKOUT\_ctl - CLKOUT control register (address 13h) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol   | Value        | Description                    | Reference     |
|--------|----------|--------------|--------------------------------|---------------|
| 7 to 6 | TCR[1:0] | see Table 17 | temperature measurement period |               |
| 5      | OTPR     | 0            | no OTP refresh                 | Section 7.3.2 |
|        |          | 1            | OTP refresh performed          |               |
| 4      | Т        | 0            | unused [1]                     |               |
| 3      | Т        | 0            | unused                         |               |
| 2 to 0 | COF[2:0] | see Table 18 | CLKOUT frequency selection     | Section 7.3.3 |

<sup>[1]</sup> programming this bit to 1 may lead to a decrease of timing accuracy.

#### 7.3.1 Temperature compensated Real Time Clock

The frequency of tuning fork quartz crystal oscillators is temperature-dependent. In the PCF2131, the frequency deviation caused by temperature variation is corrected by adjusting the RTC frequency divider with digital method.

The load capacitance is trimmed to the required value at 25 °C in order to compensate the frequency deviation over process variation.

The frequency accuracy at 25 °C can be evaluated by measuring the frequency of the square wave signal available at the output pin CLKOUT. However, the selection of  $f_{CLKOUT}$  = 32.768 kHz (default value) can lead to inaccurate measurements. Accurate frequency measurement occurs when  $f_{CLKOUT}$  = 16.384 kHz or lower is selected (see Table 18).

The temperature compensated frequency input for the Real Time Clock cannot be observed at the CLKOUT pin but can be evaluated by following these steps.

- Set Second Interrupt, bit SI in register Control\_1 to 1
- Set bit TI TP in register Watchdg tim ctl to 1 for a pulsed interrupt signal
- Set bit SIA in register INTA\_MASK\_1 to 0 to direct the Second Interrupt to pin INTA for a 1 Hz pulse output.

The RTC temperature compensation works by adding or deleting pulses at the 32.768 kHz level. These correction pulses are spaced evenly over a sufficiently long period of time to reach the required resolution and accuracy. Every second corrections with a resolution of about 30.5 ppm (1/32768) can be generated by the temperature compensation engine. If for instance a 10 ppm correction is called for, the correction pulses will be generated approximately once every 3 seconds, for a 50 ppm correction every 0.6 s and so on.

The 1 Hz interrupt output signal can be measured with a counter and by selecting an appropriate gating time the measurement resolution can be set to the desired level. A gating time of 100 s for instance will determine the averaged 1 second period with a resolution of 0.3 ppm.

The feature of temperature compensation can be turned off for ultra low power consumption by first performing a software reset (SR) followed by setting TC\_DIS to '1' within 5 seconds.

Nano-power highly accurate RTC with integrated quartz crystal

#### 7.3.1.1 Temperature measurement

The PCF2131 has a temperature sensor circuit used to perform temperature compensation of the clock input to the RTC. The temperature is measured immediately after power-on and then periodically with a period set by the temperature conversion rate TCR[1:0] in the register CLKOUT\_ctl. During the first approximately 60 s after start-up the compensation will be inactive, after this period the temperature compensation is active.

Table 17. Temperature measurement period

| TCR[1:0] |     | Temperature measurement period |
|----------|-----|--------------------------------|
| 00       | [1] | 32 min                         |
| 01       |     | 16 min                         |
| 10       |     | 8 min                          |
| 11       |     | 4 min                          |

<sup>[1]</sup> Default value.

#### 7.3.2 OTP refresh

Each IC is calibrated during production and testing of the device. The calibration parameters are stored on EPROM cells called One Time Programmable (OTP) cells. It is recommended to process an OTP refresh once after the power is up and the oscillator is operating stable. The OTP refresh takes less than 100 ms to complete.

To perform an OTP refresh, bit OTPR has to be cleared (set to logic 0) and then set to logic 1 again.

When read OTPR bit, its state is:

"0" until the OTP read state machine completes copying of the eFuse data into the shadow registers. This could be due to a POR event or to writing a 0 > 1 to the OTPR register bit.

"1" when the OTP read state machine completes copying to the shadow registers from the eFuse instances. During normal operation OTPR must be kept at 1 to prevent higher power usage.

The OTP logic is not reset nor affected by the Software Reset. The OTPR functionality is only reset by the initial digital POR.

During OTP refresh,  $V_{DD}$  has to be above 1.8 V, the rising speed to 1.8 V needs to be faster than 2 V/100 ms. After OTP refresh has finished, PCF2131 can operate with  $V_{DD}$  as low as 1.2 V.

#### 7.3.3 Clock output

A programmable square wave is available at pin CLKOUT. Operation is controlled by the COF[2:0] control bits in register CLKOUT\_ctl. Frequencies of 32.768 kHz (default) down to 1 Hz can be generated for use as system clock, microcontroller clock, charge pump input, or for calibrating the oscillator at 25 °C to determine aging offset. The CLKOUT output is not temperature compensated to prevent jitter due to digital compensation method.

CLKOUT is a push-pull output and is enabled at power-on. When disabled, the output is high-impedance.

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 18. CLKOUT frequency selection

| COF[2:0] |     | CLKOUT frequency (Hz) | Typical duty cycle [1] |
|----------|-----|-----------------------|------------------------|
| 000      | [2] | 32 768                | 60 : 40 to 40 : 60     |
| 001      |     | 16 384                | 50 : 50                |
| 010      |     | 8 192                 | 50 : 50                |
| 011      |     | 4 096                 | 50 : 50                |
| 100      |     | 2 048                 | 50 : 50                |
| 101      |     | 1 024                 | 50 : 50                |
| 110      |     | 1                     | 50 : 50                |
| 111      |     | CLKOUT = high-Z       | -                      |

<sup>[1]</sup> Duty cycle definition: % HIGH-level time: % LOW-level time.

The duty cycle of the selected clock is not controlled, however, due to the nature of the clock generation all but the 32.768 kHz frequencies are 50 : 50.

# 7.4 Register Aging\_offset

Table 19. Aging\_offset - crystal aging offset register (address 30h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6 | 5 | 4 | 3 | 2   | 1    | 0 |
|-------------|---|---|---|---|---|-----|------|---|
| Symbol      | T | Т | T | Т |   | AO[ | 3:0] |   |
| Reset value | 0 | 0 | 0 | 0 | 1 | 0   | 0    | 0 |

Table 20. Aging\_offset - crystal aging offset register (address 30h) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol  | Value               | Description        |
|--------|---------|---------------------|--------------------|
| 7 to 4 | Т       | 0000                | unused             |
| 3 to 0 | AO[3:0] | see <u>Table 21</u> | aging offset value |

#### 7.4.1 Crystal aging correction

The PCF2131 has an offset register Aging\_offset to correct the crystal aging effects <sup>1</sup>.

The accuracy of the frequency of a quartz crystal depends on its aging. The aging offset adds an adjustment, positive or negative, in the temperature compensation circuit which allows correcting the aging effect.

The aging offset bits allow a frequency correction of typically 2 ppm per AO[3:0] value, from -14 ppm to +16 ppm.

<sup>[2]</sup> Default value.

<sup>1</sup> For further information, refer to the application note [1].

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 21. Frequency correction at 25 °C, typical

| AO[3:0] |        |     | ppm |
|---------|--------|-----|-----|
| Decimal | Binary |     |     |
| 0       | 0000   |     | +16 |
| 1       | 0001   |     | +14 |
| 2       | 0010   |     | +12 |
| 3       | 0011   |     | +10 |
| 4       | 0100   |     | +8  |
| 5       | 0101   |     | +6  |
| 6       | 0110   |     | +4  |
| 7       | 0111   |     | +2  |
| 8       | 1000   | [1] | 0   |
| 9       | 1001   |     | -2  |
| 10      | 1010   |     | -4  |
| 11      | 1011   |     | -6  |
| 12      | 1100   |     | -8  |
| 13      | 1101   |     | -10 |
| 14      | 1110   |     | -12 |
| 15      | 1111   |     | -14 |

<sup>[1]</sup> Default value.

# 7.5 Power management functions

The PCF2131 has two power supplies:

V<sub>DD</sub> - the main power supply

V<sub>BAT</sub> - the battery backup supply

Internally, PCF2131 operates with the internal operating voltage  $V_{oper(int)}$  which is also available as  $V_{BBS}$  on the battery backed output voltage pin, BBS. Depending on the condition of the main power supply and the selected power management function,  $V_{oper(int)}$  is either on the potential of  $V_{DD}$  or  $V_{BAT}$ .

Two power management functions are implemented:

**Battery switch-over function** - monitors the main power supply  $V_{DD}$  and switching to  $V_{BAT}$  in case a power fail condition is detected (see Section 7.5.1).

**Battery low detection function** - monitors the status of the battery,  $V_{BAT}$  (see Section 7.5.2).

The power management functions are controlled by the control bits PWRMNG[2:0] (see <u>Table 22</u>) in register Control\_3 (see <u>Table 10</u>):

#### Nano-power highly accurate RTC with integrated quartz crystal

| PWRMNG[2:0] |         | Function                                                                                                                |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------|
| 000         |         | battery switch-over function is enabled in standard mode; battery low detection function is enabled                     |
| 001,010     |         | battery switch-over function is enabled in standard mode; battery low detection function is disabled                    |
| 011         |         | battery switch-over function is enabled in direct switching mode; battery low detection function is enabled             |
| 100,101     |         | battery switch-over function is enabled in direct switching mode; battery low detection function is disabled            |
| 110,111     | [1] [2] | battery switch-over function is disabled, only one power supply $(V_{DD})$ ; battery low detection function is disabled |

<sup>[1]</sup> Default value.

#### 7.5.1 Battery switch-over function

PCF2131 has a backup battery switch-over circuit which monitors the main power supply  $V_{DD}$ . When a power failure condition is detected, it automatically switches to the backup battery.

One of two operation modes can be selected:

Standard mode - the power failure condition happens when:

$$V_{DD} < V_{BAT}$$
 AND  $V_{DD} < V_{th(sw)bat}$ 

 $V_{th(sw)bat}$  is the battery switch threshold voltage. Typical value is 2.5 V. The battery switch-over in standard mode works only for  $V_{DD} > 2.5$  V. Applying back-up battery voltage to  $V_{BAT}$  without applying  $V_{DD}$  supply will not power on the device; only when  $V_{DD}$  main power is supplied the device will start operating.

**Direct switching mode** - the power failure condition happens when  $V_{DD} < V_{BAT}$ . Direct switching from  $V_{DD}$  to  $V_{BAT}$  without requiring  $V_{DD}$  to drop below  $V_{th(sw)bat}$ 

When a power failure condition occurs and the power supply switches to the battery, the following sequence occurs:

- 1. The battery switch flag BF (register Control 3) is set to logic 1.
- 2. An interrupt is generated if the control bit BIE (register Control\_3) is enabled (see Section 7.13.6).
- 3. If the control bit BTSE (register Control\_3) is logic 1, the timestamp 4 registers store the time and date when the battery switch occurred (see Section 7.12.4).
- 4. The battery switch flag BF is cleared by command; it must be cleared to clear the interrupt.

The interface and CLKOUT output are disabled in battery backup operation:

- Interface inputs are not recognized, preventing extraneous data being written to the device
- · Interface outputs are high-impedance

When the battery switch-over function is disabled, the device works only with the power supply V<sub>DD</sub>. V<sub>BAT</sub> must be put to ground and the battery low detection function is disabled.

#### Nano-power highly accurate RTC with integrated quartz crystal

For further information about I<sup>2</sup>C-bus communication and battery backup operation, see Section 7.16.3.

#### 7.5.1.1 Standard mode

If  $V_{DD} > V_{BAT}$  OR  $V_{DD} > V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD} < V_{BAT}$  AND  $V_{DD} < V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.



 $V_{th(sw)bat}$  is the battery switch threshold voltage. Typical value is 2.5 V. In standard mode, the battery switch-over works only for  $V_{DD} > 2.5$  V.

 $V_{DD}$  may be lower than  $V_{BAT}$  (for example  $V_{DD}$  = 3 V,  $V_{BAT}$  = 4.1 V).

Figure 4. Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled)

#### 7.5.1.2 Direct switching mode

If  $V_{DD} > V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD} < V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.

The direct switching mode is useful in systems where  $V_{DD}$  is always higher than  $V_{BAT}$ . This mode is not recommended if the  $V_{DD}$  and  $V_{BAT}$  values are similar (for example,  $V_{DD}$  = 3.3 V,  $V_{BAT}$   $\geq$  3.0 V). In direct switching mode, the power consumption is reduced compared to the standard mode because the monitoring of  $V_{DD}$  and  $V_{th(sw)bat}$  is not performed.

#### Nano-power highly accurate RTC with integrated quartz crystal



# (enabled)

### 7.5.1.3 Battery switch-over disabled: only one power supply (V<sub>DD</sub>)

When the battery switch-over function is disabled:

- The power supply is applied on the V<sub>DD</sub> pin
- The V<sub>BAT</sub> pin must be connected to ground
- V<sub>oper(int)</sub> is at V<sub>DD</sub> potential
- The battery flag (BF) is always logic 0

#### 7.5.1.4 Battery switch-over architecture

The architecture of the battery switch-over circuit is shown in Figure 6.



V<sub>oper(int)</sub> is at V<sub>DD</sub> or V<sub>BAT</sub> potential.

Remark: It has to be assured that there are decoupling capacitors on the pins V<sub>DD</sub>, V<sub>BAT</sub>, and BBS.

# 7.5.2 Battery low detection function

The PCF2131 has a battery low detection circuit which monitors the status of the battery  $V_{BAT}$ .

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2021. All rights reserved.

#### Nano-power highly accurate RTC with integrated quartz crystal

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$  (typical 2.5 V), the BLF flag (register Control\_3) is set to indicate that the battery is low and that it must be replaced. Monitoring of the battery voltage also occurs during battery operation.

An unreliable battery cannot prevent the supply voltage from dropping below  $V_{low}$  (typical 1.2 V) and with that the data integrity gets lost. (For further information about  $V_{low}$  see Section 7.6.)

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$ , the following sequence occurs (see <u>Figure 7</u>):

- 1. The battery low flag BLF is set logic 1.
- 2. An interrupt is generated if the control bit BLIE (register Control\_3) is enabled (see Section 7.13.7).
- 3. The flag BLF remains logic 1 until the battery is replaced. BLF cannot be cleared by command. It is automatically cleared by the battery low detection circuit when the battery is replaced or when the voltage rises again above the threshold value. This could happen if a super capacitor is used as a backup source and the main power is applied again.



#### 7.5.3 Battery backup supply

The  $V_{BBS}$  voltage on the output pin BBS is at the same potential as the internal operating voltage  $V_{oper(int)}$ , depending on the selected battery switch-over function mode:

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 23. Output pin BBS

| Battery switch-over function mode | Conditions                                                                      | Potential of V <sub>oper(int)</sub> and V <sub>BBS</sub> |
|-----------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------|
| standard                          | $V_{DD} > V_{BAT} OR V_{DD} > V_{th(sw)bat}$                                    | $V_{DD}$                                                 |
|                                   | V <sub>DD</sub> < V <sub>BAT</sub> AND V <sub>DD</sub> < V <sub>th(sw)bat</sub> | $V_{BAT}$                                                |
| direct switching                  | $V_{DD} > V_{BAT}$                                                              | $V_{DD}$                                                 |
|                                   | V <sub>DD</sub> < V <sub>BAT</sub>                                              | $V_{BAT}$                                                |
| disabled                          | only V <sub>DD</sub> available,<br>V <sub>BAT</sub> must be put to ground       | $V_{DD}$                                                 |

The output pin BBS can be used as a supply for external devices with battery backup needs, such as SRAM (see [1]).

#### 7.6 Oscillator stop detection function

The PCF2131 has an on-chip oscillator detection circuit which indicates the status of the oscillation by monitoring the supply of oscillator: whenever the supply is out of the expected range, a reset occurs and the oscillator stop flag OSF (in register Seconds) is set logic 1.

#### • Power-on:

- 1. The oscillator is not running, the chip is in reset (OSF is logic 1).
- 2. When the oscillator starts running and supply is OK after power-on, the chip exits from reset.
- 3. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.

#### • Power supply failure:

- 1. When the power supply of the chip drops below a certain value (V<sub>low</sub>), typically 1.2 V, the oscillator supply also fails and a reset occurs.
- 2. When the power supply returns to normal operation, the oscillator supply is OK again, the chip exits from reset.
- 3. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.
- 4. When OSF flag is cleared an OTP refresh should be performed (see Section 7.3.2).

#### Nano-power highly accurate RTC with integrated quartz crystal



- 1. Theoretical state of the signals since there is no power.
- 2. The oscillator stop flag (OSF), set logic 1, indicates that the oscillation has stopped and a reset has occurred since the flag was last cleared (OSF set logic 0). In this case, the integrity of the clock information is not guaranteed. The OSF flag is cleared by command.

Figure 8. Power failure event due to battery discharge: reset occurs

#### 7.7 Power-On Reset function

The PCF2131 has a Power-On Reset (POR) and a Power-On Reset Override (PORO) function implemented.

# 7.7.1 Power-On Reset (POR)

The POR is active whenever the oscillator is stopped. The oscillator is considered to be stopped during the time between power-on and stable crystal resonance (see <u>Figure 9</u>). This time may be in the range of 200 ms to 2 s depending on temperature and supply voltage. Whenever an internal reset occurs, the oscillator stop flag is set (OSF set logic 1).

The OTP refresh (see <u>Section 7.3.2</u>) should ideally be executed as the first instruction after start-up and also after a reset due to an oscillator stop.

#### Nano-power highly accurate RTC with integrated quartz crystal



After POR, the following mode is entered:

- 32.768 kHz CLKOUT active
- Power-On Reset Override (PORO) available to be set
- 24-hour mode is selected
- Battery switch-over function disabled, only one power supply (V<sub>DD</sub>)
- · Temperature compensation enabled
- · 100th second enabled
- Time 00:00:00.00
- Date 2001.01.01
- · Weekday Monday

The register values after power-on are shown in <u>Table 4</u>.

#### 7.7.2 Power-On Reset Override (PORO)

The POR duration is directly related to the crystal oscillator start-up time. Due to the long start-up times experienced by these types of circuits, a mechanism has been built in to disable the POR and therefore speed up the on-board test of the device.



The setting of the PORO mode requires that POR\_OVRD in register Control\_1 is set logic 1 and that the signals at the interface pins SDA/CE and SCL are toggled as illustrated in Figure 11. All timings shown are required minimum.

Nano-power highly accurate RTC with integrated quartz crystal



Once the override mode is entered, the device is immediately released from the reset state and the set-up operation can commence.

The PORO mode is cleared by writing logic 0 to POR\_OVRD. POR\_OVRD must be logic 1 before a re-entry into the override mode is possible. Setting POR\_OVRD logic 0 during normal operation has no effect except to prevent accidental entry into the PORO mode.

#### 7.8 Software Reset register

Table 24. Reset - software reset control (address 05h) bit description

| Bit     | 7                    | 6 | 5 | 4 | 3                    | 2 | 1 | 0             |
|---------|----------------------|---|---|---|----------------------|---|---|---------------|
| Symbol  | CPR                  | 0 | 1 | 0 | SR                   | 1 | 0 | CTS           |
| Section | <u>Section 7.8.2</u> |   |   |   | <u>Section 7.8.1</u> |   |   | Section 7.8.3 |

То

- trigger a software reset (SR), 0010 1100 (2Ch) must be sent to register Reset (address 05h). A software reset also triggers CPR and CTS
- clear prescaler (CPR), 1010 0100 (A4h) must be sent to register Reset (address 05h)
- clear timestamp (CTS), 0010 0101 (25h) must be sent to register Reset (address 05h)

It is possible to combine CPR and CTS by sending 1010 0101 (A5h).

Read of the SR RESET register will return a fixed pattern of 00100100;

Remark: Any other value sent to this register is ignored.

#### 7.8.1 SR - Software reset

A reset is automatically generated at power-on as Power-On Reset as described in Section 7.7. A reset can also be initiated with the software reset command.

After software reset, the following mode is entered:

- 32.768 kHz CLKOUT active
- Power-On Reset Override (PORO) unchanged
- OTP not reloaded, OTPR unchanged.
- 24-hour mode is selected
- Battery switch-over function disabled, only one power supply (V<sub>DD</sub>)
- Temperature compensation enabled
- · 100th second enabled
- Time 00:00:00.00
- Date 2001.01.01

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

#### Nano-power highly accurate RTC with integrated quartz crystal

#### · Weekday Monday



### 7.8.2 CPR: clear prescaler

To set the time for RTC mode, the clear prescaler instruction is needed.

Before sending this instruction, it is mandatory to first set *stop* by the STOP bit.

See STOP definition for an explanation on using this instruction.

#### 7.8.3 CTS: clear timestamp

The timestamp registers (address 14h to 2Fh) can be set to all 0 with this instruction.

#### 7.9 Time and date function

Most of these registers are coded in the Binary Coded Decimal (BCD) format.

# 7.9.1 Register 100th Seconds

Table 25. 100th Seconds - 100th seconds (address 06h) bit allocation

| Bit         | 7 | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------------|---|-------------------------|---|---|---|---|---|---|--|--|--|
| Symbol      |   | 100TH SECONDS (0 to 99) |   |   |   |   |   |   |  |  |  |
| Reset value | 0 | 0                       | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |

Table 26. 100th Seconds - 100th seconds register (address 06h) bit description

| Bit    | Symbol        | Value  | Place value | Description                        |
|--------|---------------|--------|-------------|------------------------------------|
| 7 to 4 | 100TH SECONDS | 0 to 9 | ten's place | actual seconds coded in BCD format |
| 3 to 0 |               | 0 to 9 | unit place  |                                    |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 27. 100th Seconds coded in BCD format

| addo 21. Total coodido codos in Bob format |           |              |       |       |                    |       |       |       |  |  |
|--------------------------------------------|-----------|--------------|-------|-------|--------------------|-------|-------|-------|--|--|
|                                            | Upper-dig | it (ten's pl | ace)  |       | Digit (unit place) |       |       |       |  |  |
| value in decimal                           | Bit 6     | Bit 6        | Bit 5 | Bit 4 | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |  |
| 00                                         | 0         | 0            | 0     | 0     | 0                  | 0     | 0     | 0     |  |  |
| 01                                         | 0         | 0            | 0     | 0     | 0                  | 0     | 0     | 1     |  |  |
| 02                                         | 0         | 0            | 0     | 0     | 0                  | 0     | 1     | 0     |  |  |
| :                                          | :         | :            | :     | :     | :                  | :     | :     | :     |  |  |
| 09                                         | 0         | 0            | 0     | 0     | 1                  | 0     | 0     | 1     |  |  |
| 10                                         | 0         | 0            | 0     | 1     | 0                  | 0     | 0     | 0     |  |  |
| :                                          | :         | :            | :     | :     | :                  | :     | :     | :     |  |  |
| 98                                         | 1         | 0            | 0     | 1     | 1                  | 0     | 0     | 0     |  |  |
| 99                                         | 1         | 0            | 0     | 1     | 1                  | 0     | 0     | 1     |  |  |

# 7.9.2 Register Seconds

Table 28. Seconds - seconds and clock integrity register (address 07h) bit allocation

| Bit            | 7   | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|-----|---|-------------------|---|---|---|---|---|--|
| Symbol         | OSF |   | SECONDS (0 to 59) |   |   |   |   |   |  |
| Reset<br>value | 1   | 0 | 0                 | 0 | 0 | 0 | 0 | 0 |  |

Table 29. Seconds - seconds and clock integrity register (address 07h) bit description

| Bit    | Symbol  | Value  | Place value | Description                                                                                                             |
|--------|---------|--------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| 7      | OSF     | 0      | -           | clock integrity is guaranteed                                                                                           |
|        |         |        | -           | clock integrity is not guaranteed:<br>oscillator has stopped and chip reset has<br>occurred since flag was last cleared |
| 6 to 4 | SECONDS | 0 to 5 | ten's place | actual seconds coded in BCD format                                                                                      |
| 3 to 0 |         | 0 to 9 | unit place  |                                                                                                                         |

Table 30. Seconds coded in BCD format

| Seconds<br>value in<br>decimal | Upper-dig | Upper-digit (ten's place) |       |       | Digit (unit place) |       |       |  |  |
|--------------------------------|-----------|---------------------------|-------|-------|--------------------|-------|-------|--|--|
|                                | Bit 6     | Bit 5                     | Bit 4 | Bit 3 | Bit 2              | Bit 1 | Bit 0 |  |  |
| 00                             | 0         | 0                         | 0     | 0     | 0                  | 0     | 0     |  |  |
| 01                             | 0         | 0                         | 0     | 0     | 0                  | 0     | 1     |  |  |
| 02                             | 0         | 0                         | 0     | 0     | 0                  | 1     | 0     |  |  |
| :                              | :         | :                         | :     | :     | :                  | :     | :     |  |  |
| 09                             | 0         | 0                         | 0     | 1     | 0                  | 0     | 1     |  |  |
| 10                             | 0         | 0                         | 1     | 0     | 0                  | 0     | 0     |  |  |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 30. Seconds coded in BCD format...continued

| Seconds value in decimal | Upper-digit (ten's place) |       |       | Digit (unit place) |       |       |       |  |
|--------------------------|---------------------------|-------|-------|--------------------|-------|-------|-------|--|
|                          | Bit 6                     | Bit 5 | Bit 4 | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |
| :                        | :                         | :     | :     | :                  | :     | :     | :     |  |
| 58                       | 1                         | 0     | 1     | 1                  | 0     | 0     | 0     |  |
| 59                       | 1                         | 0     | 1     | 1                  | 0     | 0     | 1     |  |

# 7.9.3 Register Minutes

Table 31. Minutes - minutes register (address 08h) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|-------------------|---|---|---|---|---|
| Symbol      | T |   | MINUTES (0 to 59) |   |   |   |   |   |
| Reset value | 0 | 0 | 0                 | 0 | 0 | 0 | 0 | 0 |

Table 32. Minutes - minutes register (address 08h) bit description Bits labeled as T are unused and return 0 when read

| Bit    | Symbol  | Value  | Place value | Description                        |
|--------|---------|--------|-------------|------------------------------------|
| 7      | Т       | 0      | -           | unused                             |
| 6 to 4 | MINUTES | 0 to 5 | ten's place | actual minutes coded in BCD format |
| 3 to 0 |         | 0 to 9 | unit place  |                                    |

# 7.9.4 Register Hours

Table 33. Hours - hours register (address 09h) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5                                    | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|--------------------------------------|---|---|---|---|---|
| Symbol      | Т | T | AMPM HOURS (1 to 12) in 12-hour mode |   |   |   |   |   |
|             |   |   | HOURS (0 0to 23) in 24-hour mode     |   |   |   |   |   |
| Reset value | 0 | 0 | 0                                    | 0 | 0 | 0 | 0 | 0 |

Table 34. Hours - hours register (address 09h) bit description Bits labeled as T are unused and return 0 when read

| Bit         | Symbol                      | Value | Place value | Description  |  |  |  |
|-------------|-----------------------------|-------|-------------|--------------|--|--|--|
| 7 to 6      | Т                           | 00    | -           | unused       |  |  |  |
| 12-hour mod | 12-hour mode <sup>[1]</sup> |       |             |              |  |  |  |
| 5           | AMPM                        | 0     | -           | indicates AM |  |  |  |
|             |                             | 1     | -           | indicates PM |  |  |  |

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

# Nano-power highly accurate RTC with integrated quartz crystal

Table 34. Hours - hours register (address 09h) bit description...continued Bits labeled as T are unused and return 0 when read

| Bit         | Symbol            | Value           | Place value | Description                                      |  |  |  |
|-------------|-------------------|-----------------|-------------|--------------------------------------------------|--|--|--|
| 4           | HOURS             | 0 to 1          | ten's place | actual hours coded in BCD format when in 12-hour |  |  |  |
| 3 to 0      |                   | 0 to 9 unit pla |             | mode                                             |  |  |  |
| 24-hour mod | le <sup>[1]</sup> |                 | '           |                                                  |  |  |  |
| 5 to 4      | HOURS             | 0 to 2          | ten's place | actual hours coded in BCD format when in 24-hour |  |  |  |
| 3 to 0      |                   | 0 to 9          | unit place  | mode                                             |  |  |  |

<sup>[1]</sup> Hour mode is set by the bit 12\_24 in register Control\_1 (see Table 6).

#### 7.9.5 Register Days

Table 35. Days - days register (address 0Ah) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5 | 4 | 3      | 2        | 1 | 0 |
|-------------|---|---|---|---|--------|----------|---|---|
| Symbol      | Т | Т |   |   | DAYS ( | 1 to 31) |   |   |
| Reset value | 0 | 0 | 0 | 0 | 0      | 0        | 0 | 0 |

Table 36. Days - days register (address 0Ah) bit description

|        | autic co. Eujo autjo regioto: (auticoo o) un uccorription |        |             |                                |  |  |  |  |
|--------|-----------------------------------------------------------|--------|-------------|--------------------------------|--|--|--|--|
| Bit    | Symbol                                                    | Value  | Place value | Description                    |  |  |  |  |
| 7 to 6 | Т                                                         | 00     | -           | unused                         |  |  |  |  |
| 5 to 4 | DAYS <sup>[1]</sup>                                       | 0 to 3 | ten's place | actual day coded in BCD format |  |  |  |  |
| 3 to 0 |                                                           | 0 to 9 | unit place  |                                |  |  |  |  |

<sup>[1]</sup> If the year counter contains a value which is exactly divisible by 4, excluding the year 00, the RTC compensates for leap years by adding a 29<sup>th</sup> day to February. Note that next time the year will roll over to 00 will be year 2100, which is not going to be leap year.

#### 7.9.6 Register Weekdays

Table 37. Weekdays - weekdays register (address 0Bh) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5 | 4 | 3 | 2  | 1            | 0  |
|-------------|---|---|---|---|---|----|--------------|----|
| Symbol      | Т | Т | Т | Т | Т | WE | EKDAYS (0 to | 6) |
| Reset value | 0 | 0 | 0 | 0 | 0 | 0  | 0            | 1  |

Table 38. Weekdays - weekdays register (address 0Bh) bit description

Bits labeled as T are unused and return 0 when read

| Bit    | Symbol   | Value  | Description                               |
|--------|----------|--------|-------------------------------------------|
| 7 to 3 | Т        | 000    | unused                                    |
| 2 to 0 | WEEKDAYS | 0 to 6 | actual weekday value, see <u>Table 39</u> |

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

# Nano-power highly accurate RTC with integrated quartz crystal

Although the association of the weekdays counter to the actual weekday is arbitrary, the PCF2131 assumes that Sunday is 000 and Monday is 001 for the purpose of determining the increment for calendar weeks.

Table 39. Weekday assignments

| Day <sup>[1]</sup> | Bit | Bit |   |  |  |  |  |  |  |
|--------------------|-----|-----|---|--|--|--|--|--|--|
|                    | 2   | 1   | 0 |  |  |  |  |  |  |
| Sunday             | 0   | 0   | 0 |  |  |  |  |  |  |
| Monday             | 0   | 0   | 1 |  |  |  |  |  |  |
| Tuesday            | 0   | 1   | 0 |  |  |  |  |  |  |
| Wednesday          | 0   | 1   | 1 |  |  |  |  |  |  |
| Thursday           | 1   | 0   | 0 |  |  |  |  |  |  |
| Friday             | 1   | 0   | 1 |  |  |  |  |  |  |
| Saturday           | 1   | 1   | 0 |  |  |  |  |  |  |

<sup>[1]</sup> Definition may be reassigned by the user.

# 7.9.7 Register Months

Table 40. Months - months register (address 0Ch) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5 | 4 | 3  | 2             | 1  | 0 |
|-------------|---|---|---|---|----|---------------|----|---|
| Symbol      | Т | Т | Т |   | MC | ONTHS (1 to 1 | 2) |   |
| Reset value | 0 | 0 | 0 | 0 | 0  | 0             | 0  | 1 |

Table 41. Months - months register (address 0Ch) bit description Bits labeled as T are unused and return 0 when read

| Bit    | Symbol | Value  | Place value | Description                                    |
|--------|--------|--------|-------------|------------------------------------------------|
| 7 to 5 | Т      | 000    | -           | unused                                         |
| 4      | MONTHS | 0 to 1 | ten's place | actual month coded in BCD format, see Table 42 |
| 3 to 0 |        | 0 to 9 | unit place  |                                                |

Table 42. Month assignments in BCD format

| Month    | Upper-digit (ten's place) | Digit (unit place) |       |       |       |  |  |  |
|----------|---------------------------|--------------------|-------|-------|-------|--|--|--|
|          | Bit 4                     | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |  |  |
| January  | 0                         | 0                  | 0     | 0     | 1     |  |  |  |
| February | 0                         | 0                  | 0     | 1     | 0     |  |  |  |
| March    | 0                         | 0                  | 0     | 1     | 1     |  |  |  |
| April    | 0                         | 0                  | 1     | 0     | 0     |  |  |  |

# Nano-power highly accurate RTC with integrated quartz crystal

Table 42. Month assignments in BCD format...continued

| Month     | Upper-digit (ten's place) | Digit (unit place) |       |       |       |  |  |
|-----------|---------------------------|--------------------|-------|-------|-------|--|--|
|           | Bit 4                     | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |  |
| May       | 0                         | 0                  | 1     | 0     | 1     |  |  |
| June      | 0                         | 0                  | 1     | 1     | 0     |  |  |
| July      | 0                         | 0                  | 1     | 1     | 1     |  |  |
| August    | 0                         | 1                  | 0     | 0     | 0     |  |  |
| September | 0                         | 1                  | 0     | 0     | 1     |  |  |
| October   | 1                         | 0                  | 0     | 0     | 0     |  |  |
| November  | 1                         | 0                  | 0     | 0     | 1     |  |  |
| December  | 1                         | 0                  | 0     | 1     | 0     |  |  |

# 7.9.8 Register Years

Table 43. Years - years register (address 0Dh) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|---|-----------------|---|---|---|---|---|---|--|
| Symbol      |   | YEARS (0 to 99) |   |   |   |   |   |   |  |
| Reset value | 0 | 0               | 0 | 0 | 0 | 0 | 0 | 1 |  |

Table 44. Years - years register (address 0Dh) bit description Bits labeled as T are unused and return 0 when read

| Bit    | Symbol | Value  | Place value | Description                     |
|--------|--------|--------|-------------|---------------------------------|
| 7 to 4 | YEARS  | 0 to 9 | ten's place | actual year coded in BCD format |
| 3 to 0 |        | 0 to 9 | unit place  |                                 |

# 7.9.9 Setting and reading the time

<u>Figure 13</u> shows the data flow and data dependencies starting from the 100 Hz/1 Hz clock tick.

#### Nano-power highly accurate RTC with integrated quartz crystal



Write access requires setting the STOP bit. The flow for accurately setting the time in RTC mode is:

- start an I2C access at register control 1
- · set STOP bit
- set CPR (register SR RESET, CPR is logic 1)
- · address counter rolls over to address 06h
- set time (100th seconds, seconds to years)
- end I2C access
- · wait for external time reference to indicate that time counting should start
- start an I2C access at register control\_1
- clear STOP bit (time starts counting from now)
- · end I2C access

The first increment of the time circuits is between 0 s and 122 ms after STOP is released. See description for STOP bit in <u>Section 7.15</u>

During read operations, the time counting circuits (memory locations 06h through 0Dh) are blocked. This prevents

- · Faulty reading of the clock and calendar during a carry condition
- · Incrementing the time registers during the read cycle

After this read access is completed, the time circuit is released again. Any pending request to increment the time counters that occurred during the read access is serviced.

As a consequence of this method, it is very important to make a read access in one go. That is, reading seconds through to years should be made in one single access. Failing to comply with this method could result in the time becoming corrupted.

Nano-power highly accurate RTC with integrated quartz crystal

As an example, a roll-over may occur between reads thus giving the minutes from one moment and the hours from the next. Therefore it is advised to read all time and date registers in one access.

#### 7.10 Alarm function

When one or more of the alarm bit fields are loaded with a valid second, minute, hour, day, or weekday and its corresponding alarm enable bit (AE\_x) is logic 0, then that information is compared with the actual second, minute, hour, day, and weekday (see Figure 14).



The generation of interrupts from the alarm function is described in <u>Section 7.13.4</u>.

# 7.10.1 Register Second\_alarm

Table 45. Second\_alarm - second alarm register (address 0Eh) bit allocation Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7    | 6 | 5                      | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|------|---|------------------------|---|---|---|---|---|--|--|
| Symbol      | AE_S |   | SECOND_ALARM (0 to 59) |   |   |   |   |   |  |  |
| Reset value | 1    | 0 | 0                      | 0 | 0 | 0 | 0 | 0 |  |  |

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 46. Second\_alarm - second alarm register (address 0Eh) bit description

| Bit    | Symbol       | Value                       | Place value | Description                                  |
|--------|--------------|-----------------------------|-------------|----------------------------------------------|
| 7      | AE_S         | 0 - second alarm is enabled |             | second alarm is enabled                      |
|        |              | 1                           | -           | second alarm is disabled                     |
| 6 to 4 | SECOND_ALARM | 0 to 5                      | ten's place | second alarm information coded in BCD format |
| 3 to 0 |              | 0 to 9                      | unit place  |                                              |

### 7.10.2 Register Minute\_alarm

Table 47. Minute\_alarm - minute alarm register (address 0Fh) bit allocation

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7    | 6 | 5                      | 4 | 3 | 2 | 1 | 0 |  |
|-------------|------|---|------------------------|---|---|---|---|---|--|
| Symbol      | AE_M |   | MINUTE_ALARM (0 to 59) |   |   |   |   |   |  |
| Reset value | 1    | 0 | 0                      | 0 | 0 | 0 | 0 | 0 |  |

Table 48. Minute\_alarm - minute alarm register (address 0Fh) bit description Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol       | Value  | Place value | Description                                  |
|--------|--------------|--------|-------------|----------------------------------------------|
| 7      | AE_M         | 0      | -           | minute alarm is enabled                      |
|        |              | 1      | -           | minute alarm is disabled                     |
| 6 to 4 | MINUTE_ALARM | 0 to 5 | ten's place | minute alarm information coded in BCD format |
| 3 to 0 |              | 0 to 9 | unit place  |                                              |

# 7.10.3 Register Hour\_alarm

Table 49. Hour\_alarm - hour alarm register (address 10h) bit allocation

Bits labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7    | 6 | 5                                         | 4 | 3 | 2 | 1 | 0 |  |
|-------------|------|---|-------------------------------------------|---|---|---|---|---|--|
| Symbol      | AE_H | Т | AMPM HOUR_ALARM (1 to 12) in 12-hour mode |   |   |   |   |   |  |
|             |      |   | HOUR_ALARM (0 to 23) in 24-hour mode      |   |   |   |   |   |  |
| Reset value | 1    | 0 | 0                                         | 0 | 0 | 0 | 0 | 0 |  |

Table 50. Hour\_alarm - hour alarm register (address 10h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit | Symbol | Value | Place value | Description            |
|-----|--------|-------|-------------|------------------------|
| 7   | AE_H   | 0     | -           | hour alarm is enabled  |
|     |        | 1     | -           | hour alarm is disabled |

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

#### Nano-power highly accurate RTC with integrated quartz crystal

**Table 50. Hour\_alarm - hour alarm register (address 10h) bit description...**continued

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit        | Symbol             | Value  | Place value | Description                                        |
|------------|--------------------|--------|-------------|----------------------------------------------------|
| 6          | Т                  | 0      | -           | unused                                             |
| 12-hour mo | ode <sup>[1]</sup> | ,      |             |                                                    |
| 5          | AMPM               | 0      | -           | indicates AM                                       |
|            |                    | 1      | -           | indicates PM                                       |
| 4          | HOUR_ALARM         | 0 to 1 | ten's place | hour alarm information coded in BCD format when in |
| 3 to 0     |                    | 0 to 9 | unit place  | 12-hour mode                                       |
| 24-hour mo | ode <sup>[1]</sup> | ,      |             |                                                    |
| 5 to 4     | HOUR_ALARM         | 0 to 2 | ten's place | hour alarm information coded in BCD format when in |
| 3 to 0     |                    | 0 to 9 | unit place  | 24-hour mode                                       |

<sup>[1]</sup> Hour mode is set by the bit 12\_24 in register Control\_1.

# 7.10.4 Register Day\_alarm

Table 51. Day\_alarm - day alarm register (address 11h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7    | 6 | 5                   | 4 | 3 | 2 | 1 | 0 |  |
|-------------|------|---|---------------------|---|---|---|---|---|--|
| Symbol      | AE_D | T | DAY_ALARM (1 to 31) |   |   |   |   |   |  |
| Reset value | 1    | 0 | 0                   | 0 | 0 | 0 | 0 | 0 |  |

Table 52. Day\_alarm - day alarm register (address 11h) bit description

Bits labeled as T are unused and return 0 when readBits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol    | Value  | Place value | Description                               |
|--------|-----------|--------|-------------|-------------------------------------------|
| 7      | AE_D      | 0      | -           | day alarm is enabled                      |
|        |           | 1      | -           | day alarm is disabled                     |
| 6      | Т         | 0      | -           | unused                                    |
| 5 to 4 | DAY_ALARM | 0 to 3 | ten's place | day alarm information coded in BCD format |
| 3 to 0 |           | 0 to 9 | unit place  |                                           |

#### Nano-power highly accurate RTC with integrated quartz crystal

# 7.10.5 Register Weekday\_alarm

Table 53. Weekday\_alarm - weekday alarm register (address 12h) bit allocation

Bits labeled as T are unused and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | 7    | 6 | 5 | 4 | 3 | 2     | 1         | 0        |
|-------------|------|---|---|---|---|-------|-----------|----------|
| Symbol      | AE_W | T | Т | Т | Т | WEEKI | DAY_ALARM | (0 to 6) |
| Reset value | 1    | 0 | 0 | 0 | 0 | 0     | 0         | 0        |

Table 54. Weekday\_alarm - weekday alarm register (address 12h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol        | Value  | Description               |
|--------|---------------|--------|---------------------------|
| 7      | AE_W          | 0      | weekday alarm is enabled  |
|        |               | 1      | weekday alarm is disabled |
| 6 to 3 | Т             | 0      | unused                    |
| 2 to 0 | WEEKDAY_ALARM | 0 to 6 | weekday alarm information |

# 7.10.6 Alarm flag

When all enabled comparisons first match, the alarm flag AF (register Control\_2) is set. AF remains set until cleared by command. Once AF has been cleared, it will only be set again when the time increments to match the alarm condition once more. For clearing the flags, see <a href="Section 7.11.5">Section 7.11.5</a>

Alarm registers which have their alarm enable bit AE\_x at logic 1 are ignored.



#### 7.11 Watchdog timer functions

The PCF2131 has a watchdog timer function. The timer can be switched on and off by using the control bit WD CD in the register Watchdg tim ctl.

The watchdog timer has four selectable source clocks. It can, for example, be used to detect a micro-controller with interrupt and reset capability which is out of control (see Section 7.11.3)

## Nano-power highly accurate RTC with integrated quartz crystal

To control the timer function and timer output, the registers Control\_2, Watchdg\_tim\_ctl, and Watchdg\_tim\_val are used.

## 7.11.1 Register Watchdg\_tim\_ctl

Table 55. Watchdg\_tim\_ctl - watchdog timer control register (address 35h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7     | 6 | 5     | 4 | 3 | 2 | 1       | 0 |
|-------------|-------|---|-------|---|---|---|---------|---|
| Symbol      | WD_CD | T | TI_TP | Т | Т | Т | TF[1:0] |   |
| Reset value | 0     | 0 | 0     | 0 | 0 | 0 | 1       | 1 |

Table 56. Watchdg\_tim\_ctl - watchdog timer control register (address 35h) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol  | Value | Description                                                                                             |
|--------|---------|-------|---------------------------------------------------------------------------------------------------------|
| 7      | WD_CD   | 0     | watchdog timer interrupt disabled                                                                       |
|        |         | 1     | watchdog timer interrupt enabled; the interrupt pin INTA/B is activated when timed out                  |
| 6      | Т       | 0     | unused                                                                                                  |
| 5      | TI_TP   | 0     | the interrupt pin INTA/B is configured to generate a permanent active signal when MSF is set            |
|        |         | 1     | the interrupt pin INTA/B is configured to generate a pulsed signal when MSF flag is set (see Figure 17) |
| 4 to 2 | Т       | 000   | unused                                                                                                  |
| 1 to 0 | TF[1:0] |       | timer source clock for watchdog timer                                                                   |
|        |         | 00    | 64 Hz                                                                                                   |
|        |         | 01    | 4 Hz                                                                                                    |
|        |         | 10    | 1/ <sub>4</sub> Hz                                                                                      |
|        |         | 11    | ¹⁄ <sub>64</sub> Hz                                                                                     |

## 7.11.2 Register Watchdg\_tim\_val

Table 57. Watchdg\_tim\_val - watchdog timer value register (address 36h) bit allocation

| Bit         | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|----------------------|---|---|---|---|---|---|---|--|--|
| Symbol      | WATCHDG_TIM_VAL[7:0] |   |   |   |   |   |   |   |  |  |
| Reset value | 0                    | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

#### Nano-power highly accurate RTC with integrated quartz crystal

Table 58. Watchdg\_tim\_val - watchdog timer value register (address 36h) bit description Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol                   | Value    | Description                                                                                                                       |
|--------|--------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7 to 0 | WATCHDG_TIM_<br>VAL[7:0] | 00 to FF | timer period in seconds: $ TimerPeriod = \frac{(n-1)+/-0.5}{SourceClockFrequency} $ where n is the timer value (n > 1) Write Only |

Table 59. Programmable watchdog timer

| TF[1:0] | Timer source clock frequency | Units | Minimum timer period (n = 2) | Units | Maximum timer period (n = 255) | Units |
|---------|------------------------------|-------|------------------------------|-------|--------------------------------|-------|
| 00      | 64                           | Hz    | 15.625                       | ms    | 3.984                          | s     |
| 01      | 4                            | Hz    | 250                          | ms    | 63.744                         | s     |
| 10      | 1/4                          | Hz    | 4                            | s     | 1020                           | s     |
| 11      | 1/64                         | Hz    | 64                           | s     | 16320                          | s     |

#### 7.11.3 Watchdog timer function

The watchdog timer interrupt function is enabled or disabled by the WD\_CD bit of the register Watchdg tim ctl (see Table 56).

The 2 bits TF[1:0] in register Watchdg\_tim\_ctl determine one of the four source clock frequencies for the watchdog timer: 64 Hz, 4 Hz,  $\frac{1}{4}$  Hz or  $\frac{1}{64}$  Hz (see <u>Table 59</u>).

When the watchdog timer function is enabled, the 8-bit timer in register Watchdg\_tim\_val determines the watchdog timer period (see Table 59).

The watchdog timer counts down from the software programmed 8-bit binary value n in register Watchdg\_tim\_val. When the counter reaches 1, the watchdog timer flag WDTF (register Control\_2) is set logic 1 and an interrupt is generated. The period accuracy corresponds to n +/- 0.5.

The register Watchdg tim val is write only and not readable after set.

The counter does not automatically reload.

When WD\_CD is logic 1/0 (watchdog timer interrupt enabled/disabled) and the Microcontroller Unit (MCU) loads a watchdog timer value n:

- the flag WDTF is reset
- INTA/B is cleared
- the watchdog timer starts again

Loading the counter with 0 or 1 will:

- reset the flag WDTF
- clear INTA/B
- stop the watchdog timer

Remark: WDTF can be cleared by:

- loading a value in register Watchdg\_tim\_val
- writing a logic 0 to WDTF

#### Nano-power highly accurate RTC with integrated quartz crystal

Writing a logic 1 to WDTF has no effect.



- When the watchdog timer counter reaches 1, the watchdog timer flag WDTF is set logic
- When a minute or second interrupt occurs, the minute/second flag MSF is set logic 1 (see <u>Section 7.13.1</u>).

## 7.11.4 Pre-defined timers: second and minute interrupt

PCF2131 has two pre-defined timers which are used to generate an interrupt either once per second or once per minute (see <u>Section 7.13.1</u>). The pulse generator for the minute or second interrupt operates from an internal 64 Hz clock. It is independent of the watchdog timer. Each of these timers can be enabled by the bits SI (second interrupt) and MI (minute interrupt) in register Control\_1.

#### 7.11.5 Clearing flags

The flags MSF and AF can be cleared by command. To prevent one flag being overwritten while clearing another, a logic AND is performed during the write access. A flag is cleared by writing logic 0 while a flag is not cleared by writing logic 1. Writing logic 1 results in the flag value remaining unchanged.

Two examples are given for clearing the flags. Clearing a flag is made by a write command:

- · Bits labeled with must be written with their previous values
- Bits labeled with T have to be written with logic 0
- WDTF is read only and has to be written with logic 0

Repeatedly rewriting these bits has no influence on the functional behavior.

Table 60. Flag location in register Control\_2

| Register  | Bit |      |   |    |   |   |   |   |  |  |
|-----------|-----|------|---|----|---|---|---|---|--|--|
|           | 7   | 6    | 5 | 4  | 3 | 2 | 1 | 0 |  |  |
| Control_2 | MSF | WDTF | Т | AF | Т | - | - | Т |  |  |

## Nano-power highly accurate RTC with integrated quartz crystal

Table 61. Example values in register Control\_2

| Register  | Bit |   |   |   |   |   |   |   |  |  |
|-----------|-----|---|---|---|---|---|---|---|--|--|
|           | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Control_2 | 1   | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |

The following tables show what instruction must be sent to clear the appropriate flag.

Table 62. Example to clear only AF (bit 4)

| Register  | Bit |   |   |   |   |                  |                  |   |  |
|-----------|-----|---|---|---|---|------------------|------------------|---|--|
|           | 7   | 6 | 5 | 4 | 3 | 2                | 1                | 0 |  |
| Control_2 | 1   | 0 | 1 | 0 | 0 | 0 <sup>[1]</sup> | 0 <sup>[1]</sup> | 0 |  |

<sup>[1]</sup> The bits labeled as - have to be rewritten with the previous values.

Table 63. Example to clear only MSF (bit 7)

| Register  | Bit | Bit |   |   |   |                  |                  |   |  |  |
|-----------|-----|-----|---|---|---|------------------|------------------|---|--|--|
|           | 7   | 6   | 5 | 4 | 3 | 2                | 1                | 0 |  |  |
| Control_2 | 0   | 0   | 1 | 1 | 0 | O <sup>[1]</sup> | O <sup>[1]</sup> | 0 |  |  |

<sup>[1]</sup> The bits labeled as - have to be rewritten with the previous values.

## 7.12 Timestamp function

The PCF2131 has four active LOW timestamp input pins  $\overline{TS1}$ ,  $\overline{TS2}$ ,  $\overline{TS3}$  and  $\overline{TS4}$ , internally pulled with on-chip pull-up resistors to  $V_{oper(int)}$ . It also has a timestamp detection circuit which can detect the event when inputs on pin  $\overline{TS1/2/3/4}$  are driven to ground.

The timestamp function is enabled by default after power-on and it can be switched off by setting the control bit TSOFF (register Timestp\_ctl1/2/3/4).

The time recorded in the time stamps, when in 100 Hz disable mode (1 Hz mode), will be at least two 16 Hz clocks behind the timestamp event and no more than 3 clocks behind. If the exact time of the timestamp event is required then subtract 2 subseconds from the timestamp value and the result will have -0 subseconds to +1 subseconds of uncertainty.

A most common application of the timestamp function is described in [1].

See Section 7.13.5 for a description of interrupt generation from the timestamp function.

#### 7.12.1 Timestamp flag

- 1. When the TS1/2/3/4 input pin are driven to ground, the following sequence occurs:
  - a. The actual date and time are stored in the timestamp registers.
  - b. The timestamp flag TSF1/2/3/4 flag is set.
  - c. If the TSIE1/2/3/4 bit is active, and corresponding interrupt mask is disabled, an interrupt on the INTA/B pin is generated.

The TSF1/2/3/4 and TSF1/2/3/4\_2 flags can be cleared by command; clearing the flag clears the interrupt. Once TSF1/2/3/4 is cleared, it will only be set again when  $\overline{TS1/2/3/4}$  pin is driven to ground once again.

## Nano-power highly accurate RTC with integrated quartz crystal

## 7.12.2 Timestamp mode

The timestamp function has two different modes selected by the control bit TSM (timestamp mode) in register Timestp\_ctl:

- If TSM is logic 0 (default): in subsequent trigger events without clearing the timestamp flags, the last timestamp event is stored
- If TSM is logic 1: in subsequent trigger events without clearing the timestamp flags, the first timestamp event is stored

The timestamp function also depends on the control bit BTSE in register Control\_3, see Section 7.12.4.

## 7.12.3 Timestamp registers

#### 7.12.3.1 Register Timestp\_ctl1/2/3/4

Table 64. Timestp\_ctl1/2/3/4 - timestamp control register (address 14h/1Bh/22h/29h) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7   | 6     | 5 | 4                   | 3 | 2 | 1 | 0 |  |
|-------------|-----|-------|---|---------------------|---|---|---|---|--|
| Symbol      | TSM | TSOFF | T | SUBSEC_TIMESTP[4:0] |   |   |   |   |  |
| Reset value | 0   | 0     | 0 | 0 0 0 0             |   |   |   |   |  |

Table 65. Timestp\_ctl1/2/3/4 - timestamp control register (address 14h/1Bh/22h/29h) bit description Bits labeled as T are unused and return 0 when read

| Bit    | Symbol              | Value | Description                                                                                                                                                                                         |
|--------|---------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | TSM                 | 0     | in subsequent events without clearing the timestamp flags, the last event is stored                                                                                                                 |
|        |                     | 1     | in subsequent events without clearing the timestamp flags, the first event is stored                                                                                                                |
| 6      | TSOFF               | 0     | timestamp function active                                                                                                                                                                           |
|        |                     | 1     | timestamp function disabled                                                                                                                                                                         |
| 5      | -                   | -     | unused                                                                                                                                                                                              |
| 4 to 0 | SUBSEC_TIMESTP[4:0] |       | $^{1}\!\!/_{16}$ second timestamp information coded in BCD format when 100TH_S_DIS = '1' <sup>[1]</sup> , $^{1}\!\!/_{20}$ second timestamp information coded in BCD format when 100TH_S_DIS = '0'; |

<sup>[1]</sup> The time recorded in the time stamps, when in 100 Hz disable mode (1 Hz mode), will be at least two 16 Hz clocks behind the timestamp event and no more than 3 clocks behind. If the exact time of the timestamp event is required then subtract 2 subseconds from the timestamp value and the result will have -0 subseconds to +1 subseconds of uncertainty.

## Nano-power highly accurate RTC with integrated quartz crystal

## 7.12.3.2 Register Sec\_timestp

Table 66. Sec\_timestp1/2/3/4 - second timestamp register (address 15h/1Ch/23h/2Ah) bit allocation Bits labeled as T are unused and return 0 when read

| Bit         | 7 | 6 | 5                        | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------------|---|---|--------------------------|---|---|---|---|---|--|--|--|
| Symbol      | Т |   | SECOND_TIMESTP (0 to 59) |   |   |   |   |   |  |  |  |
| Reset value | 0 | 0 | 0                        | 0 | 0 | 0 | 0 | 0 |  |  |  |

Table 67. Sec\_timestp1/2/3/4 - second timestamp register (address 15h/1Ch/23h/2Ah) bit description Bits labeled as T are unused and return 0 when read

| Bit    | Symbol         | Value  | Place value | Description                                      |
|--------|----------------|--------|-------------|--------------------------------------------------|
| 7      | Т              | 0      | -           | unused                                           |
| 6 to 4 | SECOND_TIMESTP | 0 to 5 | ten's place | second timestamp information coded in BCD format |
| 3 to 0 |                | 0 to 9 | unit place  |                                                  |

#### 7.12.3.3 Register Min\_timestp

Table 68. Min\_timestp1/2/3/4 - minute timestamp register (address 16h/1Dh/24h/2Bh) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6 | 5                        | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|--------------------------|---|---|---|---|---|
| Symbol      | Т |   | MINUTE_TIMESTP (0 to 59) |   |   |   |   |   |
| Reset value | 0 | 0 | 0                        | 0 | 0 | 0 | 0 | 0 |

Table 69. Min\_timestp1/2/3/4 - minute timestamp register (address 16h/1Dh/24h/2Bh) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol         | Value  | Place value | Description                                      |
|--------|----------------|--------|-------------|--------------------------------------------------|
| 7      | Т              | 0      | -           | unused                                           |
| 6 to 4 | MINUTE_TIMESTP | 0 to 5 | ten's place | minute timestamp information coded in BCD format |
| 3 to 0 |                | 0 to 9 | unit place  |                                                  |

## 7.12.3.4 Register Hour\_timestp

Table 70. Hour\_timestp1/2/3/4 - hour timestamp register (address 17h/1Eh/25h/2Ch) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6 | 5    | 4                                           | 3             | 2              | 1       | 0 |  |  |  |
|-------------|---|---|------|---------------------------------------------|---------------|----------------|---------|---|--|--|--|
| Symbol      | Т | Т | AMPM | AMPM HOUR_TIMESTP (1 to 12) in 12-hour mode |               |                |         |   |  |  |  |
|             |   |   |      | HOUR_                                       | TIMESTP (0 to | o 23) in 24-ho | ur mode |   |  |  |  |
| Reset value | 0 | 0 | 0    | 0                                           | 0             | 0              | 0       | 0 |  |  |  |

## Nano-power highly accurate RTC with integrated quartz crystal

Table 71. Hour\_timestp1/2/3/4 - hour timestamp register (address 17h/1Eh/25h/2Ch) bit description Bits labeled as T are unused and return 0 when read.

| Bit                         | Symbol              | Value  | Place value | Description                                    |  |  |
|-----------------------------|---------------------|--------|-------------|------------------------------------------------|--|--|
| 7 to 6                      | -                   | -      | -           | unused                                         |  |  |
| 12-hour mode <sup>[1]</sup> |                     |        |             |                                                |  |  |
| 5                           | AMPM                | 0      | -           | indicates AM                                   |  |  |
|                             |                     | 1      | -           | indicates PM                                   |  |  |
| 4                           | HOUR_TIMESTP        | 0 to 1 | ten's place | hour timestamp information coded in BCD format |  |  |
| 3 to 0                      |                     | 0 to 9 | unit place  | when in 12-hour mode                           |  |  |
| 24-hour m                   | node <sup>[1]</sup> | -      | 1           | ,                                              |  |  |
| 5 to 4                      | HOUR_TIMESTP        | 0 to 2 | ten's place | hour timestamp information coded in BCD format |  |  |
| 3 to 0                      |                     | 0 to 9 | unit place  | when in 24-hour mode                           |  |  |

<sup>[1]</sup> Hour mode is set by the bit 12\_24 in register Control\_1.

### 7.12.3.5 Register Day\_timestp

Table 72. Day\_timestp1/2/3/4 - day timestamp register (address 18h/1Fh/26h/2Dh) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6 | 5 | 4 | 3         | 2            | 1 | 0 |
|-------------|---|---|---|---|-----------|--------------|---|---|
| Symbol      | Т | T |   |   | DAY_TIMES | TP (1 to 31) |   |   |
| Reset value | 0 | 0 | 0 | 0 | 0         | 0            | 0 | 0 |

Table 73. Day\_timestp1/2/3/4 - day timestamp register (address 18h/1Fh/26h/2Dh) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol      | Value  | Place value | Description                                   |
|--------|-------------|--------|-------------|-----------------------------------------------|
| 7 to 6 | Т           | 00     | -           | unused                                        |
| 5 to 4 | DAY_TIMESTP | 0 to 3 | ten's place | day timestamp information coded in BCD format |
| 3 to 0 |             | 0 to 9 | unit place  |                                               |

## 7.12.3.6 Register Mon\_timestp

Table 74. Mon\_timestp1/2/3/4 - month timestamp register (address 19h/20h/27h/2Eh) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6 | 5 | 4 | 3     | 2           | 1        | 0 |
|-------------|---|---|---|---|-------|-------------|----------|---|
| Symbol      | T | Т | T |   | MONTH | H_TIMESTP ( | 1 to 12) |   |
| Reset value | 0 | 0 | 0 | 0 | 0     | 0           | 0        | 0 |

## Nano-power highly accurate RTC with integrated quartz crystal

Table 75. Mon\_timestp1/2/3/4 - month timestamp register (address 19h/20h/27h/2Eh) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol        | Value  | Place value | Description                                     |
|--------|---------------|--------|-------------|-------------------------------------------------|
| 7 to 5 | Т             | 000    | -           | unused                                          |
| 4      | MONTH_TIMESTP | 0 to 1 | ten's place | month timestamp information coded in BCD format |
| 3 to 0 |               | 0 to 9 | unit place  |                                                 |

#### 7.12.3.7 Register Year\_timestp

Table 76. Year\_timestp1/2/3/4 - year timestamp register (address 1Ah/21h/28h/2Fh) bit allocation

| 14510 7 01 101 | Total_timestp n_io i your timestamp register (addresse in tim_in_in_in_in) bit anestation |                        |   |   |   |   |   |   |
|----------------|-------------------------------------------------------------------------------------------|------------------------|---|---|---|---|---|---|
| Bit            | 7                                                                                         | 6                      | 5 | 4 | 3 | 2 | 1 | 0 |
| Symbol         |                                                                                           | YEAR_TIMESTP (0 to 99) |   |   |   |   |   |   |
| Reset value    | 0                                                                                         | 0                      | 0 | 0 | 0 | 0 | 0 | 1 |

Table 77. Year\_timestp1/2/3/4 - year timestamp register (address 1Ah/21h/28h/2Fh) bit description

| Bit    | Symbol       | Value  | Place value | Description                                    |
|--------|--------------|--------|-------------|------------------------------------------------|
| 7 to 4 | YEAR_TIMESTP | 0 to 9 | ten's place | year timestamp information coded in BCD format |
| 3 to 0 |              | 0 to 9 | unit place  |                                                |

## 7.12.4 Dependency between Battery switch-over and timestamp

The timestamp function depends on the control bit BTSE in register Control 3:

Table 78. Battery switch-over and timestamp

| BTSE | BF |     | Description                                                                                                                                              |
|------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | -  | [1] | the battery switch-over does not affect the timestamp registers                                                                                          |
| 1    |    |     | If a battery switch-over event occurs:                                                                                                                   |
|      | 0  | [1] | the timestamp 4 group registers store the time and date when the switch-over occurs; after this event occurred BF is set logic 1                         |
|      | 1  |     | the timestamp 4 group registers are not modified; in this condition subsequent battery switch-over events or falling edges on pin TS4 are not registered |

<sup>[1]</sup> Default value.

## 7.13 Interrupt output, INTA/INTB

PCF2131 has two interrupt output pins  $\overline{\text{INTA}}$  and  $\overline{\text{INTB}}$  which are open-drain, active LOW (requiring a pull-up resistor if used). Interrupts may be sourced from different places:

- · second or minute timer
- · watchdog timer

Nano-power highly accurate RTC with integrated quartz crystal

- alarm
- timestamp1/2/3/4
- · battery switch-over
- · battery low detection

The control bit TI\_TP (register Watchdg\_tim\_ctl) is used to configure whether the interrupts generated from the second/minute timer (flag MSF in register Control\_2) are pulsed signals or a permanently active signal. All the other interrupt sources generate a permanently active interrupt signal which follows the status of the corresponding flags. When the interrupt sources are all disabled, INTA/B remains high-impedance.

- The flags MSF, AF, TSFx, and BF can be cleared by command.
- The flag WDTF is read only. How it can be cleared is explained in <u>Section 7.11.5</u>.
- The flag BLF is read only. It is cleared automatically from the battery low detection circuit when the battery is replaced.



When SI, MI, WD\_CD, AIE, TSIE1/2/3/4, BIE, BLIE are all disabled,  $\overline{\text{INTA}/\text{INTB}}$  remains high-impedance.

### 7.13.1 Minute and second interrupts

Minute and second interrupts are generated by predefined timers. The timers can be enabled independently from one another by the bits MI and SI in register

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Figure 17. Interrupt block diagram

## Nano-power highly accurate RTC with integrated quartz crystal

Control\_1. However, a minute interrupt enabled on top of a second interrupt cannot be distinguishable since it occurs at the same time.

The minute/second flag MSF (register Control\_2) is set logic 1 when either the seconds or the minutes counter increments according to the enabled interrupt (see <u>Table 79</u>). The MSF flag can be cleared by command.

Table 79. Effect of bits MI and SI on pin INTA/B and bit MSF

| MI | SI | Result on INTA/B             | Result on MSF                                  |
|----|----|------------------------------|------------------------------------------------|
| 0  | 0  | no interrupt generated       | MSF never set                                  |
| 1  | 0  | an interrupt once per minute | MSF set when <b>minutes</b> counter increments |
| 0  | 1  | an interrupt once per second | MSF set when <b>seconds</b> counter increments |
| 1  | 1  | an interrupt once per second | MSF set when <b>seconds</b> counter increments |

## When MSF is set logic 1:

- If TI\_TP is logic 1, the interrupt is generated as a pulsed signal if not masked.
- If TI\_TP is logic 0, the interrupt is permanently active signal that remains until MSF is cleared.



#### Nano-power highly accurate RTC with integrated quartz crystal



The pulse generator for the minute/second interrupt operates from an internal 64 Hz clock and generates a pulse of  $\frac{1}{64}$  seconds in duration.

## 7.13.2 INTA/B pulse shortening

If the MSF flag (register Control\_2) is cleared before the end of the INTA/B pulse, then the INTA/B pulse is shortened. This allows the source of a system interrupt to be cleared immediately when it is serviced, that is, the system does not have to wait for the completion of the pulse before continuing; see <u>Figure 20</u>. Instructions for clearing the bit MSF can be found in <u>Section 7.11.5</u>.



Figure 20. Example of shortening the INTA/B pulse by clearing the MSF flag

## 7.13.3 Watchdog timer interrupts

The generation of interrupts from the watchdog timer is controlled using the WD\_CD bit (register Watchdg\_tim\_ctl). The interrupt is generated as an active signal which follows the status of the watchdog timer flag WDTF (register Control\_2) if not masked. No pulse generation is possible for watchdog timer interrupts.

Nano-power highly accurate RTC with integrated quartz crystal

The interrupt is cleared when the flag WDTF is reset. Instructions for clearing it can be found in <u>Section 7.11.5</u>.

## 7.13.4 Alarm interrupts

Generation of interrupts from the alarm function is controlled by the bit AIE (register Control\_2). If AIE is enabled, the INTA/B pin follows the status of bit AF (register Control\_2) if not masked. Clearing AF immediately clears INTA/B. No pulse generation is possible for alarm interrupts.



## 7.13.5 Timestamp interrupts

Interrupt generation from the timestamp function is controlled using the TSIE1-4 bit (register Control\_5). If TSIE1-4 is enabled, the  $\overline{\text{INTA/B}}$  pin follows the status of the flags TSF1/2/3/4, if not masked. Clearing the flags TSFx immediately clears  $\overline{\text{INTA/B}}$ . No pulse generation is possible for timestamp interrupts.

#### 7.13.6 Battery switch-over interrupts

Generation of interrupts from the battery switch-over is controlled by the BIE bit (register Control\_3). If BIE is enabled, the INTA/B pin follows the status of bit BF in register Control\_3 if not masked(see Table 78). Clearing BF immediately clears INTA/B. No pulse generation is possible for battery switch-over interrupts.

### 7.13.7 Battery low detection interrupts

Generation of interrupts from the battery low detection is controlled by the BLIE bit (register Control\_3). If BLIE is enabled, the INTA/B pin follows the status of bit BLF (register Control\_3) if not masked. The interrupt is cleared when the battery is replaced (BLF is logic 0) or when bit BLIE is disabled (BLIE is logic 0). BLF is read only and therefore cannot be cleared by command.

## Nano-power highly accurate RTC with integrated quartz crystal

## 7.13.8 Interrupt masks

Table 80. INT\_A/B\_MASK1 - interrupt mask 1 register (address 31h/33h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|---------------|---|---|---|---|---|---|--|--|
| Symbol      |   | INT_A/B_MASK1 |   |   |   |   |   |   |  |  |
| Reset value | - | -             | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

Table 81. INT\_A/B\_MASK1 - interrupt mask 1 register (address 31h/33h) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol   | Value | Description                     |
|--------|----------|-------|---------------------------------|
| 7 to 6 | Т        | 00    | unused                          |
| 5      | MIA/B    | 1     | minute interrupt mask           |
| 4      | SIA/B    | 1     | second interrupt mask           |
| 3      | WD_CDA/B | 1     | watchdog interrupt mask         |
| 2      | AIEA/B   | 1     | alarm interrupt mask            |
| 1      | BIEA/B   | 1     | battery flag interrupt mask     |
| 0      | BLIEA/B  | 1     | battery low flag interrupt mask |

Table 82. INT\_A/B\_MASK2 - interrupt mask 2 register (address 32h/34h) bit allocation Bits labeled as T are unused and return 0 when read.

| Bit         | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|---------------|---|---|---|---|---|---|--|--|
| Symbol      |   | INT_A/B_MASK2 |   |   |   |   |   |   |  |  |
| Reset value | Т | Т             | Т | Т | 1 | 1 | 1 | 1 |  |  |

Table 83. INT\_A/B\_MASK2 - interrupt mask 2 register (address 32h/34h) bit description Bits labeled as T are unused and return 0 when read.

| Bit    | Symbol   | Value | Description                 |
|--------|----------|-------|-----------------------------|
| 7 to 4 | Т        | 0000  | unused                      |
| 3      | TSIE1A/B | 1     | time stamp 1 interrupt mask |
| 2      | TSIE2A/B | 1     | time stamp 2 interrupt mask |
| 1      | TSIE3A/B | 1     | time stamp 3 interrupt mask |
| 0      | TSIE4A/B | 1     | time stamp 4 interrupt mask |

The registers at addresses 31h to 32h are used to configure interrupt source for  $\overline{\text{INTA}}$  pin, and the registers at addresses 33h to 34h are for  $\overline{\text{INTB}}$  pin.

All of above interrupts could be masked from either  $\overline{\text{INTA}}$  or  $\overline{\text{INTB}}$ , with corresponding bit set to '1', as shown in Figure 17.

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Nano-power highly accurate RTC with integrated quartz crystal

## 7.14 External clock test mode

A test mode is available which allows on-board testing. In this mode, it is possible to set up test conditions and control the operation of the RTC.

The test mode is entered by setting bits COF[2:0] logic 111 (register CLKOUT\_ctl) and bit EXT\_TEST logic 1 (register Control\_1). Then pin CLKOUT becomes an input. The test mode replaces the internal clock signal (8192 Hz) with the signal applied to pin CLKOUT. Every 8192 positive edges applied to pin CLKOUT generate an increment of one second.

The signal applied to pin CLKOUT should have a minimum pulse width of 300 ns and a minimum period of 1 000 ns. The internal clock, now sourced from CLKOUT, is divided down by a divider chain called prescaler. The prescaler can be set into a known state by using bit STOP and CPR. When bit STOP and CPR are logic 1, the prescaler is reset to 0. STOP and CPR must be cleared before the prescaler can operate again.

From a stop condition, the first 1 second increment will take place after 8192 positive edges on pin CLKOUT. Thereafter, every 8192 positive edges cause a 1 second increment. In 100 Hz mode, the first 100th of a second increment will take place after 80 pulses on pin CLKOUT, and the first 1 second increment will take place after 8176 pulses on pin CLKOUT. Thereafter, every 8192 pulses cause a 1 second increment. The 100 Hz clock is generated from a dithered state machine which runs on the 256 Hz clock, so the number of pulses for each subsequent 100ths change is not constant. After the first 1 second increment the 25-bit dither pattern proceeds as follows from left to right: 110101010110101010101010

**Remark:** Entry into test mode is not synchronized to the internal 8192 Hz clock. When entering the test mode, no assumption as to the state of the prescaler can be made.

#### Operating example:

- 1. Set CLKOUT = high-Z (register CLKOUT ctl, COF[2:0] = 111).
- 2. Set EXT TEST test mode (register Control 1, EXT TEST is logic 1).
- 3. Set bit STOP (register Control 1, STOP is logic 1).
- 4. Set bit CPR (register SR RESET, CPR is logic 1).
- 5. Set time registers to desired value.
- 6. Clear STOP (register Control\_1, STOP is logic 0).
- 7. Apply 8192 clock pulses to CLKOUT.
- 8. Read time registers to see the first change.
- 9. Apply 8192 clock pulses to CLKOUT.
- 10. Read time registers to see the second change.

Repeat 7 and 8 for additional increments.

Operating example (100 Hz mode):

- 1. Set CLKOUT = high-Z (register CLKOUT\_ctl, COF[2:0] = 111.
- 2. Set EXT\_TEST test mode (register Control\_1, EXT\_TEST is logic 1).
- 3. Set bit STOP (register Control\_1, STOP is logic 1).
- 4. Set bit CPR (register SR RESET, CPR is logic 1).
- 5. Set time registers to desired value.

#### Nano-power highly accurate RTC with integrated quartz crystal

- 6. Clear STOP (register Control\_1, STOP is logic 0).
- 7. Apply 80 clock pulses to CLKOUT.
- 8. Read hundredths registers to see the first change.
- 9. Apply 8096 clock pulses to CLKOUT (8096 + 80 = 8176 total pulses).
- 10.Read seconds registers to see the first change.
- 11. Apply the number of pulses needed for the current dither value.
- 12. Read the hundredths register to see subsequent changes.
- 13. Read the seconds register every 8192 pulses to see subsequent changes.

#### 7.15 STOP bit function

The STOP bit stops the time from counting in both RTC mode and external clock test mode. STOP must be set to unlock the time and date registers to set the time.



The *stop* signal blocks the 8.192 kHz clock from generating system clocks and freezes the time. In this state, the prescaler can be cleared with the CPR command in the Resets register.

Remark: The CLKOUT output of clock frequencies is not affected.

The time circuits can then be set and do not increment until the STOP bit is released. There is a slight chance that STOP is set during a carry over of multiple time registers, which may have been executed incomplete. Therefore time must be set before clearing STOP to maintain time integrity.

The *stop* acts on the 8.192 kHz signal. Because the I<sup>2</sup>C-bus or TS pin input is asynchronous to the crystal oscillator, the accuracy of restarting the time circuits is between zero and one 8.192 kHz cycle (see Figure 23).



The first increment of the time circuits is between 0 s and 122 µs after STOP is released.

Nano-power highly accurate RTC with integrated quartz crystal

#### 7.16 Interfaces

The PCF2131 has an I<sup>2</sup>C-bus or SPI-bus interface using the same pins. The selection is done using the interface selection pin IFS (see <u>Table 84</u>).

Table 84. Interface selection input pin IFS

| Pin | Connection      | Bus interface        | Reference             |
|-----|-----------------|----------------------|-----------------------|
| IFS | V <sub>SS</sub> | SPI-bus              | <u>Section 7.16.1</u> |
|     | $V_{DD}$        | I <sup>2</sup> C-bus | <u>Section 7.16.2</u> |



#### 7.16.1 SPI-bus interface

Data transfer to and from the device is made by a 4-line SPI-bus (see <u>Table 85</u>). The data lines for input and output are split. The SPI-bus is initialized whenever the chip enable line pin SDA/CE is inactive.



## Nano-power highly accurate RTC with integrated quartz crystal

Table 85. Serial interface

| Symbol | Function                         |     | Description                                                                                                                                             |
|--------|----------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDA/CE | chip enable input;<br>active LOW | [1] | when HIGH, the interface is reset; input may be higher than V <sub>DD</sub>                                                                             |
| SCL    | serial clock input               |     | when SDA/CE is HIGH, input may float; input may be higher than V <sub>DD</sub>                                                                          |
| SDI    | serial data input                |     | when SDA/CE is HIGH, input may float;<br>input may be higher than V <sub>DD</sub> ;<br>input data is sampled on the rising edge of<br>SCL               |
| SDO    | serial data output               |     | push-pull output;<br>drives from V <sub>SS</sub> to V <sub>oper(int)</sub> (V <sub>BBS</sub> );<br>output data is changed on the falling edge of<br>SCL |

<sup>[1]</sup> The chip enable must not be wired permanently LOW.

#### 7.16.1.1 Data transmission

The chip enable signal is used to identify the transmitted data. Each data transfer is a whole byte, with the Most Significant Bit (MSB) sent first.

The transmission is controlled by the active LOW chip enable signal SDA/CE. The first byte transmitted is the command byte. Subsequent bytes are either data to be written or data to be read (see <u>Figure 26</u>).



The command byte defines the address of the first register to be accessed and the read/write mode. The address counter will auto increment after every access and will reset to zero after the last valid register is accessed. The R/W bit defines if the following bytes are read or write information.

Table 86. Command byte definition

| Bit    | Symbol | Value      | Description                  |
|--------|--------|------------|------------------------------|
| 7      | R/W    |            | data read or write selection |
|        |        | 0          | write data                   |
|        |        | 1          | read data                    |
| 6 to 0 | RA     | 00h to 36h | register address             |

## Nano-power highly accurate RTC with integrated quartz crystal





In this example, the registers Months and Years are read. The pins SDI and SDO are not connected together. For this configuration, it is important that pin SDI is never left floating. It must always be driven either HIGH or LOW. If pin SDI is left open, high I<sub>DD</sub> currents may result.

Figure 28. SPI-bus read example

# 7.16.2 I<sup>2</sup>C-bus interface

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines are connected to a positive supply by a pull-up resistor. Data transfer is initiated only when the bus is not busy.

#### 7.16.2.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line remains stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as control signals (see <u>Figure 29</u>).

#### Nano-power highly accurate RTC with integrated quartz crystal



#### 7.16.2.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the START condition S. A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition P (see Figure 30).



#### 7.16.2.3 System configuration

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves.

The PCF2131 can act as a slave transmitter and a slave receiver.



#### 7.16.2.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver which is addressed must generate an acknowledge after the reception of each byte.
- Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

Nano-power highly accurate RTC with integrated quartz crystal

- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an
  acknowledge on the last byte that has been clocked out of the slave. In this event, the
  transmitter must leave the data line HIGH to enable the master to generate a STOP
  condition.

Acknowledgment on the I<sup>2</sup>C-bus is illustrated in Figure 32.



## 7.16.2.5 I<sup>2</sup>C-bus protocol

After a start condition, a valid hardware address has to be sent to a PCF2131 device. The appropriate I<sup>2</sup>C-bus slave address is 1010 011. The entire I<sup>2</sup>C-bus slave address byte is shown in Table 87.

Table 87. I<sup>2</sup>C slave address byte

|     | Slave address |   |   |   |   |   |   |     |  |
|-----|---------------|---|---|---|---|---|---|-----|--|
| Bit | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0   |  |
|     | MSB           |   |   |   |   |   |   | LSB |  |
|     | 1             | 0 | 1 | 0 | 0 | 1 | 1 | R/W |  |

The R/W bit defines the direction of the following single or multiple byte data transfer (read is logic 1, write is logic 0).

For the format and the timing of the START condition (S), the STOP condition (P), and the acknowledge (A) refer to the I<sup>2</sup>C-bus specification [3] and the characteristics table (Table 92). In the write mode, a data transfer is terminated by sending a STOP condition.



PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

## Nano-power highly accurate RTC with integrated quartz crystal



## 7.16.3 Bus communication and battery backup operation

To save power during battery backup operation (see Section 7.5.1), the bus interfaces are inactive. Therefore the communication via  $I^2C$ - or SPI-bus should be terminated before the supply of the PCF2131 is switched from  $V_{DD}$  to  $V_{BAT}$ .

With I2C interface, PCF2131 will terminate transaction before switching from  $V_{DD}$  to  $V_{BAT}$ , with SPI interface, PCF2131 will corrupt SPI write and read data when battery switchover occurs.

**Remark:** If the I<sup>2</sup>C-bus communication was terminated uncontrolled, the I<sup>2</sup>C-bus has to be reinitialized by sending a STOP followed by a START after the device switched back from battery backup operation to V<sub>DD</sub> supply operation.

## 7.17 Internal circuitry



Nano-power highly accurate RTC with integrated quartz crystal

# 7.18 Safety notes

#### **CAUTION**



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

# 8 Limiting values

Table 88. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter               | Conditions       |     | Min  | Max    | Unit |
|----------------------|-------------------------|------------------|-----|------|--------|------|
| $V_{DD}$             | supply voltage          |                  |     | -0.5 | +6.5   | V    |
| I <sub>DD</sub>      | supply current          |                  |     | -50  | +50    | mA   |
| Vi                   | input voltage           |                  |     | -0.5 | +6.5   | V    |
| l <sub>l</sub>       | input current           |                  |     | -10  | +10    | mA   |
| Vo                   | output voltage          |                  |     | -0.5 | +6.5   | V    |
| I <sub>O</sub> outpu | output current          |                  |     | -10  | +10    | mA   |
|                      |                         | at pin SDA/CE    |     | -10  | +20    | mA   |
| $V_{BAT}$            | battery supply voltage  |                  |     | -0.5 | +6.5   | V    |
| P <sub>tot</sub>     | total power dissipation |                  |     | -    | 300    | mW   |
| V <sub>ESD</sub>     | electrostatic discharge | HBM              | [1] | -    | ±2 000 | V    |
|                      | voltage                 | CDM              | [2] | -    | ±500   | V    |
| I <sub>lu</sub>      | latch-up current        |                  | [3] | -    | 1 00   | mA   |
| T <sub>stg</sub>     | storage temperature     |                  | [4] | -55  | +85    | °C   |
| T <sub>amb</sub>     | ambient temperature     | operating device |     | -40  | +85    | °C   |

<sup>[1]</sup> Pass level; Human Body Model (HBM) according to AEC Q100-002.

**Note:** The PCF2131 part is not guaranteed (nor characterized) above the operating range as denoted in the data sheet. NXP recommends not to bias the PCF2131 device during reflow (e.g. if utilizing a 'coin' type battery in the assembly). If customer so chooses to use this assembly method, there must be the allowance for a full \Q0 V' level Power supply \Qreset' to re-enable the device. Without a proper POR, the device may remain in an indeterminate state.

<sup>2]</sup> Pass level (750 V for corner pins); Charged-Device Model (CDM), according to AEC Q100-011.

Pass level; latch-up testing according to AEC Q100-004 at maximum ambient temperature (T<sub>amb(max)</sub>).

<sup>[4]</sup> According to the store and transport requirements (see [4]) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

Nano-power highly accurate RTC with integrated quartz crystal

# 9 Static characteristics

Table 89. Static characteristics

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.

| Symbol           | Parameter                                                        | Conditions                                                                                        |                      | Min                 | Тур                 | Max                | Unit |  |  |  |
|------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------|---------------------|---------------------|--------------------|------|--|--|--|
| Supplies         |                                                                  |                                                                                                   |                      |                     |                     |                    |      |  |  |  |
| / <sub>DD</sub>  | supply voltage                                                   |                                                                                                   | [1]                  | 1.2                 | -                   | 5.5                | V    |  |  |  |
| / <sub>BAT</sub> | battery supply voltage                                           |                                                                                                   |                      | 1.2                 | -                   | 5.5                | V    |  |  |  |
| / <sub>low</sub> | low voltage                                                      |                                                                                                   |                      | -                   | 1.15                | -                  | V    |  |  |  |
| DD               |                                                                  | interface active; supplied by V <sub>DD</sub>                                                     |                      |                     |                     |                    |      |  |  |  |
| upply curr       | ent <sup>[2]</sup>                                               | SPI-bus (f <sub>SCL</sub> = 6.5 MHz)                                                              |                      | -                   | -                   | 800                | μA   |  |  |  |
|                  |                                                                  | $I^2$ C-bus ( $f_{SCL}$ = 400 kHz)                                                                |                      | -                   | -                   | 200                | μA   |  |  |  |
|                  |                                                                  | interface inactive (f <sub>SCL</sub> = 0 Hz)                                                      | <sup>[3]</sup> ; TCI | R[1:0] = 00         | (see <u>Table 1</u> | <u>5</u> )         |      |  |  |  |
|                  |                                                                  | PWRMNG[2:0] = 111 (see Table 1) COF[2:0] = 111 (see Table 2); TC_DIS = 1 (see Table 5);           | <u>18</u> )          | ,                   | (see <u>Table 5</u> | )                  |      |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 1.2 V                                                                           |                      | -                   | 88                  | 400                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 3.3 V                                                                           |                      | -                   | 64                  | 350 <sup>[4]</sup> | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 5.5 V                                                                           |                      | -                   | 71                  | 450                | nA   |  |  |  |
|                  | PWRMNG[2:0] = 111 (see ] COF[2:0] = 111 (see <u>Table 5</u> ); 2 | <u>18</u> )                                                                                       | ,                    | (see <u>Table 5</u> | )                   |                    |      |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 1.2 V                                                                           |                      | -                   | 101                 | 500                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 3.3 V                                                                           |                      | -                   | 70                  | 450                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 5.5 V                                                                           |                      | -                   | 76                  | 550                | nA   |  |  |  |
|                  |                                                                  | PWRMNG[2:0] = 111 (see ]<br>COF[2:0] = 000 (see <u>Table</u><br>TC_DIS = 0 (see <u>Table 5</u> ); | <u>18</u> )          | ,                   | (see <u>Table 5</u> | );                 |      |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 1.2 V                                                                           | [5]                  | -                   | 460                 | 770                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 3.3 V                                                                           | [5]                  | -                   | 1035                | 1365               | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 5.5 V                                                                           | [5]                  | -                   | 1670                | 2135               | nA   |  |  |  |
|                  |                                                                  | PWRMNG[2:0] = 000 (see COF[2:0] = 111 (see <u>Table 5</u> );                                      | <u>18</u> )          | ,                   | (see <u>Table 5</u> |                    |      |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 1.8 V, V <sub>BAT</sub> = 1.5 V                                                 |                      | -                   | 118                 | 500                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 3.3 V, V <sub>BAT</sub> = 3.3 V                                                 |                      | -                   | 104                 | 500                | nA   |  |  |  |
|                  |                                                                  | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = 3.3 V                                                 |                      | -                   | 107                 | 550                | nA   |  |  |  |
|                  |                                                                  | V <sub>BAT</sub> = 1.2 V, I <sub>BAT</sub>                                                        | [6]                  | -                   | 104                 | 565                | nA   |  |  |  |
|                  |                                                                  | V <sub>BAT</sub> = 3.3 V, I <sub>BAT</sub> :                                                      | [6]                  | -                   | 83                  | 450                | nA   |  |  |  |
|                  |                                                                  | V <sub>BAT</sub> = 5.5 V, I <sub>BAT</sub> :                                                      | [6]                  | -                   | 91                  | 625                | nA   |  |  |  |

## Nano-power highly accurate RTC with integrated quartz crystal

Table 89. Static characteristics...continued

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.

| Symbol                         | Parameter                        | Conditions                                                                |             | Min                | Тур                 | Max                   | Unit |
|--------------------------------|----------------------------------|---------------------------------------------------------------------------|-------------|--------------------|---------------------|-----------------------|------|
| I <sub>DD</sub><br>supply curr | ent <sup>[2]</sup>               | PWRMNG[2:0] = 000 (see <u>Table 1</u> TC_DIS = 0 (see <u>Table 5</u> ); 1 | <u>18</u> ) | •                  | (see <u>Table 5</u> | 5)                    |      |
|                                |                                  | V <sub>DD</sub> = 1.8 V, V <sub>BAT</sub> = 1.5 V                         | [5]         | -                  | 640                 | 945                   | nA   |
|                                |                                  | V <sub>DD</sub> = 3.3 V, V <sub>BAT</sub> = 3.3 V                         | [5]         | -                  | 1060                | 1410                  | nA   |
|                                |                                  | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = 3.3 V                         | [5]         | -                  | 1705                | 2190                  | nA   |
|                                |                                  | V <sub>BAT</sub> = 1.2 V, I <sub>BAT</sub>                                | [6]         | -                  | 130                 | 390                   | nA   |
|                                |                                  | V <sub>BAT</sub> = 3.3 V, I <sub>BAT</sub>                                | [6]         | -                  | 145                 | 390                   | nA   |
|                                |                                  | V <sub>BAT</sub> = 5.5 V, I <sub>BAT</sub>                                | [6]         | -                  | 210                 | 500                   | nA   |
| I <sub>L(bat)</sub>            | battery leakage current          | V <sub>DD</sub> is active supply;<br>V <sub>BAT</sub> = 3.0 V             |             | -                  | 0.1                 | -                     | nA   |
| Power ma                       | nagement                         |                                                                           |             | ,                  | ,                   |                       |      |
| V <sub>th(sw)bat</sub>         | battery switch threshold voltage |                                                                           |             | 2.3                | 2.5                 |                       | V    |
| V <sub>th(bat)low</sub>        | low battery threshold voltage    |                                                                           |             | 2.3                | 2.5                 |                       | V    |
| Inputs <sup>[7]</sup>          |                                  |                                                                           |             | I                  | I                   |                       |      |
| Vı                             | input voltage                    |                                                                           |             | -0.5               | -                   | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IL</sub>                | LOW-level input voltage          |                                                                           |             | -                  | -                   | 0.25V <sub>DD</sub>   | V    |
|                                |                                  | T <sub>amb</sub> = -40 °C to +85 °C;<br>V <sub>DD</sub> > 2.0 V           |             | -                  | -                   | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>                | HIGH-level input voltage         |                                                                           |             | 0.7V <sub>DD</sub> | -                   | -                     | V    |
| lu                             | input leakage current            | V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub>                       |             | -                  | 0                   | -                     | μΑ   |
|                                |                                  | post ESD event                                                            |             | -1                 | -                   | +1                    | μΑ   |
| C <sub>i</sub>                 | input capacitance                |                                                                           | [8]         | -                  | -                   | 7                     | pF   |
| Outputs                        |                                  |                                                                           |             | ,                  | ,                   |                       |      |
| Vo                             | output voltage                   | on pins INTA/B, referring to external pull-up                             |             | -0.5               | -                   | 5.5                   | V    |
|                                |                                  | on pin BBS                                                                | [9]         | 1.2                | -                   | 5.5                   | V    |
| V <sub>OH</sub>                | HIGH output voltage              | on pin SDO, CLKOUT at 1 mA source current                                 |             | 0.8V <sub>DD</sub> | -                   | $V_{DD}$              | V    |
| V <sub>OL</sub>                | LOW output voltage               | on pins CLKOUT, INTA/B and SDO at 1 mA sink current                       |             | V <sub>SS</sub>    | -                   | 0.2V <sub>DD</sub>    | V    |
|                                |                                  | on pin SDA, V <sub>DD</sub> > 2.0 V,<br>3 mA sink current                 |             | -                  | -                   | 0.4                   | V    |
|                                |                                  | on pin SDA, V <sub>DD</sub> < 2.0 V,<br>2 mA sink current                 |             | -                  | -                   | 0.2V <sub>DD</sub>    | V    |

## Nano-power highly accurate RTC with integrated quartz crystal

Table 89. Static characteristics...continued

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.

| Symbol          | Parameter                 | Conditions                                                         |      | Min | Тур | Max | Unit |  |  |
|-----------------|---------------------------|--------------------------------------------------------------------|------|-----|-----|-----|------|--|--|
| I <sub>OL</sub> | LOW-level output current  | output sink current;<br>V <sub>OL</sub> = 0.4 V                    |      |     |     |     |      |  |  |
|                 |                           | on pin SDA/CE                                                      | [10] | 3   | -   | -   | mA   |  |  |
|                 |                           | on all other outputs                                               |      | 1.0 | -   | -   | mA   |  |  |
| I <sub>OH</sub> | HIGH-level output current | output source current; on pin SDO, CLKOUT; $V_{OH} = 0.8 * V_{DD}$ |      | 1.0 | -   | -   | mA   |  |  |
| I <sub>LO</sub> | output leakage current    | $V_O = V_{DD}$ or $V_{SS}$                                         |      | -   | 0   | -   | μΑ   |  |  |
|                 |                           | post ESD event                                                     |      | -1  | -   | +1  | μΑ   |  |  |

- For reliable oscillator start-up and OTP refresh at power-on:  $V_{DD}$  needs to be above 1.8 V.
- MAX I<sub>DD</sub> and I<sub>BAT</sub> determined by characterization. [2] [3] [4] [5] [6]
- Timer source clock =  $\frac{1}{60}$  Hz, level of pins SDA/CE, SDI, and SCL is  $V_{DD}$  or  $V_{SS}$ .
- Production tested I<sub>DD</sub>parameter.
- Any load in the application driven by CLKOUT adds to this value, e.g. 10 pF, Vdd = 3v3 will add 32768 Hz \* 10 pF \* 3.3 V = 1.1  $\mu$ A. When the device is supplied by the V<sub>BAT</sub> pin instead of the V<sub>DD</sub> pin, V<sub>DD</sub> = 0 V. The device can only start up from V<sub>DD</sub>. The I<sup>2</sup>C-bus and SPI-bus interfaces of PCF2131 are 5 V tolerant.
- [7]
- Tested on sample basis.
- Pin BBS is internally connected to either  $V_{DD}$  or  $V_{BAT}$ , see section Section 7.5.3. [9]
- [10] For further information, see Figure 36.

# 9.1 Current consumption characteristics, typical



## Nano-power highly accurate RTC with integrated quartz crystal



## Nano-power highly accurate RTC with integrated quartz crystal



## 9.2 Frequency characteristics

Table 90. Frequency characteristics

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = +25 °C, unless otherwise specified.

| Symbol         | Parameter        | Conditions                                                                      |        | Min   | Тур    | Max | Unit |
|----------------|------------------|---------------------------------------------------------------------------------|--------|-------|--------|-----|------|
| f <sub>o</sub> | output frequency | on pin CLKOUT;<br>V <sub>DD</sub> = 3.3 V;<br>COF[2:0] = 000;<br>AO[3:0] = 1000 |        | -     | 32.768 | -   | kHz  |
| Δf/f           | time accuracy    | $V_{DD}$ or $V_{BAT}$ = 3.3 V, Tamb = -40 °C to +85 °C                          |        |       |        |     |      |
|                |                  | TC_DIS = 0                                                                      | [1][2] |       | ±3     | +8  | ppm  |
|                |                  | TC_DIS = 1                                                                      | [1][2] | - 200 |        | +4  | ppm  |

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

## Nano-power highly accurate RTC with integrated quartz crystal

Table 90. Frequency characteristics...continued

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = +25 °C, unless otherwise specified.

| Symbol                     | Parameter                        | Conditions                                                 |        | Min | Тур | Max | Unit  |
|----------------------------|----------------------------------|------------------------------------------------------------|--------|-----|-----|-----|-------|
|                            |                                  | TC_DIS = 1, Tamb = 25 °C                                   | [1][2] | - 3 |     | +3  | ppm   |
| $\Delta f_{xtal}/f_{xtal}$ | relative crystal                 | crystal aging                                              |        |     |     |     |       |
|                            | frequency variation              | PCF2131                                                    |        |     |     |     |       |
|                            |                                  | first year;<br>V <sub>DD</sub> or V <sub>BAT</sub> = 3.3 V | [3]    | - 3 | -   | +3  | ppm   |
| Δf/ΔV                      | frequency variation with voltage | on pin CLKOUT                                              |        | -   | ±1  | -   | ppm/V |
| Jitter                     | Output clock peak to peak jitter | on pin CLKOUT                                              |        | -   | 50  | -   | ns    |

- $\pm 1$  ppm corresponds to a time deviation of  $\pm 0.0864$  seconds per day. Only valid if CLKOUT frequencies are not equal to 32.768 kHz or if CLKOUT is disabled.
- Not production tested. Effects of reflow soldering are included (see application note AN13202).



- 1. Typical temperature compensated RTC time accuracy response (TC\_DIS = 0).
- 2. Typical CLKOUT frequency Y [ppm] =  $-0.035*(T-25C)^2$  (TC DIS = 0 or 1).

Figure 39. Typical characteristic of frequency with respect to temperature of PCF2131

Nano-power highly accurate RTC with integrated quartz crystal

# 10 Dynamic characteristics

## 10.1 SPI-bus timing characteristics

Table 91. SPI-bus characteristics

 $V_{DD}$  = 1.2 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified. All timing values are valid within the operating supply voltage at ambient temperature and referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$  (see Figure 40).

| Symbol                 | Parameter           | Conditions               |     | V <sub>DD</sub> = 1.2 | 2 V to 3.3 V | V <sub>DD</sub> = 3.3 V to<br>5.5 V |      | Unit |
|------------------------|---------------------|--------------------------|-----|-----------------------|--------------|-------------------------------------|------|------|
|                        |                     |                          |     | Min                   | Max          | Min                                 | Max  |      |
| Pin SCL                |                     |                          |     |                       |              |                                     |      |      |
| f <sub>clk(SCL)</sub>  | SCL clock frequency |                          |     | -                     | 0.5          | -                                   | 6.5  | MHz  |
| t <sub>clk(H)</sub>    | clock HIGH time     |                          |     | 1000                  | -            | 70                                  | -    | ns   |
| t <sub>clk(L)</sub>    | clock LOW time      |                          |     | 1000                  | -            | 70                                  | -    | ns   |
| t <sub>r</sub>         | rise time           | for SCL signal           |     | -                     | 100          | -                                   | 100  | ns   |
| t <sub>f</sub>         | fall time           | for SCL signal           |     | -                     | 100          | -                                   | 100  | ns   |
| Pin SDA/               | CE                  |                          |     |                       | '            | '                                   | '    | ,    |
| t <sub>su(CE_N)</sub>  | CE_N set-up time    |                          |     | 300                   | -            | 30                                  | -    | ns   |
| t <sub>h(CE_N)</sub>   | CE_N hold time      |                          |     | 325                   | -            | 25                                  | -    | ns   |
| t <sub>rec(CE_N)</sub> | CE_N recovery time  |                          |     | 1500                  | -            | 1500                                | -    | ns   |
| t <sub>w(CE_N)</sub>   | CE_N pulse width    |                          |     | -                     | 0.99         | -                                   | 0.99 | s    |
| Pin SDI                |                     |                          |     |                       |              |                                     |      |      |
| t <sub>su</sub>        | set-up time         | set-up time for SDI data |     | 250                   | -            | 20                                  | -    | ns   |
| t <sub>h</sub>         | hold time           | hold time for SDI data   |     | 250                   | -            | 20                                  | -    | ns   |
| Pin SDO                |                     |                          |     |                       | *            |                                     | ·    |      |
| t <sub>d(R)SDO</sub>   | SDO read delay time | C <sub>L</sub> = 50 pF   |     | -                     | 550          | -                                   | 55   | ns   |
| t <sub>dis(SDO)</sub>  | SDO disable time    |                          | [1] | -                     | 150          | -                                   | 25   | ns   |

<sup>[1]</sup> No load value; bus is held up by bus capacitance; use RC time constant with application values.

## Nano-power highly accurate RTC with integrated quartz crystal



# 10.2 I<sup>2</sup>C-bus timing characteristics

Table 92. I<sup>2</sup>C-bus characteristics

All timing characteristics are valid within the operating supply voltage and ambient temperature range and reference to 30 % and 70 % with an input voltage swing of  $V_{SS}$  to  $V_{DD}$  (see Figure 41).

| Symbol              |                                                  |     | Standard mode |     | Fast-mode (Fm) |     | Unit    |
|---------------------|--------------------------------------------------|-----|---------------|-----|----------------|-----|---------|
|                     |                                                  |     | Min           | Max | Min            | Max |         |
| Pin SCL             |                                                  |     |               | 1   | 1              |     | -       |
| f <sub>SCL</sub>    | SCL clock frequency                              | [1] | 10            | 100 | 10             | 400 | kHz     |
| t <sub>LOW</sub>    | LOW period of the SCL clock                      |     | 4.7           | -   | 1.3            | -   | μs      |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                     |     | 4.0           | -   | 0.6            | -   | μs      |
| Pin SDA/            | CE                                               |     |               | +   | ·              |     | 1       |
| t <sub>SU;DAT</sub> | data set-up time                                 |     | 250           | -   | 100            | -   | ns      |
| t <sub>HD;DAT</sub> | data hold time                                   |     | 0             | -   | 0              | -   | ns      |
| Pins SCL            | and SDA/CE                                       |     |               | -   |                | '   | <u></u> |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition |     | 4.7           | -   | 1.5            | -   | μs      |

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

## Nano-power highly accurate RTC with integrated quartz crystal

Table 92. I<sup>2</sup>C-bus characteristics...continued

All timing characteristics are valid within the operating supply voltage and ambient temperature range and reference to 30 % and 70 % with an input voltage swing of  $V_{SS}$  to  $V_{DD}$  (see Figure 41).

| Symbol              | Parameter                                                         |           | Standard mode |       | Fast-mode (Fm)         |     | Unit |  |
|---------------------|-------------------------------------------------------------------|-----------|---------------|-------|------------------------|-----|------|--|
|                     |                                                                   | Min       | Max           | Min   | Max                    |     |      |  |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                    |           | 4.0           | -     | 0.6                    | -   | μs   |  |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                              |           | 4.0           | -     | 0.6                    | -   | μs   |  |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                        |           | 4.7           | -     | 0.6                    | -   | μs   |  |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                             | [2][3][4] | -             | 1 000 | 20 + 0.1C <sub>b</sub> | 300 | ns   |  |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                             | [2][3][4] | -             | 300   | 20 + 0.1C <sub>b</sub> | 300 | ns   |  |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                       | [5]       | -             | 3.45  | -                      | 0.9 | μs   |  |
| t <sub>VD;DAT</sub> | data valid time                                                   | [6]       | -             | 3.45  | -                      | 0.9 | ns   |  |
| t <sub>SP</sub>     | pulse width of spikes that must be suppressed by the input filter | [7]       | -             | 50    | -                      | 50  | ns   |  |

- [1] The minimum SCL clock frequency is limited by the bus time-out feature which resets the serial bus interface if either the SDA or SCL is held LOW for a minimum of 25 ms. The bus time-out feature must be disabled for DC operation.
- [2] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
- [3] C<sub>b</sub> is the total capacitance of one bus line in pF.
- [4] The maximum t<sub>f</sub> for the SDA and SCL bus lines is 300 ns. The maximum fall time for the SDA output stage, t<sub>f</sub> is 250 ns. This allows series protection resistors to be connected between the SDA/CE pin, the SCL pin, and the SDA/SCL bus lines without exceeding the maximum t<sub>f</sub>.
- [5] t<sub>VD:ACK</sub> is the time of the acknowledgment signal from SCL LOW to SDA (out) LOW.
- [6] t<sub>VD;DAT</sub> is the minimum time for valid SDA (out) data following SCL LOW.
- [7] Input filters on the SDA and SCL inputs suppress noise spikes of less than 50 ns.



## Nano-power highly accurate RTC with integrated quartz crystal

# 11 Application information



 $R_{PU}$ : 10 k $\Omega$  is recommended.

R<sub>SUP</sub> and C<sub>SUP</sub>: An appropriate RC filter needs to be added to guarantee the chip will only see <0.35 V/ms ramp down rate on supply, even if Vdd\_in ramp rate is very high.

Figure 42. General application diagram

Nano-power highly accurate RTC with integrated quartz crystal

# 12 Package outline



## Nano-power highly accurate RTC with integrated quartz crystal



## Nano-power highly accurate RTC with integrated quartz crystal

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

4. COPLANARITY APPLIES TO LEADS.

5. MIN. METAL GAP SHOULD BE 0.2 MM.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 12 FEB 2019 STANDARD: DRAWING NUMBER: REVISION: MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE NON JEDEC 98ASA01382D 0

Figure 45. Package outline SOT1992-1 (HLSON16); notes

Nano-power highly accurate RTC with integrated quartz crystal

# 13 Packing information

# 13.1 Tape and reel information

For tape and reel packing information, see [2]

# 14 Soldering

For information about soldering, see [1].

#### Nano-power highly accurate RTC with integrated quartz crystal

### 14.1 Footprint information



Figure 46. Footprint information part 1 for reflow soldering of SOT1992-1 (HLSON16)



Figure 47. Footprint information part 2 for reflow soldering of SOT1992-1 (HLSON16)



© NXP B.V. ALL RIGHTS RESERVED

MECHANICAL OUTLINE STANDARD: DRAWING NUMBER: REVISION: PRINT VERSION NOT TO SCALE NON JEDEC 98ASA01382D O

Figure 48. Footprint information part 3 for reflow soldering of SOT1992-1 (HLSON16)

Nano-power highly accurate RTC with integrated quartz crystal

## 15 Appendix

#### 15.1 Real-time clock selection

Table 93. Selection of Real-Time Clocks

| Type name | Alarm, Timer,<br>Watchdog | Interrupt output | Interface                   | I <sub>DD</sub> ,<br>typical (nA) | Battery backup | Timestamp, tamper input | AEC-Q100 compliant | Special features                                                         | Packages                            |
|-----------|---------------------------|------------------|-----------------------------|-----------------------------------|----------------|-------------------------|--------------------|--------------------------------------------------------------------------|-------------------------------------|
| PCF8563   | Х                         | 1                | I <sup>2</sup> C            | 250                               | -              | -                       | -                  | -                                                                        | SO8, TSSOP8,<br>HVSON10             |
| PCF8564A  | Х                         | 1                | I <sup>2</sup> C            | 250                               | -              | -                       | -                  | integrated oscillator caps                                               | WLCSP                               |
| PCA8565   | Х                         | 1                | I <sup>2</sup> C            | 600                               | -              | -                       | segment B, grade 1 | high robustness,<br>T <sub>amb</sub> = -40 °C to 125 °C                  | TSSOP8, HVSON10                     |
| PCA8565A  | X                         | 1                | I <sup>2</sup> C            | 600                               | -              | -                       | -                  | integrated oscillator caps,<br>T <sub>amb</sub> = -40 °C to 125 °C       | WLCSP                               |
| PCF85063  | -                         | 1                | I <sup>2</sup> C            | 220                               | -              | -                       | -                  | basic functions only, no alarm                                           | HXSON8                              |
| PCF85063A | X                         | 1                | I <sup>2</sup> C            | 220                               | -              | -                       | -                  | tiny package                                                             | SO8, DFN2626-10                     |
| PCF85063B | Х                         | 1                | SPI                         | 220                               | -              | -                       | -                  | tiny package                                                             | DFN2626-10                          |
| PCA85073A | X                         | 1                | I <sup>2</sup> C            | 220                               | -              | -                       | segment B, grade 2 | tiny package                                                             | SO8, DFN2626-10                     |
| PCF85263A | X                         | 2                | I <sup>2</sup> C            | 230                               | X              | 1                       | -                  | time stamp, battery backup, stopwatch $\frac{1}{100}$ s                  | SO8, TSSOP10,<br>TSSOP8, DFN2626-10 |
| PCF85363A | X                         | 2                | I <sup>2</sup> C            | 230                               | X              | 1                       | -                  | time stamp, battery backup, stopwatch $^{1}\!\!/_{100}$ s, 64 Byte RAM   | TSSOP10, DFN2626-10                 |
| PCF8523   | Х                         | 2                | I <sup>2</sup> C            | 150                               | X              | -                       | -                  | lowest power 150 nA in operation, FM+ 1 MHz                              | SO8, HVSON8,<br>TSSOP14, WLCSP      |
| PCF2123   | Х                         | 1                | SPI                         | 100                               | -              | -                       | -                  | lowest power 100 nA in operation                                         | TSSOP14, HVQFN16                    |
| PCF2127   | Х                         | 1                | I <sup>2</sup> C and<br>SPI | 500                               | X              | 1 (3-level)             | -                  | temperature compensated,<br>quartz built in, calibrated, 512<br>Byte RAM | SO16                                |

Table 93. Selection of Real-Time Clocks...continued

| Type name | Alarm, Timer,<br>Watchdog | Interrupt output | Interface                   | I <sub>DD</sub> ,<br>typical (nA) | Battery backup | Timestamp, tamper input | AEC-Q100 compliant    | Special features                                                                               | Packages                     |
|-----------|---------------------------|------------------|-----------------------------|-----------------------------------|----------------|-------------------------|-----------------------|------------------------------------------------------------------------------------------------|------------------------------|
| PCF2127A  | Х                         | 1                | I <sup>2</sup> C and<br>SPI | 500                               | Х              | 1 (3-level)             | -                     | temperature compensated,<br>quartz built in, calibrated, 512<br>Byte RAM                       | SO20                         |
| PCF2129   | Х                         | 1                | I <sup>2</sup> C and<br>SPI | 500                               | X              | 1 (3-level)             | -                     | temperature compensated, quartz built in, calibrated                                           | SO16                         |
| PCF2129A  | Х                         | 1                | I <sup>2</sup> C and<br>SPI | 500                               | Х              | 1 (3-level)             | -                     | temperature compensated, quartz built in, calibrated                                           | SO20                         |
| PCA2129   | Х                         | 1                | I <sup>2</sup> C and<br>SPI | 500                               | X              | 1 (3-level)             | segment B, grade 3    | temperature compensated, quartz built in, calibrated                                           | SO16                         |
| PCA21125  | X                         | 1                | SPI                         | 820                               | -              | -                       | segment B,<br>grade 1 | high robustness,<br>T <sub>amb</sub> = -40 °C to 125 °C                                        | TSSOP14                      |
| PCF2131   | X                         | 2                | I <sup>2</sup> C and<br>SPI | 60                                | X              | 4                       | -                     | temperature compensated, quartz built in, calibrated                                           | HLSON16 with wettable flanks |
| PCA2131   | Х                         | 2                | I <sup>2</sup> C and<br>SPI | 60                                | Х              | 4                       | segment B, grade 3    | temperature compensated,<br>quartz built in, calibrated<br>T <sub>amb</sub> = -40 °C to 105 °C | HLSON16 with wettable flanks |

#### Nano-power highly accurate RTC with integrated quartz crystal

### 16 Abbreviations

Table 94. Abbreviations

| Acronym          | Description                             |
|------------------|-----------------------------------------|
| AM               | Ante Meridiem                           |
| BCD              | Binary Coded Decimal                    |
| CDM              | Charged Device Model                    |
| CMOS             | Complementary Metal-Oxide Semiconductor |
| DC               | Direct Current                          |
| GPS              | Global Positioning System               |
| НВМ              | Human Body Model                        |
| I <sup>2</sup> C | Inter-Integrated Circuit                |
| IC               | Integrated Circuit                      |
| LSB              | Least Significant Bit                   |
| MCU              | Microcontroller Unit                    |
| MM               | Machine Model                           |
| MSB              | Most Significant Bit                    |
| PM               | Post Meridiem                           |
| POR              | Power-On Reset                          |
| PORO             | Power-On Reset Override                 |
| PPM              | Parts Per Million                       |
| RC               | Resistance-Capacitance                  |
| RTC              | Real-Time Clock                         |
| SCL              | Serial CLock line                       |
| SDA              | Serial DAta line                        |
| SPI              | Serial Peripheral Interface             |
| SRAM             | Static Random Access Memory             |
| TCXO             | Temperature Compensated Xtal Oscillator |
| Xtal             | crystal                                 |

### 17 References

- [1] AN13203 Application and soldering information for the PCF2131 and PCA2131 RTC
- [2] SOT1992-1\_518 HLSON16; Reel pack; SMD, 13", packing information
- [3] UM10204 I<sup>2</sup>C-bus specification and user manual
- [4] UM10569 Store and transport requirements

### Nano-power highly accurate RTC with integrated quartz crystal

# 18 Revision history

#### Table 95. Revision history

| Document ID   | Release date | Data sheet status  | Change notice | Supersedes |
|---------------|--------------|--------------------|---------------|------------|
| PCF2131 v.1.0 | 20210528     | Product data sheet | -             | -          |

#### Nano-power highly accurate RTC with integrated quartz crystal

### 19 Legal information

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 19.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

PCF2131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

#### Nano-power highly accurate RTC with integrated quartz crystal

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I**<sup>2</sup>**C-bus** — logo is a trademark of NXP B.V.

NXP — wordmark and logo are trademarks of NXP B.V.

### Nano-power highly accurate RTC with integrated quartz crystal

### **Tables**

| Tab. 1.  | Ordering information                         | 2    | Tab. 34. | Hours - hours register (address 09h) bit     |                  |
|----------|----------------------------------------------|------|----------|----------------------------------------------|------------------|
| Tab. 2.  | Ordering options                             |      |          | description                                  | 28               |
| Tab. 3.  | Pin description                              | 4    | Tab. 35. | Days - days register (address 0Ah) bit       |                  |
| Tab. 4.  | Register overview                            | 7    |          | allocation                                   | . 29             |
| Tab. 5.  | Control_1 - control and status register 1    |      | Tab. 36. | Days - days register (address 0Ah) bit       |                  |
|          | (address 00h) bit allocation                 | .10  |          | description                                  | 29               |
| Tab. 6.  | Control_1 - control and status register 1    |      | Tab. 37. | Weekdays - weekdays register (address        |                  |
|          | (address 00h) bit description                | 10   |          | 0Bh) bit allocation                          | 29               |
| Tab. 7.  | Control_2 - control and status register 2    |      | Tab. 38. | Weekdays - weekdays register (address        |                  |
|          | (address 01h) bit allocation                 | 11   |          | 0Bh) bit description                         | 29               |
| Tab. 8.  | Control_2 - control and status register 2    |      | Tab. 39. | Weekday assignments                          |                  |
| 100. 0.  | (address 01h) bit description                | 11   | Tab. 40. | Months - months register (address 0Ch) bit   | . 00             |
| Tab. 9.  | Control 3 - control and status register 3    |      | 145. 40. | allocation                                   | 30               |
| iab. 5.  | (address 02h) bit allocation                 | 11   | Tab. 41. | Months - months register (address 0Ch) bit   | . 50             |
| Tab. 10. | Control_3 - control and status register 3    |      | 1ab. 41. |                                              | 30               |
| 1ab. 10. |                                              | 10   | Tob 42   | description  Month assignments in BCD format |                  |
| Tob 11   | (address 02h) bit description                | . 12 | Tab. 42. |                                              | 30               |
| Tab. 11. | Control_4 - control and status register 4    | 40   | Tab. 43. | Years - years register (address 0Dh) bit     | 24               |
| T-h 40   | (address 03h) bit allocation                 | . 12 | Tab 44   | allocation                                   | . 31             |
| Tab. 12. | Control_4 - control and status register 4    | 40   | Tab. 44. | Years - years register (address 0Dh) bit     | 0.4              |
| T 1 40   | (address 03h) bit description                | .12  | T 1 45   | description                                  | . 31             |
| Tab. 13. | Control_5 - control and status register 5    | 40   | Tab. 45. | Second_alarm - second alarm register         |                  |
|          | (address 04h) bit allocation                 | .13  |          | (address 0Eh) bit allocation                 | 33               |
| Tab. 14. | Control_5 - control and status register 5    |      | Tab. 46. | Second_alarm - second alarm register         |                  |
|          | (address 04h) bit description                | .13  |          | (address 0Eh) bit description                | . 34             |
| Tab. 15. | CLKOUT_ctl - CLKOUT control register         |      | Tab. 47. | Minute_alarm - minute alarm register         |                  |
|          | (address 13h) bit allocation                 | . 13 |          | (address 0Fh) bit allocation                 | 34               |
| Tab. 16. | CLKOUT_ctl - CLKOUT control register         |      | Tab. 48. | Minute_alarm - minute alarm register         |                  |
|          | (address 13h) bit description                |      |          | (address 0Fh) bit description                | 34               |
| Tab. 17. | Temperature measurement period               |      | Tab. 49. | Hour_alarm - hour alarm register (address    |                  |
| Tab. 18. | CLKOUT frequency selection                   | .16  |          | 10h) bit allocation                          | 34               |
| Tab. 19. | Aging_offset - crystal aging offset register |      | Tab. 50. | Hour_alarm - hour alarm register (address    |                  |
|          | (address 30h) bit allocation                 | .16  |          | 10h) bit description                         | 34               |
| Tab. 20. | Aging_offset - crystal aging offset register |      | Tab. 51. | Day_alarm - day alarm register (address      |                  |
|          | (address 30h) bit description                | .16  |          | 11h) bit allocation                          | 35               |
| Tab. 21. | Frequency correction at 25 °C, typical       | . 17 | Tab. 52. | Day_alarm - day alarm register (address      |                  |
| Tab. 22. | Power management control bit description     | 18   |          | 11h) bit description                         | 35               |
| Tab. 23. | Output pin BBS                               | . 22 | Tab. 53. | Weekday_alarm - weekday alarm register       |                  |
| Tab. 24. | Reset - software reset control (address      |      |          | (address 12h) bit allocation                 | 36               |
|          | 05h) bit description                         | 25   | Tab. 54. | Weekday alarm - weekday alarm register       |                  |
| Tab. 25. | 100th Seconds - 100th seconds (address       |      |          | (address 12h) bit description                | 36               |
|          | 06h) bit allocation                          | .26  | Tab. 55. | Watchdg_tim_ctl - watchdog timer control     |                  |
| Tab. 26. | 100th Seconds - 100th seconds register       |      |          | register (address 35h) bit allocation        | 37               |
|          | (address 06h) bit description                | .26  | Tab. 56. | Watchdg_tim_ctl - watchdog timer control     |                  |
| Tab. 27. | 100th Seconds coded in BCD format            |      |          | register (address 35h) bit description       | 37               |
| Tab. 28. | Seconds - seconds and clock integrity        |      | Tab. 57. | Watchdg_tim_val - watchdog timer value       |                  |
| -        | register (address 07h) bit allocation        | . 27 |          | register (address 36h) bit allocation        | 37               |
| Tab. 29. | Seconds - seconds and clock integrity        |      | Tab. 58. | Watchdg_tim_val - watchdog timer value       |                  |
|          | register (address 07h) bit description       | 27   |          | register (address 36h) bit description       | 38               |
| Tab. 30. | Seconds coded in BCD format                  |      | Tab. 59. | Programmable watchdog timer                  |                  |
| Tab. 31. | Minutes - minutes register (address 08h) bit | ,    | Tab. 60. | Flag location in register Control_2          |                  |
| 145. 01. | allocation                                   | 28   | Tab. 61. | Example values in register Control_2         |                  |
| Tab. 32. | Minutes - minutes register (address 08h) bit | . 20 | Tab. 61. | Example to clear only AF (bit 4)             |                  |
| 10D. UZ. | description                                  | 28   | Tab. 63. | Example to clear only MSF (bit 7)            |                  |
| Tab. 33. | Hours - hours register (address 09h) bit     | . 20 | Tab. 64. | Timestp_ctl1/2/3/4 - timestamp control       | . +0             |
| iab. 55. | allocation                                   | 28   | 1ab. 04. | register (address 14h/1Bh/22h/29h) bit       |                  |
|          | anocaton                                     | . 20 |          | allocation                                   | /1               |
|          |                                              |      |          | aliocation                                   | . <del>4</del> I |

PCF2131

### Nano-power highly accurate RTC with integrated quartz crystal

|                                                                                                 | Timestp_ctl1/2/3/4 - timestamp control register (address 14h/1Bh/22h/29h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 41                | Tab. 75.                                                                                                                                                              | Mon_timestp1/2/3/4 - month timestamp register (address 19h/20h/27h/2Eh) bit description                                                                                                                                                                                                                                                                                                                                                                                                                           | 44                                                             |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Tab. 66.                                                                                        | Sec_timestp1/2/3/4 - second timestamp register (address 15h/1Ch/23h/2Ah) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   | Tab. 76.                                                                                                                                                              | Year_timestp1/2/3/4 - year timestamp register (address 1Ah/21h/28h/2Fh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                |
| Tab. 67.                                                                                        | Sec_timestp1/2/3/4 - second timestamp register (address 15h/1Ch/23h/2Ah) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   | Tab. 77.                                                                                                                                                              | Year_timestp1/2/3/4 - year timestamp register (address 1Ah/21h/28h/2Fh) bit description                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
| Tab. 68.                                                                                        | Min_timestp1/2/3/4 - minute timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | Tab. 78.                                                                                                                                                              | Battery switch-over and timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                |
|                                                                                                 | register (address 16h/1Dh/24h/2Bh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | Tab. 79.                                                                                                                                                              | Effect of bits MI and SI on pin INTA/B and                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                |
|                                                                                                 | allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 42                |                                                                                                                                                                       | bit MSF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 46                                                             |
| Tab. 69.                                                                                        | Min_timestp1/2/3/4 - minute timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | Tab. 80.                                                                                                                                                              | INT_A/B_MASK1 - interrupt mask 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                |
|                                                                                                 | register (address 16h/1Dh/24h/2Bh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   |                                                                                                                                                                       | register (address 31h/33h) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 49                                                             |
| T . T0                                                                                          | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 42                | Tab. 81.                                                                                                                                                              | INT_A/B_MASK1 - interrupt mask 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 40                                                             |
| Tab. 70.                                                                                        | Hour_timestp1/2/3/4 - hour timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   | T-1- 00                                                                                                                                                               | register (address 31h/33h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 49                                                             |
|                                                                                                 | register (address 17h/1Eh/25h/2Ch) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 40                | Tab. 82.                                                                                                                                                              | INT_A/B_MASK2 - interrupt mask 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 40                                                             |
| Tab. 71.                                                                                        | allocationHour timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 42                | Tab. 83.                                                                                                                                                              | register (address 32h/34h) bit allocation<br>INT_A/B_MASK2 - interrupt mask 2                                                                                                                                                                                                                                                                                                                                                                                                                                     | 49                                                             |
| 1ab. 11.                                                                                        | register (address 17h/1Eh/25h/2Ch) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | 1ab. 05.                                                                                                                                                              | register (address 32h/34h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10                                                             |
|                                                                                                 | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43                | Tab. 84.                                                                                                                                                              | Interface selection input pin IFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                |
| Tab. 72.                                                                                        | Day_timestp1/2/3/4 - day timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 40                | Tab. 85.                                                                                                                                                              | Serial interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                |
| 145. 72.                                                                                        | register (address 18h/1Fh/26h/2Dh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | Tab. 86.                                                                                                                                                              | Command byte definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
|                                                                                                 | allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 43                | Tab. 87.                                                                                                                                                              | I2C slave address byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                |
| Tab. 73.                                                                                        | Day_timestp1/2/3/4 - day timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   | Tab. 88.                                                                                                                                                              | Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                |
|                                                                                                 | register (address 18h/1Fh/26h/2Dh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | Tab. 89.                                                                                                                                                              | Static characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                |
|                                                                                                 | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43                | Tab. 90.                                                                                                                                                              | Frequency characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                |
|                                                                                                 | Mon_timestp1/2/3/4 - month timestamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   | Tab. 91.                                                                                                                                                              | SPI-bus characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |
| Tab. 74.                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | T                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                |
| Tab. 74.                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | Tab. 92.                                                                                                                                                              | I2C-bus characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ഠഠ                                                             |
| Tab. 74.                                                                                        | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 43                | Tab. 92.                                                                                                                                                              | Selection of Real-Time Clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                |
| Tab. 74.                                                                                        | register (address 19h/20h/27h/2Eh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 43                |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 76                                                             |
| Tab. 74.                                                                                        | register (address 19h/20h/27h/2Eh) bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 43                | Tab. 93.                                                                                                                                                              | Selection of Real-Time Clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 76<br>78                                                       |
| Figur                                                                                           | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 43                | Tab. 93.<br>Tab. 94.                                                                                                                                                  | Selection of Real-Time Clocks Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 76<br>78                                                       |
|                                                                                                 | register (address 19h/20h/27h/2Eh) bit allocation    Block diagram of PCF2131                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | Tab. 93.<br>Tab. 94.                                                                                                                                                  | Selection of Real-Time Clocks Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 76<br>78<br>79                                                 |
| Figur                                                                                           | register (address 19h/20h/27h/2Eh) bit allocation   Block diagram of PCF2131                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                 | Tab. 93.<br>Tab. 94.<br>Tab. 95.                                                                                                                                      | Selection of Real-Time Clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 76<br>78<br>79                                                 |
| Figur<br>Fig. 1.<br>Fig. 2.                                                                     | register (address 19h/20h/27h/2Eh) bit allocation   Block diagram of PCF2131                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                 | Tab. 93.<br>Tab. 94.<br>Tab. 95.<br>Fig. 15.<br>Fig. 16.                                                                                                              | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out                                                                                                                                                                                                                                                                                                                                                                                                                       | 76<br>78<br>79<br>36                                           |
| Figur Fig. 1. Fig. 2. Fig. 3.                                                                   | register (address 19h/20h/27h/2Eh) bit allocation   Block diagram of PCF2131                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                 | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17.                                                                                                               | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram                                                                                                                                                                                                                                                                                                                                                                                               | 76<br>78<br>79<br>36                                           |
| Figur<br>Fig. 1.<br>Fig. 2.                                                                     | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5       | Tab. 93.<br>Tab. 94.<br>Tab. 95.<br>Fig. 15.<br>Fig. 16.                                                                                                              | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram  INTA/B example for SI and MI when TI_TP                                                                                                                                                                                                                                                                                                                                                     | 76<br>79<br>36<br>39                                           |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4.                                                           | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5       | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.                                                                                                      | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram  INTA/B example for SI and MI when TI_TP is logic 1                                                                                                                                                                                                                                                                                                                                          | 76<br>79<br>36<br>39                                           |
| Figur Fig. 1. Fig. 2. Fig. 3.                                                                   | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5       | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17.                                                                                                               | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP                                                                                                                                                                                                                                                                                                   | 76<br>79<br>36<br>39<br>45                                     |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4.                                                           | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5       | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 19.                                                                                            | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0                                                                                                                                                                                                                                                                                        | 76<br>79<br>36<br>39<br>45                                     |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5.                                                   | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5       | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.                                                                                                      | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0  Example of shortening the INTA/B pulse by                                                                                                                                                                                                                                             | 76<br>78<br>36<br>36<br>45<br>46                               |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4.                                                           | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5<br>19 | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 19.  Fig. 20.                                                                                  | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0  Example of shortening the INTA/B pulse by clearing the MSF flag                                                                                                                                                                                                                       | 76<br>79<br>36<br>39<br>45<br>46                               |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5.                                                   | register (address 19h/20h/27h/2Eh) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>4<br>5<br>19 | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 19.  Fig. 20.  Fig. 21.                                                                        | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0  Example of shortening the INTA/B pulse by clearing the MSF flag  AF timing diagram                                                                                                                                                                                                    | 76<br>79<br>36<br>45<br>45<br>47<br>47                         |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5.                                                   | Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE                                                                                                                                                                                                                                                         | 3451920           | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 19.  Fig. 20.  Fig. 21. Fig. 22.                                                               | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0  Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram                                                                                                                                                                 | 76<br>79<br>36<br>45<br>46<br>47<br>47                         |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7.                                   | Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE set logic 1 (enabled)                                                                                                                                                                                                                                   | 3451920           | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23.                                                                | Alarm flag timing diagram  WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0  Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing                                                                                                                                             | 76<br>78<br>36<br>39<br>45<br>47<br>47<br>48<br>51             |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5.                                                   | Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE set logic 1 (enabled) Power failure event due to battery                                                                                                                                                                                                | 34519202021       | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24.                                                       | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection                                                                                                                           | 76<br>78<br>36<br>39<br>45<br>47<br>47<br>48<br>51             |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8.                           | Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE set logic 1 (enabled) Power failure event due to battery discharge: reset occurs                                                                                                                                                                        | 3451920202123     | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25.                                              | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations                                                                                                   | 76<br>78<br>36<br>39<br>45<br>47<br>47<br>51<br>51             |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9.                   | Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE set logic 1 (enabled) Power failure event due to battery discharge: reset occurs Dependency between POR and oscillator                                                                                                                                  | 345192020212324   | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26.                                     | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview                                                                            | 76<br>78<br>36<br>39<br>45<br>47<br>47<br>51<br>51<br>52<br>52 |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9. Fig. 10.          | Pin configuration for PCF2131 (transparent top view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 345192020212324   | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27.                            | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview SPI-bus write example                                                      | 76<br>78<br>36<br>39<br>45<br>47<br>47<br>51<br>51<br>52<br>52 |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9.                   | Power-On Reset (POR) bit allocation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 345192020212324   | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27. Fig. 28.                   | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview                                                                            | 76 78 36 39 45 47 47 51 52 52 53 54                            |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9. Fig. 10.          | Pin configuration for PCF2131 (transparent top view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3451920212324     | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27.                            | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview SPI-bus write example SPI-bus read example                                 | 76 78 36 39 45 47 47 51 52 52 53 54                            |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9. Fig. 10.          | Power-On Reset (POR) system  Poses  Block diagram of PCF2131                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 345192021232424   | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27. Fig. 28. Fig. 29.          | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview SPI-bus write example Bit transfer                                         | 76 78 36 39 45 47 47 51 52 53 54 55 55                         |
| Figur Fig. 1. Fig. 2. Fig. 3. Fig. 4. Fig. 5. Fig. 6. Fig. 7. Fig. 8. Fig. 9. Fig. 10. Fig. 11. | Block diagram of PCF2131 Pin configuration for PCF2131 (transparent top view) Handling address registers Battery switch-over behavior in standard mode with bit BIE set logic 1 (enabled) Battery switch-over behavior in direct switching mode with bit BIE set logic 1 (enabled) Battery switch-over circuit, simplified block diagram Battery low detection behavior with bit BLIE set logic 1 (enabled) Power failure event due to battery discharge: reset occurs Dependency between POR and oscillator Power-On Reset (POR) system Power-On Reset Override (PORO) sequence, valid for both I2C-bus and SPI-bus | 345192021232424   | Tab. 93. Tab. 94. Tab. 95.  Fig. 15. Fig. 16.  Fig. 17. Fig. 18.  Fig. 20.  Fig. 21. Fig. 22. Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27. Fig. 28. Fig. 29. Fig. 30. | Alarm flag timing diagram WD_CD set logic 1: watchdog activates an interrupt when timed out Interrupt block diagram INTA/B example for SI and MI when TI_TP is logic 1 INTA/B example for SI and MI when TI_TP is logic 0 Example of shortening the INTA/B pulse by clearing the MSF flag AF timing diagram CPR and STOP bit functional diagram STOP release timing Interface selection SDI, SDO configurations Data transfer overview SPI-bus write example Bit transfer Definition of START and STOP conditions | 76 78 36 39 45 47 47 51 52 53 54 55 55                         |

PCF2131

| Fig. 34. | Bus protocol, reading from registers 57     | 7 Fig. 43. | Package outline SOT1992-1 (HLSON16)     | 69 |
|----------|---------------------------------------------|------------|-----------------------------------------|----|
| Fig. 35. | Device diode protection diagram of          | Fig. 44.   | Package outline SOT1992-1 (HLSON16);    |    |
|          | PCF2131 57                                  | 7          | detail G                                | 70 |
| Fig. 36. | IOL on pin SDA/CE61                         | 1 Fig. 45. | Package outline SOT1992-1 (HLSON16);    |    |
| Fig. 37. | IDD as a function of temperature            | 2          | notes                                   | 71 |
| Fig. 38. | IDD as a function of VDD63                  | 3 Fig. 46. | Footprint information part 1 for reflow |    |
| Fig. 39. | Typical characteristic of frequency with    |            | soldering of SOT1992-1 (HLSON16)        | 73 |
|          | respect to temperature of PCF213164         | 4 Fig. 47. | Footprint information part 2 for reflow |    |
| Fig. 40. | SPI-bus timing66                            | 3          | soldering of SOT1992-1 (HLSON16)        | 74 |
| Fig. 41. | I2C-bus timing diagram; rise and fall times | Fig. 48.   | Footprint information part 3 for reflow |    |
|          | refer to 30 % and 70 % 67                   | 7          | soldering of SOT1992-1 (HLSON16)        | 75 |
| Fig. 42. | General application diagram68               | 3          |                                         |    |

### Nano-power highly accurate RTC with integrated quartz crystal

### **Contents**

| 1       | General description                    | 1  | 7.10.4   | Register Day_alarm                             | 35 |
|---------|----------------------------------------|----|----------|------------------------------------------------|----|
| 2       | Features and benefits                  | 1  | 7.10.5   | Register Weekday_alarm                         | 36 |
| 3       | Applications                           | 2  | 7.10.6   | Alarm flag                                     | 36 |
| 4       | Ordering information                   | 2  | 7.11     | Watchdog timer functions                       | 36 |
| 4.1     | Ordering options                       | 2  | 7.11.1   | Register Watchdg_tim_ctl                       | 37 |
| 5       | Block diagram                          | 3  | 7.11.2   | Register Watchdg_tim_val                       |    |
| 6       | Pinning information                    | 4  | 7.11.3   | Watchdog timer function                        |    |
| 6.1     | Pinning                                |    | 7.11.4   | Pre-defined timers: second and minute          |    |
| 6.2     | Pin description                        |    |          | interrupt                                      | 39 |
| 7       | Functional description                 |    | 7.11.5   | Clearing flags                                 |    |
| 7.1     | Register overview                      |    | 7.12     | Timestamp function                             |    |
| 7.2     | Control registers                      |    | 7.12.1   | Timestamp flag                                 |    |
| 7.2.1   | Register Control_1                     |    | 7.12.2   | Timestamp mode                                 |    |
| 7.2.2   | Register Control_2                     |    | 7.12.3   | Timestamp registers                            |    |
| 7.2.3   | Register Control_3                     |    | 7.12.3.1 |                                                |    |
| 7.2.4   | Register Control_4                     |    | 7.12.3.2 | . =                                            |    |
| 7.2.5   | Register Control_5                     |    | 7.12.3.3 |                                                |    |
| 7.3     | Register CLKOUT_ctl                    |    | 7.12.3.4 |                                                |    |
| 7.3.1   | Temperature compensated Real Time      |    | 7.12.3.5 |                                                |    |
|         | Clock                                  | 14 | 7.12.3.6 | · ·                                            |    |
| 7.3.1.1 | Temperature measurement                |    | 7.12.3.7 |                                                |    |
| 7.3.2   | OTP refresh                            |    | 7.12.4   | Dependency between Battery switch-over         |    |
| 7.3.3   | Clock output                           |    |          | and timestamp                                  | 44 |
| 7.4     | Register Aging_offset                  |    | 7.13     | Interrupt output, INTA/INTB                    |    |
| 7.4.1   | Crystal aging correction               |    | 7.13.1   | Minute and second interrupts                   |    |
| 7.5     | Power management functions             |    | 7.13.2   | INTA/B pulse shortening                        |    |
| 7.5.1   | Battery switch-over function           |    | 7.13.3   | Watchdog timer interrupts                      |    |
| 7.5.1.1 | Standard mode                          |    | 7.13.4   | Alarm interrupts                               |    |
| 7.5.1.2 | Direct switching mode                  |    | 7.13.5   | Timestamp interrupts                           |    |
| 7.5.1.2 | Battery switch-over disabled: only one | 10 | 7.13.6   | Battery switch-over interrupts                 |    |
| 7.0.1.0 | power supply (VDD)                     | 20 | 7.13.7   | Battery low detection interrupts               |    |
| 7.5.1.4 | Battery switch-over architecture       |    | 7.13.8   | Interrupt masks                                |    |
| 7.5.1.4 | Battery low detection function         |    | 7.14     | External clock test mode                       |    |
| 7.5.3   | Battery backup supply                  |    | 7.15     | STOP bit function                              |    |
| 7.6     | Oscillator stop detection function     |    | 7.16     | Interfaces                                     |    |
| 7.7     | Power-On Reset function                |    | 7.16.1   | SPI-bus interface                              |    |
| 7.7.1   | Power-On Reset (POR)                   |    | 7.16.1   |                                                |    |
| 7.7.2   | Power-On Reset Override (PORO)         |    | 7.16.1.1 | I2C-bus interface                              |    |
| 7.8     | Software Reset register                |    | 7.16.2.1 |                                                |    |
| 7.8.1   | SR - Software reset                    |    | 7.16.2.1 |                                                |    |
| 7.8.2   | CPR: clear prescaler                   |    | 7.16.2.2 |                                                |    |
| 7.8.3   | CTS: clear timestamp                   |    | 7.16.2.4 |                                                |    |
| 7.9     | Time and date function                 |    | 7.16.2.5 | <u> </u>                                       |    |
| 7.9.1   | Register 100th Seconds                 |    | 7.16.2.0 | Bus communication and battery backup           | 00 |
| 7.9.2   | Register Seconds                       |    | 7.10.0   | operation                                      | 57 |
| 7.9.3   | Register Minutes                       |    | 7.17     | Internal circuitry                             |    |
| 7.9.4   | Register Hours                         |    | 7.18     | Safety notes                                   |    |
| 7.9.5   | Register Days                          |    |          | Limiting values                                |    |
| 7.9.6   | Register Weekdays                      |    |          | Static characteristics                         |    |
| 7.9.7   | Register Months                        |    | 9.1      | Current consumption characteristics, typical . |    |
| 7.9.8   | Register Years                         |    | 9.1      | Frequency characteristics                      |    |
| 7.9.9   | Setting and reading the time           |    |          | Dynamic characteristics                        |    |
| 7.3.9   | Alarm function                         |    | 10.1     | SPI-bus timing characteristics                 |    |
| 7.10.1  | Register Second_alarm                  |    | 10.1     | I2C-bus timing characteristics                 |    |
| 7.10.1  | Register Minute_alarm                  |    |          | Application information                        |    |
| 7.10.2  | Register Hour_alarm                    |    |          | Package outline                                |    |
|         | Togistor Flour_didifff                 |    | 12       | . acrage camine                                | 03 |

### Nano-power highly accurate RTC with integrated quartz crystal

| 13   | Packing information       | 72 |
|------|---------------------------|----|
| 13.1 | Tape and reel information | 72 |
| 14   | Soldering                 |    |
| 14.1 | Footprint information     |    |
| 15   | Appendix                  |    |
| 15.1 | Real-time clock selection |    |
| 16   | Abbreviations             | 78 |
| 17   | References                | 78 |
| 18   | Revision history          | 79 |
| 19   | Legal information         |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.