# 30 V, 8 MHz, Low Bias Current, Single Supply, RRO, Precision Op Amp 

## FEATURES

- Next generation of the AD820/AD822/AD824
- Wide gain bandwidth product: 8 MHz typical
- High slew rate
- $23 \mathrm{~V} / \mu \mathrm{s}$ typical (low to high)
- $-18 \mathrm{~V} / \mu$ s typical (high to low)
- Low input bias current: $\pm 10 \mathrm{pA}$ maximum at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Low offset voltage
- A grade: $\pm 0.8 \mathrm{mV}$ maximum at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- B grade: $\pm 0.35 \mathrm{mV}$ maximum at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Low offset voltage drift
- A grade: $\pm 4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
- B grade: $\pm 2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum (ADA4622-2 only)
- B grade: $\pm 1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum (ADA4622-1 only)
- Input voltage range includes Pin V-
- Rail-to-rail output
- Electromagnetic interference rejection ratio (EMIRR)
- 90 dB typical at $\mathrm{f}=1000 \mathrm{MHz}$ and $\mathrm{f}=2400 \mathrm{MHz}$
- Industry-standard package and pinouts


## APPLICATIONS

- High output impedance sensor interfaces
- Photodiode sensor interfaces
- Transimpedance amplifiers
- ADC drivers
- Precision filters and signal conditioning


## PIN CONFIGURATION



Figure 1. 8-Lead Mini Small Outline Package [MSOP] Pin Configuration (See the Pin Configurations and Function Descriptions Section for Additional Pin Configurations)

## GENERAL DESCRIPTION

The ADA4622-1/ADA4622-2/ADA4622-4 are the next generation of the AD820/AD822/AD824 single-supply, rail-to-rail output (RRO), precision junction field effect transistors (JFET) input op amps. The ADA4622-1/ADA4622-2/ADA4622-4 include many improvements that make them desirable as upgrades without compromising the flexibility and ease of use that makes the AD820/AD822/AD824 useful for a wide variety of applications.

The input voltage range includes the negative supply and the output swings rail-to-rail. Input EMI filters increase the signal robustness in the face of closely located switching noise sources.
The speed, in terms of bandwidth and slew rate, increases along with a strong output drive to improve settling time performance and enables the devices to drive the inputs of modern single-ended, successive approximation register (SAR) analog-to-digital converters (ADCs).

Voltage noise is reduced; although the supply current remains the same as the AD820/AD822/AD824, broadband noise is reduced by $25 \%$, and $1 / f$ is reduced by half. DC precision in the ADA4622-1/ ADA4622-2/ADA4622-4 improved from the AD820/AD822/AD824 with half the offset and a maximum thermal drift specification added to the ADA4622-1/ADA4622-2/ ADA4622-4. The common-mode rejection ratio (CMRR) is improved from the AD820/AD822/AD824 to make the ADA4622-1/ADA4622-2/ADA4622-4 more suitable when used in noninverting gain and difference amplifier configurations.
The ADA4622-1/ADA4622-2/ADA4622-4 are specified for operation over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, and operate from 5 V to 30 V , with specifications at $+5 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 15 \mathrm{~V}$. The ADA4622-1 is available in a 5 -lead SOT-23 package and an 8 -lead LFCSP package. The ADA4622-2 is available in an 8 -lead SOIC_N package, an 8-lead MSOP package, and an 8-lead LFCSP package. The ADA4622-4 is available in a 14-lead SOIC_N and a 16-lead, $4 \times 4 \mathrm{~mm}$ LFCSP.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Pin Configuration ..... 1
General Description ..... 1
Specifications ..... 3
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}= \pm 15 \mathrm{~V}$ ..... 3
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}= \pm 5 \mathrm{~V}$ ..... 5
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}=5 \mathrm{~V}$ ..... 7
Absolute Maximum Ratings ..... 10
Thermal Resistance ..... 10
ESD Caution. ..... 10
Pin Configurations and Function Descriptions ..... 11
Typical Performance Characteristics ..... 14
Theory Of Operation ..... 26
Input Characteristics ..... 26
Output Characteristics ..... 27
Shutdown Operation ..... 28
Applications Information ..... 29
Recommended Power Solution ..... 29
Maximum Power Dissipation ..... 29
Second-Order Low-Pass Filter ..... 29
Wideband Photodiode Preamplifier ..... 29
Peak Detector. ..... 32
Multiplexing Inputs ..... 32
Full Wave Rectifier ..... 32
Outline Dimensions ..... 34
Ordering Guide ..... 36
REVISION HISTORY
9/2022—Rev. E to Rev. F
Changes to Features Section ..... 1
Changes to Offset Voltage Drift, B Grade Parameter, Table 1 ..... 3
Changes to Offset Voltage Drift, B Grade Parameter, Table 2 .....  5
Changes to Offset Voltage Drift, B Grade Parameter, Table 3 ..... 7
Changes to Figure 12 to Figure 14. ..... 14

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS, $\mathrm{V}_{\text {SY }}= \pm 15 \mathrm{~V}$

Supply voltage $\left(\mathrm{V}_{\mathrm{SY}}\right)= \pm 15 \mathrm{~V}$, common-mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)=$ output voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## SPECIFICATIONS

Table 1.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
Output Current \\
Short-Circuit Current \\
Closed-Loop Output Impedance
\end{tabular} \& lout Isc \(Z_{\text {OUT }}\) \& \[
\begin{aligned}
\& -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\
\& \mathrm{~V}_{\text {DROPOUT }}<1 \mathrm{~V} \\
\& \text { Sourcing } \\
\& \text { Sinking } \\
\& \mathrm{f}=1 \mathrm{kHz}, \text { gain }\left(A_{V}\right)=1 \\
\& A_{V}=10 \\
\& A_{V}=100
\end{aligned}
\] \& \& \[
\begin{aligned}
\& 20 \\
\& 42 \\
\& -51 \\
\& 0.1 \\
\& 0.4 \\
\& 3
\end{aligned}
\] \& -14.25 \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~mA} \\
\& \mathrm{~mA} \\
\& \mathrm{~mA} \\
\& \Omega \\
\& \Omega \\
\& \Omega
\end{aligned}
\] \\
\hline \begin{tabular}{l}
POWER SUPPLY \\
Power Supply Rejection Ratio \\
Supply Current per Amplifier ADA4622-1/ADA4622-4 \\
ADA4622-2 \\
Shutdown Current
\end{tabular} \& \begin{tabular}{l}
PSRR \\
\(I_{S Y}\)
\end{tabular} \& \[
\begin{aligned}
\& V_{S Y}= \pm 4 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\
\& -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\
\& \\
\& -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\
\& -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\
\& \text { ADA4622-1 only }
\end{aligned}
\] \& \[
\begin{aligned}
\& 87 \\
\& 81
\end{aligned}
\] \& \begin{tabular}{l}
103 \\
715 \\
665 \\
60
\end{tabular} \& \[
\begin{aligned}
\& 750 \\
\& 775 \\
\& 700 \\
\& 725
\end{aligned}
\] \& \begin{tabular}{l}
dB \\
dB \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \begin{tabular}{l}
DYNAMIC PERFORMANCE \\
Slew Rate \\
Gain Bandwidth Product \\
Unity-Gain Crossover \\
-3 dB Bandwidth \\
Phase Margin \\
Settling Time \\
To 0.1\% \\
To 0.01\%
\end{tabular} \& \begin{tabular}{l}
SR \\
GBP \\
UGC \\
\(-3 \mathrm{~dB}\) \\
ФM \\
\(\mathrm{t}_{\mathrm{s}}\)
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& V_{\text {OUT }}= \pm 12.5 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega \text {, load capacitor }\left(C_{L}\right)= \\
\& 100 \mathrm{pF}, A_{\mathrm{V}}=1
\end{aligned}
\] \\
Low to high transition \\
High to low transition
\[
\begin{aligned}
\& A_{V}=100, C_{L}=35 \mathrm{pF} \\
\& A_{V}=1 \\
\& A_{V}=1
\end{aligned}
\] \\
Input voltage \(\left(V_{I N}\right)=10 \mathrm{~V}\) step, \(\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=\)
\[
15 \mathrm{pF}, \mathrm{~A}_{\mathrm{V}}=-1
\]
\end{tabular} \& \& \[
\begin{aligned}
\& 23 \\
\& -18 \\
\& 8 \\
\& 7 \\
\& 15.5 \\
\& 53 \\
\& \\
\& 1.5 \\
\& 2
\end{aligned}
\] \& \& \begin{tabular}{l}
V/ \(\mu \mathrm{s}\) \\
V/us \\
MHz \\
MHz \\
MHz \\
Degrees \\
\(\mu \mathrm{S}\) \\
us
\end{tabular} \\
\hline EMI REJECTION RATIO
\[
\begin{aligned}
\& \mathrm{f}=1000 \mathrm{MHz} \\
\& \mathrm{f}=2400 \mathrm{MHz}
\end{aligned}
\] \& EMIRR \& \(V_{\text {IN }}=100 \mathrm{mV} p-\mathrm{p}\) \& \& \[
\begin{aligned}
\& 90 \\
\& 90
\end{aligned}
\] \& \& \[
\begin{aligned}
\& \mathrm{dB} \\
\& \mathrm{~dB}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
NOISE PERFORMANCE \\
Voltage Noise Voltage Noise Density \\
Current Noise Density Total Harmonic Distortion + Noise
\[
\begin{aligned}
\& \text { Bandwidth }(\mathrm{BW})=80 \mathrm{kHz} \\
\& \mathrm{BW}=500 \mathrm{kHz}
\end{aligned}
\]
\end{tabular} \& \begin{tabular}{l}
\(e_{N} p-p\) \\
\(\mathrm{e}_{\mathrm{N}}\) \\
\(i_{N}\)
\[
T H D+N
\]
\end{tabular} \& \[
\begin{aligned}
\& 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\
\& \mathrm{f}=10 \mathrm{~Hz} \\
\& \mathrm{f}=100 \mathrm{~Hz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& \mathrm{f}=10 \mathrm{kHz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& A_{\mathrm{V}}=1, \mathrm{f}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, V_{\mathbb{I}}=7 \mathrm{~V} \mathrm{rms} \text { at } \\
\& 1 \mathrm{kHz}
\end{aligned}
\] \& \& 0.75
30
15
12.5
12
0.8

0.0003

0.00035 \& \& | $\mu \mathrm{V}$ p-p |
| :--- |
| nV/NHz |
| nV/VHz |
| $\mathrm{nV} / \mathrm{Hzz}$ |
| $\mathrm{nV} / \mathrm{H} \mathrm{Hz}$ |
| $\mathrm{fA} / \mathrm{NHz}$ |
| \% |
| \% | <br>

\hline MATCHING SPECIFICATIONS Maximum Offset Voltage over Temperature \& \& \& \& 0.5 \& \& mV <br>
\hline
\end{tabular}

## SPECIFICATIONS

Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset Voltage Temperature Drift |  |  |  | 0.25 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  |  | 0.5 | 5 | pA |
| CROSSTALK | $\mathrm{C}_{\text {S }}$ | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{IN}}=20 \mathrm{Vp}-\mathrm{p}$ |  |  |  |  |
| ADA4622-1/ADA4622-2 |  | $\mathrm{f}=1 \mathrm{kHz}$ |  | -112 |  | dB |
| ADA4622-4 |  | $\mathrm{f}=100 \mathrm{kHz}$ |  | -72 |  | dB |
|  |  | $\mathrm{f}=1 \mathrm{kHz}$ |  | -106 |  | dB |
|  |  | $\mathrm{f}=100 \mathrm{kHz}$ |  | -66 |  | dB |

## ELECTRICAL CHARACTERISTICS, $\mathbf{V}_{\mathbf{S Y}}= \pm 5 \mathrm{~V}$

$\mathrm{V}_{S Y}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


## SPECIFICATIONS

Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Low <br> Output Current <br> Short-Circuit Current <br> Closed-Loop Output Impedance | $\mathrm{V}_{\mathrm{OH}}$ <br> $V_{O L}$ <br> Iout <br> Isc <br> $Z_{\text {OUT }}$ | $\begin{aligned} & I_{\text {SOURCE }}=1 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SOURCE }}=15 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SIIN }}=1 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SIIK }}=15 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & V_{\text {DROPOUT }}<1 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & f=1 \mathrm{kHz}, A_{V}=1 \\ & A_{V}=10 \\ & A_{V}=100 \end{aligned}$ | $\begin{aligned} & 4.95 \\ & 4.9 \\ & 4.3 \\ & 4.1 \end{aligned}$ | 4.97 <br> 4.51 <br> $-4.955$ <br> $-4.685$ <br> 20 <br> 31 <br> -40 <br> 0.1 <br> 0.4 <br> 4 | $\begin{aligned} & -4.935 \\ & -4.88 \\ & -4.55 \\ & -4.25 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier ADA4622-1/ADA4622-4 <br> ADA4622-2 <br> Shutdown Current | PSRR <br> $l_{S Y}$ | $\begin{aligned} & V_{S Y}= \pm 4 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \text { ADA4622-1 only } \end{aligned}$ | $\begin{aligned} & 87 \\ & 81 \end{aligned}$ | 103 <br> 660 <br> 610 <br> 50 | $\begin{aligned} & \\ & 725 \\ & 750 \\ & 675 \\ & 700 \end{aligned}$ | $d B$ $d B$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product Unity-Gain Crossover -3 dB Bandwidth Phase Margin Settling Time To 0.1\% To 0.01\% | SR GBP UGC $-3 d B$ ©M $t_{S}$ | $V_{\text {OUT }}= \pm 3 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}, A_{V}=1$ <br> Low to high transition <br> High to low transition $\begin{aligned} & A_{V}=100, C_{L}=35 \mathrm{pF} \\ & A_{V}=1 \\ & A_{V}=1 \\ & V_{I N}=8 \mathrm{~V} \text { step, } R_{L}=2 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, A_{V}=-1 \end{aligned}$ |  | 21 <br> -16 <br> 7.8 <br> 6.5 <br> 10 <br> 50 <br> 1.5 <br> 2 |  | V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ |
| EMI REJECTION RATIO $\begin{aligned} & f=1000 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | EMIRR | $V_{\text {IN }}=100 \mathrm{mV} p-\mathrm{p}$ |  | $\begin{aligned} & 90 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density | $\left\lvert\, \begin{aligned} & e_{N} p-p \\ & e_{N} \end{aligned}\right.$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.75 \\ & 30 \\ & 15 \\ & 12.5 \\ & 12 \end{aligned}$ |  | $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> nV/VHz <br> nV/VHz <br> nV/VHz |

## SPECIFICATIONS

Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Current Noise Density Total Harmonic Distortion + Noise $\begin{aligned} & \mathrm{BW}=80 \mathrm{kHz} \\ & \mathrm{BW}=500 \mathrm{kHz} \end{aligned}$ | $\left\lvert\, \begin{aligned} & \mathrm{i}_{N} \\ & \mathrm{THD}+\mathrm{N} \end{aligned}\right.$ | $\begin{aligned} & f=1 \mathrm{kHz} \\ & A_{V}=1, f=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, V_{\mathbb{N}}=1.5 \mathrm{~V} \text { rms at } 1 \\ & \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & \\ & 0.0005 \\ & 0.0008 \end{aligned}$ |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% |
| MATCHING SPECIFICATIONS <br> Maximum Offset Voltage over Temperature Offset Voltage Temperature Drift Input Bias Current |  |  |  | $\begin{aligned} & 0.5 \\ & 0.25 \\ & 0.5 \end{aligned}$ | 5 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA |
| CROSSTALK ADA4622-1/ADA4622-2 <br> ADA4622-4 | $\mathrm{C}_{S}$ | $\begin{aligned} & R_{L}=5 \mathrm{k} \Omega, V_{\mathbb{N}}=6 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -112 \\ & -72 \\ & -106 \\ & -66 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## ELECTRICAL CHARACTERISTICS, $\mathbf{V}_{\text {SY }}=5 \mathbf{V}$

$\mathrm{V}_{S Y}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{S Y} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.


## SPECIFICATIONS

Table 3.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Capacitance <br> Input Resistance | $\mathrm{C}_{\text {INDM }}$ <br> $\mathrm{C}_{\text {INCM }}$ <br> $R_{\text {DIFF }}$ <br> $R_{C M}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } \mathrm{V}-, \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} \text { to } 4.6 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \text { Differential mode } \\ & \text { Common mode } \\ & \text { Differential mode } \\ & \text { Common mode } \end{aligned}$ | $\begin{array}{\|l\|} \hline 96 \\ 87 \end{array}$ | $\begin{aligned} & 104 \\ & \\ & 0.4 \\ & 3.6 \\ & 10^{13} \\ & 10^{13} \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{pF} \\ & \mathrm{pF} \\ & \Omega \\ & \Omega \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Low <br> Output Current <br> Short-Circuit Current <br> Closed-Loop Output Impedance | $\mathrm{V}_{\mathrm{OH}}$ <br> $V_{O L}$ <br> IOUT <br> ISC <br> $Z_{\text {OUT }}$ | $\begin{aligned} & I_{\text {SOURCE }}=1 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SOURCE }}=15 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SIIN }}=1 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & I_{\text {SIIK }}=15 \mathrm{~mA} \\ & -40^{\circ} \mathrm{C}<T_{A}<+125^{\circ} \mathrm{C} \\ & V_{\text {DROPOUT }}<1 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & f=1 \mathrm{kHz}, A_{V}=1 \\ & A_{V}=10 \\ & A_{V}=100 \end{aligned}$ | $\begin{array}{\|l} 4.95 \\ 4.9 \\ 4.3 \\ 4.1 \end{array}$ | $\begin{aligned} & 4.97 \\ & 4.5 \\ & 45 \\ & 310 \\ & \\ & 20 \\ & 27 \\ & -35 \\ & 0.1 \\ & 0.6 \\ & 5 \end{aligned}$ | $\begin{aligned} & 65 \\ & 120 \\ & 450 \\ & 750 \end{aligned}$ | V <br> V <br> V <br> V <br> mV <br> mV <br> mV <br> mV <br> mA <br> mA <br> mA <br> $\Omega$ <br> $\Omega$ <br> $\Omega$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier ADA4622-1/ADA4622-4 <br> ADA4622-2 <br> Shutdown Current | PSRR $\mathrm{I}_{\mathrm{SY}}$ | $\begin{aligned} & V_{S Y}=4 \mathrm{~V} \text { to } 15 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \text { ADA4622-1 only } \end{aligned}$ | $\begin{aligned} & 80 \\ & 74 \end{aligned}$ | 95 <br> 650 <br> 600 <br> 50 | 700 <br> 725 <br> 650 $675$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product <br> Unity-Gain Crossover <br> -3 dB Bandwidth <br> Phase Margin <br> Settling Time <br> To 0.1\% <br> To 0.01\% | SR <br> GBP <br> UGC <br> $-3 \mathrm{~dB}$ <br> ФM <br> $t_{s}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & A_{V}=1 \end{aligned}$ <br> Low to high transition <br> High to low transition $\begin{aligned} & A_{V}=100, C_{L}=35 \mathrm{pF} \\ & A_{V}=1 \\ & A_{V}=1 \\ & V_{I N}=4 \mathrm{~V} \text { step, } R_{L}=2 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, A_{V}=-1 \end{aligned}$ |  | $\begin{aligned} & 20 \\ & -15 \\ & 7.2 \\ & 6 \\ & 9 \\ & 50 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> V/us <br> MHz <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{S}$ <br> US |
| EMI REJECTION RATIO $f=1000 \mathrm{MHz}$ | EMIRR | $V_{\text {IN }}=100 \mathrm{mV}$ p-p |  | 90 |  | dB |

## SPECIFICATIONS

Table 3.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline \(\mathrm{f}=2400 \mathrm{MHz}\) \& \& \& \& 90 \& \& dB \\
\hline \begin{tabular}{l}
NOISE PERFORMANCE \\
Voltage Noise Voltage Noise Density \\
Current Noise Density Total Harmonic Distortion + Noise
\[
\begin{aligned}
\& \mathrm{BW}=80 \mathrm{kHz} \\
\& \mathrm{BW}=500 \mathrm{kHz}
\end{aligned}
\]
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& e_{N} p-p \\
\& e_{N}
\end{aligned}
\] \\
\(i_{N}\)
\[
T H D+N
\]
\end{tabular} \& \[
\begin{aligned}
\& 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\
\& \mathrm{f}=10 \mathrm{~Hz} \\
\& \mathrm{f}=100 \mathrm{~Hz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& \mathrm{f}=10 \mathrm{kHz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& A_{\mathrm{V}}=1, \mathrm{f}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, V_{\mathbb{I}}=0.5 \mathrm{~V} \mathrm{rms} \text { at } \\
\& 1 \mathrm{kHz}
\end{aligned}
\] \& \& 0.75
30
15
12.5
12
0.8

0.0025

0.0025 \& \& | $\mu \mathrm{V}$ p-p |
| :--- |
| $\mathrm{nV} / \mathrm{NHz}$ |
| $\mathrm{nV} / \mathrm{Hzz}$ |
| nV/VHz |
| nV $/ \mathrm{NHz}$ |
| $\mathrm{fA} / \mathrm{Hz}$ |
| \% |
| \% | <br>

\hline | MATCHING SPECIFICATIONS |
| :--- |
| Maximum Offset Voltage over Temperature Offset Voltage Temperature Drift Input Bias Current | \& \& \& \& \[

$$
\begin{aligned}
& 0.5 \\
& 0.25 \\
& 0.5
\end{aligned}
$$

\] \& 5 \& | mV |
| :--- |
| $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| pA | <br>


\hline | CROSSTALK ADA4622-1/ADA4622-2 |
| :--- |
| ADA4622-4 | \& $\mathrm{C}_{S}$ \& \[

$$
\begin{aligned}
& R_{L}=5 \mathrm{k} \Omega, V_{\mathbb{N}}=3 \mathrm{Vp-p} \\
& f=1 \mathrm{kHz} \\
& f=100 \mathrm{kHz} \\
& f=1 \mathrm{kHz} \\
& f=100 \mathrm{kHz}
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& -112 \\
& -72 \\
& -106 \\
& -66
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& \mathrm{dB} \\
& \mathrm{~dB} \\
& \mathrm{~dB} \\
& \mathrm{~dB}
\end{aligned}
$$
\] <br>

\hline
\end{tabular}

## ABSOLUTE MAXIMUM RATINGS

## Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 36 V |
| Input Voltage | $(\mathrm{V}-)-0.3 \mathrm{~V}$ to $(\mathrm{V}+)+0.2 \mathrm{~V}$ |
| Differential Input Voltage | 36 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature, Soldering $(10 \mathrm{sec})$ | $300^{\circ} \mathrm{C}$ |
| ESD Rating, Human Body Model (HBM) | 4 kV |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

Table 5. Thermal Resistance

| Package Type ${ }^{1,2}$ | $\theta_{\text {JA }}$ | $\theta_{\mathrm{Jc}}{ }^{3}$ | Unit |
| :---: | :---: | :---: | :---: |
| 8-Lead SOIC_N |  |  |  |
| 1-Layer JEDEC Board | N/A | 63 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 120 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP |  |  |  |
| 1-Layer JEDEC Board | N/A | 115 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 185 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead LFCSP |  |  |  |
| 1-Layer JEDEC Board | N/A | 63 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 145 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board with $2 \times 2$ Vias | 55 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 5-Lead SOT-23 |  |  |  |
| 1-Layer JEDEC Board | N/A | 82 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 339 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead SOIC_N |  |  |  |
| 1-Layer JEDEC Board | N/A | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 72 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead, $4 \times 4 \mathrm{~mm}$ LFCSP |  |  |  |
| 1-Layer JEDEC Board | N/A | 2.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 48 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1 Thermal impedance simulated values are based on a JEDEC thermal test board. See JEDEC JESD51.
${ }^{2}$ N/A means not applicable.
${ }^{3}$ For $\theta_{\mathrm{Jc}}$ test, $100 \mu \mathrm{~m}$ thermal interface material (TIM) is used. TIM is assumed to have $3.6 \mathrm{~W} / \mathrm{mK}$.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. 5-Lead SOT-23 Pin Configuration, ADA4622-1

Table 6. 5-Lead SOT-23 Pin Function Descriptions, ADA4622-1


Figure 3. 8-Lead SOIC_N Pin Configuration, ADA4622-1
Table 7. 8-Lead SOIC_N Pin Function Descriptions, ADA4622-1

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1,5 | NIC | Not Internally Connected. |
| 2 | - IN | Inverting Input. |
| 3 | + IN | Noninverting Input. |
| 4 | V- | Negative Supply Voltage. |
| 6 | OUT | Output. |
| 7 | V+ | Positive Supply Voltage. |
| 8 | $\overline{\text { DISABLE }}$ | Disable Input (Active Low). |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 8-Lead MSOP Pin Configuration, ADA4622-2


Figure 5. 8-Lead SOIC_N Pin Configuration, ADA4622-2

Table 8. 8-Lead MSOP and 8-Lead SOIC_N Pin Function Descriptions, ADA4622-2


Figure 6. 8-Lead LFCSP Pin Configuration, ADA4622-2

Table 9. 8-Lead LFCSP Pin Function Descriptions, ADA4622-2

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output, Channel A. |
| 2 | -IN A | Inverting Input, Channel A. |
| 3 | +IN A | Noninverting Input, Channel A. |
| 4 | V- | Negative Supply Voltage. |
| 5 | HIN B | Noninverting Input, Channel B. |
| 6 | -IN B | Inverting Input, Channel B. |
| 7 | OUT B | Output, Channel B. |
| 8 | V+ | Positive Supply Voltage. |



NOTES
NIC = NOT INTERNALLY CONNECTED.
2. THE EXPOSED PAD MUST BE CONNECTED TO V+. 衣

Figure 7. 16-Lead LFCSP Pin Configuration, ADA4622-4

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 10. 16-Lead LFCSP Pin Function Descriptions, ADA4622-4

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | - IN A | Inverting Input, Channel A. |
| 2 | + IN A | Noninverting Input, Channel A. |
| 3 | V+ | Positive Supply Voltage. |
| 4 | + IN B | Noninverting Input, Channel B. |
| 5 | - IN B | Inverting Input, Channel B. |
| 6 | OUT B | Output, Channel B. |
| 7 | OUT C | Output, Channel C. |
| 8 | - IN C | Inverting Input, Channel C. |
| 9 | + IN C | Noninverting Input, Channel C. |
| 10 | V- | Negative Supply Voltage. |
| 11 | +IN D | Noninverting Input, Channel D. |
| 12 | IN D | Inverting Input, Channel D. |
| 13,16 | NIC | Not Internally Connected. |
| 14 | OUT D | Output, Channel D. |
| 15 | OUT A | Output, Channel A. |
|  | EPAD | Exposed Pad. The exposed pad must be connected to the V+ pin. |


| OUTA 1 | $\begin{gathered} \text { ADA4622-4 } \\ \text { TOP VIEW } \\ \text { (Not to Scale) } \end{gathered}$ | 14 OUT D |
| :---: | :---: | :---: |
| $-\mathrm{INA} 2$ |  | 13 -IN D |
| +IN A 3 |  | 12 +IN D |
| $\mathrm{V}+4$ |  | 11 v |
| +IN B 5 |  | 10 tin C |
| -IN C 6 |  | $9-\mathrm{INC}$ |
| OUT B 7 |  | 8 OUT C |

Figure 8. 14-Lead SOIC_N Pin Configuration, ADA4622-4

Table 11. 14-Lead SOIC_N Pin Function Descriptions, ADA4622-4

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output, Channel A. |
| 2 | - IN A | Inverting Input, Channel A. |
| 3 | + IN A | Noninverting Input, Channel A. |
| 4 | V+ | Positive Supply Voltage. |
| 5 | + IN B | Noninverting Input, Channel B. |
| 6 | - IN B | Inverting Input, Channel B. |
| 7 | OUT B | Output, Channel B. |
| 8 | OUT C | Output, Channel C. |
| 9 | - IN C | Inverting Input, Channel C. |
| 10 | + IN C | Noninverting Input, Channel C. |
| 11 | V- | Negative Supply Voltage. |
| 12 | IN D | Noninverting Input, Channel D. |
| 13 | -IN D | Inverting Input, Channel D. |
| 14 | OUT D | Output, Channel D. |

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS

$T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 9. Input Offset Voltage ( $V_{O S}$ ) Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 10. Input Offset Voltage ( $V_{O S}$ ) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 11. Input Offset Voltage (VOS) Distribution, $V_{S Y}=5 \mathrm{~V}$


Figure 12. Input Offset Voltage Drift ( TCV OS $)$ Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ), $V_{S Y}= \pm 15 \mathrm{~V}$
 $\mathrm{TCV}_{\mathrm{OS}}\left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$

Figure 13. Input Offset Voltage Drift (TCVOS) Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 14. Input Offset Voltage Drift (TCV ${ }_{0 S}$ ) Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, $V_{S Y}=5 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15. Input Offset Voltage ( $V_{O S}$ ) vs. Common-Mode Voltage ( $V_{C M}$ ), $V_{S Y}=$ $\pm 15 \mathrm{~V}$


Figure 16. Input Offset Voltage ( $V_{O S}$ ) vs. Common-Mode Voltage ( $V_{C M}$ ), $V_{S Y}=$ $\pm 5 \mathrm{~V}$


Figure 17. Input Offset Voltage (VOS) vs. Common-Mode Voltage ( $V_{C M}$ ), $V_{S Y}=$ 5 V

Figure 20. Input Bias Current $\left(I_{B}\right)$ Distribution, $V_{S Y}=5 \mathrm{~V}$


Figure 18. Input Bias Current $\left(I_{B}\right)$ Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 19. Input Bias Current $\left(I_{B}\right)$ Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$



ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 21. Input Bias Current ( $I_{B}$ ) vs. Input Common-Mode Voltage ( $V_{C M}$ ), $V_{S Y}$ $= \pm 15 \mathrm{~V}$


Figure 22. Input Bias Current (IB) vs. Input Common-Mode Voltage ( $V_{C M}$ ), $V_{S Y}$ $= \pm 5 \mathrm{~V}$


Figure 23. Input Bias Current ( $I_{B}$ ) vs. Input Common-Mode Voltage $\left(V_{C M}\right), V_{S Y}$ $=5 \mathrm{~V}$


Figure 24. Output Voltage Low (VOL) to Supply Rail vs. Load Current (ILOAD) over Temperature, $\mathrm{V}_{S Y}= \pm 15 \mathrm{~V}$


Figure 25. Output Voltage Low (VOL) to Supply Rail vs. Load Current (ILOAD) over Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 26. Output Voltage Low (VOL) to Supply Rail vs. Load Current (LIOAD) over Temperature, $V_{S Y}=5 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 27. Output Voltage High $\left(V_{O H}\right)$ to Supply Rail vs. Load Current (llOAD) over Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 28. Output Voltage High $\left(V_{O H}\right)$ to Supply Rail vs. Load Current (LLOAD) over Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 29. Output Voltage High $\left(V_{O H}\right)$ to Supply Rail vs. Load Current (LOAD) over Temperature, $\mathrm{V}_{S Y}=5 \mathrm{~V}$


Figure 30. Open-Loop Voltage Gain ( $A_{v o}$ ) vs. Load Resistance


Figure 31. Open-Loop Voltage Gain $\left(A_{v o}\right)$ and Phase vs. Frequency, $V_{S Y}=$ $\pm 15 \mathrm{~V}$


Figure 32. Open-Loop Voltage Gain ( $A_{v o}$ ) and Phase vs. Frequency, $V_{S Y}= \pm 5$ V

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 33. Open-Loop Voltage Gain $\left(A_{v 0}\right)$ and Phase vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 34. Closed-Loop Gain $\left(A_{V}\right)$ vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 35. Closed-Loop Gain $\left(A_{V}\right)$ vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 36. Closed-Loop Gain $\left(A_{V}\right)$ vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 37. Output Impedance vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 38. Output Impedance vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 39. Output Impedance vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 40. CMRR vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 41. CMRR vs. Frequency, $\mathrm{V}_{\mathrm{SY}}= \pm 5 \mathrm{~V}$


Figure 42. CMRR vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 43. PSRR vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 44. PSRR vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4
TYPICAL PERFORMANCE CHARACTERISTICS


Figure 45. PSRR vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 46. Small Signal Overshoot (OS) vs. Load Capacitance, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 47. Small Signal Overshoot (OS) vs. Load Capacitance, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 48. Small Signal Overshoot (OS) vs. Load Capacitance, $V_{S Y}=5 \mathrm{~V}$


Figure 49. Large Signal Transient Response, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 50. Large Signal Transient Response, $\mathrm{V}_{S Y}= \pm 5 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 51. Large Signal Transient Response, $V_{S Y}=5 \mathrm{~V}$


Figure 52. Large Signal Transient Response, $V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 53. Small Signal Transient Response, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 54. Small Signal Transient Response, $\mathrm{V}_{\mathrm{SY}}= \pm 5 \mathrm{~V}$


Figure 55. Small Signal Transient Response, $V_{S Y}=5 \mathrm{~V}$


Figure 56. Negative Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS


\%
Figure 57. Negative Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 58. Negative Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 59. Positive Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 60. Positive Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


항
Figure 61. Positive Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 62. Positive Settling Time, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 63. Positive Settling Time, $A_{V}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 64. Positive Settling Time, $A_{V}=-10, V_{S Y}=5 \mathrm{~V}$


Figure 65. Negative Setting Time, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 66. Negative Setting Time, $A_{V}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 67. Negative Setting Time, $A_{V}=-10, V_{S Y}=5 \mathrm{~V}$


Figure 68. Voltage Noise Density, $V_{S Y}= \pm 15 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 69. 0.1 Hz to 10 Hz Noise, $\mathrm{V}_{S Y}= \pm 15 \mathrm{~V}$, Gain $=1$ Million


Figure 70. Supply Current ( $I_{S Y}$ ) vs. Supply Voltage ( $V_{S Y}$ ) for Various Temperatures (ADA4622-2)


Figure 71. Supply Current (ISY) vs. Temperature for Various Supply Voltages (ADA4622-2)


Figure 72. Channel Separation vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 73. $T H D+N$ vs. Amplitude, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 74. $T H D+N$ vs. Amplitude, $V_{S Y}= \pm 5 \mathrm{~V}$

ADA4622-1/ADA4622-2/ADA4622-4

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 75. THD +N vs. Amplitude, $\mathrm{V}_{S Y}=5 \mathrm{~V}$


Figure 76. $T H D+N$ vs. Frequency, $V_{S Y}= \pm 15 V$


Figure 77. THD $+N$ vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 78. $T H D+N$ vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 79. Shutdown Current vs. Temperature

## THEORY OF OPERATION



Figure 80. Simplified Circuit Diagram

## INPUT CHARACTERISTICS

The ADA4622-1/ADA4622-2/ADA4622-4 input stage consists of N -channel JFETs that provide low offset, low noise, and high impedance. The minimum input common-mode voltage extends from -0.2 mV below V - to 1 V less than $\mathrm{V}+$. Driving the input closer to the positive rail causes loss of amplifier bandwidth and increased common-mode voltage error. Figure 81 shows the rounding of the output due to the loss of bandwidth. The input and output are superimposed.


Figure 81. Bandwidth Limiting due to Headroom Requirements
The ADA4622-1/ADA4622-2/ADA4622-4 do not exhibit phase reversal for input voltages up to $\mathrm{V}+$. For input voltages greater than $\mathrm{V}+$, a $10 \mathrm{k} \Omega$ resistor in series with the noninverting input prevents phase reversal at the expense of higher noise (see Figure 82).


Figure 82. No Phase Reversal
Because the input stage uses N -channel JFETs, the input current during normal operation is negative. However, the input bias current changes direction as the input voltage approaches $\mathrm{V}+$ due to internal junctions becoming forward-biased (see Figure 83).


Figure 83. Input Bias Current vs. Common-Mode Voltage with $\pm 5$ V Supply

ADA4622-1/ADA4622-2/ADA4622-4

## THEORY OF OPERATION

The ADA4622-1/ADA4622-2/ADA4622-4 are designed for $12 \mathrm{nV} / \mathrm{VHz}$ wideband input voltage noise density and maintain low noise performance at low frequencies (see Figure 84). This noise performance, along with the low input current as well as low current noise, means that the ADA4622-1/ADA4622-2/ADA4622-4 contribute negligible noise for applications with a source resistance greater than $10 \mathrm{k} \Omega$ and at signal bandwidths greater than 1 kHz .


Figure 84. Total Noise vs. Source Resistance and Frequency

## Input Overvoltage Protection

The ADA4622-1/ADA4622-2/ADA4622-4 have internal protective circuitry that allows voltages as high as 0.3 V beyond the supplies applied at the input of either terminal without causing damage. Use a current-limiting resistor in series with the input of the ADA4622-1/ ADA4622-2/ADA4622-4 if the input voltage exceeds 0.3 V beyond the supply rails of the amplifiers. If the overvoltage condition persists for more than a few seconds, damage to the amplifiers can result.

For higher input voltages, determine the resistor value by
$\frac{V_{I N}-V_{S Y}}{R_{S}} \leq 10 \mathrm{~mA}$
where:
$V_{I N}$ is the input voltage.
$V_{S Y}$ is the voltage of either the $V+$ pin or the $V$ - pin.
$R_{S}$ is the series resistor.
With a very low input bias current of $\pm 1.5 \mathrm{nA}$ maximum up to $125^{\circ} \mathrm{C}$, higher resistor values can be used in series with the inputs without introducing large offset errors. A 1 k s series resistor allows the ADA4622-1/ADA4622-2/ADA4622-4 to withstand 10 V of continuous overvoltage and increases the noise by a negligible amount. A $5 \mathrm{k} \Omega$ resistor protects the inputs from voltages as high as 25 V beyond the supplies and adds less than $10 \mu \mathrm{~V}$ to the offset voltage of the amplifiers.

## EMI Rejection Ratio

Figure 85 shows the EMI rejection ratio (EMIRR) vs. the frequency for the ADA4622-1/ADA4622-2/ADA4622-4.


Figure 85. EMIRR vs. Frequency

## OUTPUT CHARACTERISTICS

The ADA4622-1/ADA4622-2/ADA4622-4 unique bipolar rail-to-rail output stage swings within 10 mV of the supplies with no external resistive load.

The approximate output saturation resistance of the ADA4622-1/ ADA4622-2/ADA4622-4 is $24 \Omega$, sourcing or sinking. Use the output impedance to estimate the output saturation voltage when driving heavier loads. As an example, when driving 5 mA , the saturation voltage from either rail is approximately 120 mV .

If the ADA4622-1/ADA4622-2/ADA4622-4 output drives hard against the output saturation voltage, it recovers within $1.2 \mu \mathrm{~s}$ of the input, returning to the linear operating region of the amplifier (see Figure 56 and Figure 59).

## Capacitive Load Drive Capability

Direct capacitive loads interact with the effective output impedance of the ADA4622-1/ADA4622-2/ADA4622-4 to form an additional pole in the feedback loop of the amplifiers, which causes excessive peaking on the pulse response or loss of stability. The worst case condition is when the devices use a single 5 V supply in a unity-gain configuration. Figure 86 shows the pulse response of the ADA4622-1/ADA4622-2/ADA4622-4 when driving 500 pF directly.

## THEORY OF OPERATION



Figure 86. Pulse Response with 500 pF Load Capacitance

## SHUTDOWN OPERATION

Use the active low $\overline{\text { DISABLE }}$ input to put the ADA4622-1 into shutdown mode. When the voltage on the DISABLE input is less than 1.4 V above the negative supply voltage ( $\mathrm{V}-$ ), the ADA4622-1 shuts down and consumes only $50 \mu \mathrm{~A}$ to $60 \mu \mathrm{~A}$ (typical). When the voltage on the DISABLE input is more than 1.4 V above the negative supply voltage ( $V-$ ), or if the DISABLE input is left floating, the ADA4622-1 powers up. For best performance, it is recommended that the input voltage level on the DISABLE input be V - or that the input be left floating. The ADA4622-1 is still a drop-in replacement for devices with standard single channel op amp pinouts because the ADA4622-1 enables when the DISABLE input is left floating. Figure 87 shows a simplified circuit for the DISABLE input.


Figure 87. Simplified Circuit for the DISABLE Input
Figure 88 and Figure 89 show the start-up and shutdown response when toggling the DISABLE input.


Figure 88. Start-Up Response when Toggling the DISABLE Input


Figure 89. Shutdown Response when Toggling the DISABLE Input
Figure 90 shows the $\overline{\text { IISABLE }}$ input current vs. the $\overline{\text { DISABLE }}$ input voltage relative to the negative supply voltage ( V - ).


Figure 90. $\overline{\text { DISABLE }}$ Input Current vs. $\overline{\text { DISABLE }}$ Input Voltage Relative to $V$ -

## APPLICATIONS INFORMATION

## RECOMMENDED POWER SOLUTION

The ADA4622-1/ADA4622-2/ADA4622-4 can operate from a $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ dual supply or a 5 V to 30 V single supply. The ADP7118 and the ADP7182 are recommended to generate the clean positive and negative rails for the ADA4622-1/ADA4622-2/ADA4622-4. Both low dropout (LDO) regulators are available in fixed output voltage or adjustable output voltage versions. To generate the input voltages for the LDOs, the ADP5070 dc-to-dc switching regulator is recommended. Figure 91 shows the recommended power solution configuration for the ADA4622-1/ADA4622-2/ADA4622-4.


Figure 91. Power Solution Configuration for the ADA4622-1/ADA4622-2/ ADA4622-4

Table 12. Recommended Power Management Devices

| Product | Description |
| :--- | :--- |
| ADP5070 | DC-to-DC switching regulator with independent positive and neg- <br> ative outputs |
| ADP7118 | $20 \mathrm{~V}, 200 \mathrm{~mA}$, low noise, CMOS LDO regulator |
| ADP7182 | $-28 \mathrm{~V},-200 \mathrm{~mA}$, low noise, linear regulator |

## MAXIMUM POWER DISSIPATION

The maximum power the ADA4622-1/ADA4622-2/ADA4622-4 can safely dissipate is limited by the associated rise in junction temperature. For plastic packages, the maximum safe junction temperature is $150^{\circ} \mathrm{C}$. If this maximum temperature is exceeded, reduce the die temperature to restore proper circuit operation. Leaving the device in the overheated condition for an extended period of time can result in device burnout. To ensure proper operation, it is important to observe the specifications shown in the Absolute Maximum Ratings and Thermal Resistance sections.

## SECOND-ORDER LOW-PASS FILTER

Figure 92 shows the ADA4622-1/ADA4622-2/ADA4622-4 configured as a second-order, Butterworth, low-pass filter. With the values as shown, the corner frequency equals 200 kHz . The following equations show the component selection:
$R 1=R 2=$ User Selected (Typical Values: $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ )

$$
\begin{align*}
& C 1=\frac{1.414}{2 \pi f_{\text {CUTOFF }} \times R 1}  \tag{2}\\
& C 2=\frac{0.707}{2 \pi f_{\text {CUTOFF }} \times R 1} \tag{3}
\end{align*}
$$


\%
Figure 92. Second-Order, Butterworth, Low-Pass Filter
Figure 93 shows a plot of the filter; greater than 35 dB of high frequency rejection is achieved.


Figure 93. Frequency Response of the Filter

## WIDEBAND PHOTODIODE PREAMPLIFIER

The ADA4622-1/ADA4622-2/ADA4622-4 are an excellent choice for photodiode preamplifier applications. The low input bias current minimizes the dc error at the output of the preamplifier. In addition, the high gain bandwidth product and low input capacitance maximizes the signal bandwidth of the photodiode preamplifier. Figure 94 shows the ADA4622-1/ADA4622-2/ADA4622-4 as a current to voltage (I to V ) converter with an electrical model of a photodiode.


Figure 94. Wideband Photodiode Preamplifier

## APPLICATIONS INFORMATION

The following basic transfer function describes the transimpedance gain of the photodiode preamplifier:
$V_{\text {OUT }}=\frac{I_{\text {PHOTO }} \times R_{F}}{1+s C_{F} R_{F}}$
where:
$I_{\text {PHOTO }}$ is the output current of the photodiode.
The parallel combination of $R_{F}$ and $C_{F}$ sets the signal bandwidth (see the I to V gain trace in Figure 96).
$s$ refers to the s-plane.
Note that $R_{F}$ must be set so the maximum attainable output voltage corresponds to the maximum diode output current, $I_{\text {PHoto, }}$ which allows use of the full output swing. The attainable signal bandwidth with this photodiode preamplifier is a function of $R_{F}$, the gain bandwidth product ( $\mathrm{f}_{\mathrm{GBP}}$ ) of the amplifier, and the total capacitance at the amplifier summing junction, including $\mathrm{C}_{S}$ and the amplifier input capacitance, $C_{D}$ and $C_{M}$. $R_{F}$ and the total capacitance produce a pole with loop frequency ( $\mathrm{f}_{\mathrm{p}}$ ).
$f_{P}=\frac{1}{2 \pi R_{F} C_{S}}$
With the additional pole from the amplifier open-loop response, the two-pole system results in peaking and instability due to an insufficient phase margin (see Figure 95).


Figure 95. Gain and Phase Plot of the Transimpedance Amplifier Design, Without Compensation


Figure 96. Gain and Phase Plot of the Transimpedance Amplifier Design with Compensation

Adding $\mathrm{C}_{\mathrm{F}}$ creates a zero in the loop transmission that compensates for the effect of the input pole, which stabilizes the photodiode preamplifier design because of the increased phase margin. Adding $C_{F}$ also sets the signal bandwidth (see Figure 96). The signal bandwidth and the zero frequency are determined by
$f_{Z}=\frac{1}{2 \pi R_{F} C_{F}}$
where $f_{z}$ is the zero frequency.
Setting the zero at the $f_{x}$ frequency maximizes the signal bandwidth with a $45^{\circ}$ phase margin. Because $f_{X}$ is the geometric mean of $f_{p}$ and $f_{G B P}$, it can be calculated by
$f_{X}=\sqrt{f_{P} \times f_{G B P}}$
Combining these equations, the $\mathrm{C}_{\mathrm{F}}$ value that produces $\mathrm{f}_{\mathrm{X}}$ is
$C_{F}=\sqrt{\frac{C_{S}}{2 \pi \times R_{F} \times f_{G B P}}}$
The frequency response in this case shows approximately 2 dB of peaking and $15 \%$ overshoot. Doubling CF and halving the bandwidth results in a flat frequency response with approximately $5 \%$ transient overshoot.

The dominant sources of output noise in the wideband photodiode preamp design are the input voltage noise of the amplifier, $\mathrm{V}_{\text {NOISE }}$, and the resistor noise due to $\mathrm{R}_{\mathrm{F}}$. The gray trace in Figure 96 shows the noise gain over frequencies for the photodiode preamp.

Calculate the noise bandwidth at the $f_{N}$ frequency by
$f_{N}=\frac{f_{G B P}}{\left(C_{S}+C_{F}\right) / C_{F}}$
Figure 97 shows the ADA4622-1/ADA4622-2/ADA4622-4 configured as a transimpedance photodiode amplifier. The amplifiers are used in conjunction with a photodiode detector with an input capacitance of 5 pF . Figure 98 shows the transimpedance response of the ADA4622-1/ADA4622-2/ADA4622-4 when $\mathrm{I}_{\text {рното }}$ is $1 \mu \mathrm{~A}$

## APPLICATIONS INFORMATION

p -p. The amplifiers have a bandwidth of 2 MHz when they are maximized for a $45^{\circ}$ phase margin with $\mathrm{C}_{\mathrm{F}}=2 \mathrm{pF}$. Note that with the PCB parasitics added to $\mathrm{C}_{\mathrm{F}}$, the peaking is only 0.5 dB , and the bandwidth is reduced slightly.
Increasing $\mathrm{C}_{\mathrm{F}}$ to 3 pF completely eliminates the peaking; however, increasing $\mathrm{C}_{\mathrm{F}}$ to 3 pF reduces the bandwidth to 1 MHz .
Table 13 shows the noise sources and total output noise for the photodiode preamp, where the preamp is configured to have a $45^{\circ}$ phase margin for maximum bandwidth and $f_{Z}=f_{X}=f_{N}$ in this case.



Figure 98. Transimpedance Photodiode Preamplifier Frequency Response

Figure 97. Transimpedance Photodiode Preamplifier
Table 13. RMS Noise Contributions of the Photodiode Preamplifier

|  | Expression | RMS Noise $(\mu \mathrm{V})^{1}$ |
| :--- | :--- | :--- |
| $\mathrm{R}_{\mathrm{F}}$ | $\sqrt{4 k T \times R_{F} \times f_{N} \times \frac{\pi}{2}}$ | 50.8 |
| $\mathrm{~V}_{\text {NOISE }}$ | $V_{\text {NOISE }} \times \sqrt{\frac{\left(C_{S}+C_{M}+C_{F}+C_{D}\right)}{C_{F}}} \times \sqrt{\frac{\pi}{2} \times f_{N}}$ | 131.6 |
| Root Sum Square (RSS) Total | $\sqrt{R_{F}{ }^{2 \times V_{N O I S E}{ }^{2}}}$ | 141 |

[^0]
## APPLICATIONS INFORMATION

## PEAK DETECTOR

A peak detector captures the peak value of a signal and produces an output equal to it. By taking advantage of the dc precision and super low input bias current of the JFET input amplifiers, such as the ADA4622-1/ADA4622-2/ADA4622-4, a highly accurate peak detector can be built, as shown in Figure 99.


Figure 99. Positive Peak Detector
In this application, D3 and D4 act as unidirectional current switches that open when the output is kept constant in hold mode.

To detect a positive peak, U1 drives C3 through D3 and drives D4 until C 3 is charged to a voltage equal to the input peak value.
Feedback from the output of the U2 (positive peak) through R6 limits the output voltage of U1. After detecting the peak, the output of U1 swings low but is clamped by D2. D3 reverses bias and the common node of $D 3, D 4$, and $R 7$ is held to a voltage equal to positive peak by $R 7$. The voltage across D 4 is 0 V ; therefore, the leakage is small. The bias current of U 2 is also small. With almost no leakage, C3 has a long hold time.

The ADA4622-1/ADA4622-2/ADA4622-4, shown in Figure 99, are a perfect fit for building a peak detector because U1 requires dc precision and high output current during fast peaks, and U 2 requires low input bias current ( $\mathrm{I}_{\mathrm{B}}$ ) to minimize capacitance discharge between peaks. A low leakage and low dielectric absorption capacitor, such as polystyrene or polypropylene, is required for C 3 . Reversing the diode directions causes the circuit to detect negative peaks.

## MULTIPLEXING INPUTS

By using the ADA4622-1 DISABLE input, it is possible to multiplex two inputs to a single output by using the circuit shown in Figure 100. If the gain configuration or filter configuration of the two amplifiers is different, and a common single input to both amplifiers is used, this configuration can control selectable gain or selectable frequency response at the output.


Figure 100. Multiplexed Input Circuit
Figure 101 shows the output response when multiplexing two input signals. The input to the first amplifier is a 4 V p-p, 200 kHz sine wave; the input to the second amplifier is an $8 \mathrm{Vp}-\mathrm{p}, 100 \mathrm{kHz}$ sine wave.


Figure 101. Multiplexed Output

## FULL WAVE RECTIFIER

Figure 102 shows the circuit of a full wave rectifier using two ADA4622-1 op amps in single-supply operation. The circuit is composed of a voltage follower (U1) and a second stage amplifier (U2) that combine the output of the first stage amplifier and the inverted version of the input signal. U1 follows the input during the positive half cycle and clamps the negative going input signal to ground, producing a half wave signal at $\mathrm{V}_{\mathrm{HW}}$. The following equation defines the circuit transfer function:
$V_{F W}=(1+R 3 / R 2) V_{H W}-(R 3 / R 2) \times V_{I N}$
where:
$V_{F W}$ is the full wave output from U1.
$R 3$ and $R 2$ are the feedback resistors shown in Figure 102.
$V_{H W}$ is the half wave output from U1.
$V_{I N}$ is the input voltage.

## APPLICATIONS INFORMATION



Figure 102. Full Wave Rectifier Circuit
During the input positive half cycle, U1 follows the input so that $\mathrm{V}_{\mathrm{HW}}=\mathrm{V}_{\mathbb{I N}}$; therefore, $\mathrm{V}_{\mathrm{FW}}=\mathrm{V}_{\mathbb{I N}}$. During the negative half cycle, U 1 clamps the signal to ground so that $\mathrm{V}_{\mathrm{HW}}=0 \mathrm{~V}$; therefore, $\mathrm{V}_{\mathrm{FW}}=$ $-(R 3 / R 2) \times V_{\mathbb{I N}}=-V_{\mathbb{I N}}$ because $R 3 / R 2=1$. Figure 103 shows the input and outputs waveforms from the circuit. The input is a $2 \mathrm{~V} p-\mathrm{p}$, 1 kHz sine wave while the circuit is running on a 5 V single supply.


Figure 103. Full Wave and Half Wave Rectifier Input and Output Waveforms


Figure 104. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 105. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)


Figure 106. 8-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-13)
Dimensions shown in millimeters


Figure 107. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


Figure 108. 16-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-20)
Dimensions shown in millimeters


Figure 109. 14-Lead Standard Small Outline Package [SOIC_N] (R-14)
Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADA4622-1ARJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | Reel, 250 | RJ-5 | A3J |
| ADA4622-1ARJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | Reel, 3000 | RJ-5 | A3J |
| ADA4622-1ARJZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | Reel, 10000 | RJ-5 | A3J |
| ADA4622-1ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| ADA4622-1ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADA4622-1ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |
| ADA4622-1BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| ADA4622-1BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADA4622-1BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |
| ADA4622-2ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm} \mathrm{w} /$ EP) | Reel, 1500 | CP-8-13 | A3D |
| ADA4622-2ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ w/ EP) | Reel, 5000 | CP-8-13 | A3D |
| ADA4622-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP |  | RM-8 | A3D |
| ADA4622-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | A3D |
| ADA4622-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 3000 | RM-8 | A3D |
| ADA4622-2ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| ADA4622-2ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADA4622-2ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |
| ADA4622-2BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| ADA4622-2BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| ADA4622-2BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |
| ADA4622-4ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ w/ EP) | Reel, 250 | CP-16-20 |  |
| ADA4622-4ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ w/ EP) | Reel, 1500 | CP-16-20 |  |
| ADA4622-4ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead LFCSP (4mm x 4mm w/ EP) | Reel, 5000 | CP-16-20 |  |
| ADA4622-4ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC |  | R-14 |  |
| ADA4622-4ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 1000 | R-14 |  |
| ADA4622-4ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead SOIC | Reel, 2500 | R-14 |  |

[^1]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
ADA4622-1ARJZ-R2 ADA4622-1ARJZ-R7 ADA4622-1ARJZ-RL ADA4622-1ARZ ADA4622-1ARZ-R7 ADA4622-
1ARZ-RL ADA4622-1BRZ ADA4622-1BRZ-R7 ADA4622-1BRZ-RL


[^0]:    ${ }^{1}$ RMS noise with $R_{F}=50 \mathrm{k} \Omega, \mathrm{C}_{S}=5 \mathrm{pF}, \mathrm{C}_{\mathrm{F}}=2 \mathrm{pF}, \mathrm{C}_{\mathrm{M}}=3.7 \mathrm{pF}$, and $\mathrm{C}_{\mathrm{D}}=0.4 \mathrm{pF}$.

[^1]:    1 Z = RoHS Compliant Part.

