#### **Power Transistors**

## **NPN Silicon DPAK For Surface Mount Applications**

Designed for high-gain audio amplifier applications.

#### **Features**

- High DC Current Gain
- Low Collector-Emitter Saturation Voltage
- High Current-Gain Bandwidth Product
- Epoxy Meets UL 94 V-0 @ 0.125 in
- NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **MAXIMUM RATINGS**

| Rating                                                              | Symbol                            | Value         | Unit      |
|---------------------------------------------------------------------|-----------------------------------|---------------|-----------|
| Collector-Base Voltage                                              | V <sub>CB</sub>                   | 50            | Vdc       |
| Collector–Emitter Voltage                                           | V <sub>CEO</sub>                  | 50            | Vdc       |
| Emitter-Base Voltage                                                | V <sub>EB</sub>                   | 5             | Vdc       |
| Collector Current – Continuous                                      | I <sub>C</sub>                    | 2             | Adc       |
| Collector Current – Peak                                            | I <sub>CM</sub>                   | 3             | Adc       |
| Base Current                                                        | Ι <sub>Β</sub>                    | 0.4           | Adc       |
| Total Device Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C  | P <sub>D</sub>                    | 15<br>0.1     | W<br>W/°C |
| Total Device Dissipation @ T <sub>A</sub> = 25°C* Derate above 25°C | P <sub>D</sub>                    | 1.68<br>0.011 | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                 | T <sub>J</sub> , T <sub>stg</sub> | -65 to +175   | °C        |
| ESD – Human Body Model                                              | НВМ                               | 3B            | V         |
| ESD – Machine Model                                                 | MM                                | С             | V         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

www.onsemi.com

# SILICON POWER TRANSISTORS 2 AMPERES 50 VOLTS 15 WATTS





CASE 369C STYLE 1

#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year WW = Work Week G = Pb-Free Device

#### **ORDERING INFORMATION**

| Device        | Package           | Shipping <sup>†</sup> |
|---------------|-------------------|-----------------------|
| NJD2873T4G    | DPAK<br>(Pb-Free) | 2,500<br>Units / Reel |
| NJVNJD2873T4G | DPAK<br>(Pb-Free) | 2,500<br>Units / Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### THERMAL CHARACTERISTICS

| Characteristic                                                   | Symbol                                                                           | Max        | Unit |
|------------------------------------------------------------------|----------------------------------------------------------------------------------|------------|------|
| Thermal Resistance Junction-to-Case Junction-to-Ambient (Note 1) | $egin{array}{c} {\sf R}_{	heta {\sf JC}} \ {\sf R}_{	heta {\sf JA}} \end{array}$ | 10<br>89.3 | °C/W |

<sup>1.</sup> These ratings are applicable when surface mounted on the minimum pad sizes recommended.

#### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25$ °C unless otherwise noted)

| Characteristic                                                                                                                                                                                                                                                              | Symbol                | Min             | Max             | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                                                                                         |                       |                 |                 |      |
| Collector–Emitter Sustaining Voltage (Note 2) $(I_C = 10 \text{ mAdc}, I_B = 0)$                                                                                                                                                                                            | V <sub>CEO(sus)</sub> | 50              | -               | Vdc  |
| Collector Cutoff Current (V <sub>CB</sub> = 50 Vdc, I <sub>E</sub> = 0)                                                                                                                                                                                                     | I <sub>CBO</sub>      | -               | 100             | nAdc |
| Emitter Cutoff Current (V <sub>BE</sub> = 5 Vdc, I <sub>C</sub> = 0)                                                                                                                                                                                                        | I <sub>EBO</sub>      | -               | 100             | nAdc |
| ON CHARACTERISTICS                                                                                                                                                                                                                                                          |                       |                 |                 |      |
| DC Current Gain (Note 2) $ \begin{array}{l} (I_C = 0.5 \text{ A, V}_{CE} = 2 \text{ V}) \\ (I_C = 2 \text{ Adc, V}_{CE} = 2 \text{ Vdc}) \\ (I_C = 0.75 \text{ Adc, V}_{CE} = 1.6 \text{ Vdc, } -40^{\circ}\text{C} \leq \text{T}_J \leq 150^{\circ}\text{C}) \end{array} $ | h <sub>FE</sub>       | 120<br>40<br>80 | 360<br>-<br>360 | -    |
| Collector–Emitter Saturation Voltage (Note 2) (I <sub>C</sub> = 1 A, I <sub>B</sub> = 0.05 A)                                                                                                                                                                               | V <sub>CE(sat)</sub>  | -               | 0.3             | Vdc  |
| Base–Emitter Saturation Voltage (Note 2) (I <sub>C</sub> = 1 A, I <sub>B</sub> = 0.05 Adc)                                                                                                                                                                                  | V <sub>BE(sat)</sub>  | -               | 1.2             | Vdc  |
| Base–Emitter On Voltage (Note 2) $ \begin{aligned} &(I_C=1 \text{ Adc, } V_{CE}=2 \text{ Vdc)} \\ &(I_C=0.75 \text{ Adc, } V_{CE}=1.6 \text{ Vdc, } -40^{\circ}\text{C} \leq T_J \leq 150^{\circ}\text{C}) \end{aligned} $                                                  | V <sub>BE(on)</sub>   | -<br>-          | 1.2<br>0.95     | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                                                                     |                       |                 |                 |      |
| Current–Gain – Bandwidth Product (Note 3)<br>(I <sub>C</sub> = 100 mAdc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 10 MHz)                                                                                                                                              | f <sub>T</sub>        | 65              | -               | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                                                                                                                                                           | C <sub>ob</sub>       | -               | 80              | pF   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Pulse Test: Pulse Width = 300  $\mu$ s, Duty Cycle  $\approx$  2%.

3.  $f_T = |h_{fe}| \bullet f_{test}$ .

#### TYPICAL CHARACTERISTICS



Figure 1. Power Derating



Figure 2. DC Current Gain

Figure 3. Collector-Emitter Saturation Voltage



Figure 4. Base-Emitter Saturation Voltage

Figure 5. Base-Emitter Voltage



Figure 6. Saturation Region

Figure 7. Capacitance



Figure 8. Saturation Region

Figure 9. Capacitance



Figure 10. Thermal Response

**DETAIL A** ROTATED 90° CW

STYLE 2:

STYLE 1:



**DATE 21 JUL 2015** 

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: INCHES.
- 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-
- MENSIONS b3, L3 and Z.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
  5. DIMENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- 7. OPTIONAL MOLD FEATURE.

|     | INCHES MILLIMETER |       | ETERS    |       |
|-----|-------------------|-------|----------|-------|
| DIM | MIN               | MAX   | MIN      | MAX   |
| Α   | 0.086             | 0.094 | 2.18     | 2.38  |
| A1  | 0.000             | 0.005 | 0.00     | 0.13  |
| b   | 0.025             | 0.035 | 0.63     | 0.89  |
| b2  | 0.028             | 0.045 | 0.72     | 1.14  |
| b3  | 0.180             | 0.215 | 4.57     | 5.46  |
| С   | 0.018             | 0.024 | 0.46     | 0.61  |
| c2  | 0.018             | 0.024 | 0.46     | 0.61  |
| D   | 0.235             | 0.245 | 5.97     | 6.22  |
| E   | 0.250             | 0.265 | 6.35     | 6.73  |
| е   | 0.090 BSC         |       | 2.29 BSC |       |
| Н   | 0.370             | 0.410 | 9.40     | 10.41 |
| L   | 0.055             | 0.070 | 1.40     | 1.78  |
| L1  | 0.114             | REF   | 2.90 REF |       |
| L2  | 0.020 BSC         |       | 0.51 BSC |       |
| L3  | 0.035             | 0.050 | 0.89     | 1.27  |
| L4  |                   | 0.040 |          | 1.01  |
| Z   | 0.155             |       | 3.93     |       |

#### **GENERIC MARKING DIAGRAM\***



= Device Code XXXXXX = Assembly Location Α

L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

#### SCALE 1:1 Α C -h3 В L3 Ζ Ո **DETAIL A** Ш NOTE 7 b2 C-**BOTTOM VIEW** е SIDE VIEW TOP VIEW | 0.005 (0.13) (M) | C Z Ħ L2 GAUGE C SEATING PLANE **BOTTOM VIEW** Α1 ALTERNATE CONSTRUCTIONS

PIN 1. BASE
2. COLLECTOR
3. EMITTER
4. COLLECTOR PIN 1. GATE 2. DRAIN PIN 1. ANODE 2. CATHODE 3. ANODE 4. CATHODE PIN 1. CATHODE 2. ANODE 3. GATE 4. ANODE PIN 1. GATE 2. ANODE 3. CATHODE SOURCE 4. DRAIN 4. ANODE STYLE 6: STYLE 7: STYLE 8: STYLE 9: STYLE 10: PIN 1. MT1 2. MT2 PIN 1. GATE 2. COLLECTOR PIN 1. N/C 2. CATHODE PIN 1. ANODE 2. CATHODE PIN 1. CATHODE 2. ANODE 3. GATE 4. MT2 3. EMITTER 4. COLLECTOR 3. ANODE 4. CATHODE 3. RESISTOR ADJUST 4. CATHODE 3. CATHODE 4. ANODE

STYLE 4:

STYLE 5:

STYLE 3:

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D                     | Electronic versions are uncontrol                                    | Repository. Printed |  |
|------------------|---------------------------------|----------------------------------------------------------------------|---------------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD       | accessed directly from the Document versions are uncontrolled except |                     |  |
| NEW STANDARD:    | REF TO JEDEC TO-252             | "CONTROLLED COPY" in red.                                            |                     |  |
| DESCRIPTION:     | DPAK SINGLE GAUGE SURFACE MOUNT |                                                                      | PAGE 1 OF 2         |  |

ON Semiconductor®



### DOCUMENT NUMBER: 98AON10527D

#### PAGE 2 OF 2

| ISSUE | REVISION                                                                                                                               | DATE        |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY L. GAN                                                                                                | 24 SEP 2001 |
| А     | ADDED STYLE 8. REQ. BY S. ALLEN.                                                                                                       | 06 AUG 2008 |
| В     | ADDED STYLE 9. REQ. BY D. WARNER.                                                                                                      | 16 JAN 2009 |
| С     | ADDED STYLE 10. REQ. BY S. ALLEN.                                                                                                      | 09 JUN 2009 |
| D     | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE.                    | 29 JUN 2010 |
| E     | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 |
| F     | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA.                                                                   | 21 JUL 2015 |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |
|       |                                                                                                                                        |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and seven earnathy, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

 $\Diamond$